Date: Aug. 19, 2013 # RENESAS TECHNICAL UPDATE 1753, Shimonumabe, Nakahara-ku, Kawasaki-shi, Kanagawa 211-8668 Japan Renesas Electronics Corporation | Product<br>Category | MPU/MCU | Document<br>No. | TN-RL*-A011A/E | Rev. | 1.00 | | |-----------------------|-----------------------------------------------------------------|-------------------------|------------------------|-----------------------------------------------------------------------|------|--| | Title | RL78/G1A Direction of use | Information<br>Category | Technical Notification | | | | | | | Lot No. | | | | | | Applicable<br>Product | RL78/G1A Group<br>R5F10ExxA, R5F10ExxG<br>Please see Appendix1. | All lot | Reference<br>Document | RL78/G1A User's Manual: Har<br>Rev. 1.10<br>R01UH0305EJ0110 (Mar. 201 | | | <sup>&</sup>quot;Operating Precaution for Data Flash read access" directions of use on these products have been added to "RL78/G1A". #### 1. Restriction: ## Applicable Usage: The usage which meets to all of (1), (2), and (3) is applicable to the restriction. - (1) Using both DMA and Data Flash. - (2) DMA is operating when Data Flash Note1 read occurs. - (3) Data Flash is read using flash-related libraries Renesas Electronics is offering, which are listed below. Otherwise instead of using those libraries, the combination of CPU Related instructions Note2 are used for reading related memory Note3 and Data Flash. - The EEL(EEPROM emulation library) Note1 Pack01 V1.12 or earlier version. - The FDL(Data Flash library) Type01 V1.11 or earlier version. - The FDL Type02 V1.00 or earlier version. - The FDL Type04 V1.04 or earlier version. Note1. When EEL is used, commands other than READ command are also related: they also make read access to the Data Flash. Note2. See Appendix2 about the combination of the related instructions1 and 2. Note3. Related memory is RAM(Include general purpose register area),SFR,2nd SFR,ES,CS,PSW,SP ## Detail of Restriction: In the case that DMA transfer is operated and it is immediately followed by read access to the target memory (Related instructions 1) which access is also immediately followed in sequence, by read access to Data Flash (Related instructions 2), because of the conflict on the internal bus between read access to the target memory and to the Data Flash, the read out result from the target memory may be wrongly changed. Example for an instruction sequence causing this issue: DMA transfer trigger DMA transfer MOVW HL,!addr16 ; read data from RAM (Related instruction 1) MOV A,[DE] ; read data from Data Flash (Related instructions 2) When DMA transfer occurs as mentioned above timing, a wrong data is loaded into HL register. # 2. Workaround If you have any possibility that read access to the Data Flash and the DMA transfer could operate in the same time, please apply the following procedures according to the way to read out the Data Flash. #### **Case 1:** Data Flash Read access via the 'Data Flash Access Library' (FDL) and/or EEPROM Emulation Library (EEL). Both libraries are developed under the responsibility of Renesas. #### Workaround for Case 1: There are currently one type of EEL supported and three type of FDL supported and all of them will be updated to cover the aforementioned workaround. Library version ( Not installer version ) EEL (Pack01) version V1.13 Note or later FDL (Type01) version V1.12 Note or later FDL (Type02) version V1.01 Note or later FDL (Type04) version V1.05 Note or later ### Case 2: Data Flash Read access directly executed in the user software without library. #### Workaround for Case 2: Please apply either of the following procedures. (A) Holding DMA or forcing termination DMA In case, the user software has to perform a direct Data Flash Read access without using the FDL read commend, any possible DMA transfer must be stopped before the Data Flash read access is executed. To stop any DMA transfer, please follow the procedure given in the User Manual. Furthermore, please make sure to wait at least 3 clocks(f<sub>CLK</sub>) after setting DWAITn bit to "1" before the Data Flash read instruction is executed. Restart any DMA transfer (by clearing DWAITn bit to "0") after the Data Flash read access have been finished. (B) Reading Data Flash by using library When access Data Flash, please use latest Data Flash library of case 1. (C) Inserting a NOP instruction Such kind of conflict can be avoided by inserting a NOP instruction immediately prior to any Data Flash Read access. Example to avoid this issue: operand MOVW HL, !addr16 ; Read data from RAM NOP ; Insert a NOP prior to the DF read access MOV A,[DE] ; Read data from Data Flash In case the application software will use the DMA feature, Renesas strongly recommend not to perform a direct Data Flash Read access in the user software, because in case of a high level language (e.g. C-Language) it cannot be avoided that the C-compiler may generate a code sequence as described before. Therefore, Renesas strongly recommend to perform the Data Flash Read access ONLY via the corresponding FDL read command. Note. The modified version of EEL(EEPROM Emulation library) and FDL(Data Flash library) will be released in sequence after July 2013. Remark. f<sub>CLK</sub>: CPU/peripheral hardware clock frequency Date: August 19, 2013 # Date: August 19, 2013 # 3. Modification schedule This matter is added to "Procedure for accessing data flash memory" of CHAPTER 25 FLASH MEMORY in the user's manual by the next revision. # 4. <u>List of usage restrictions</u> | No. | Description | Products | |-----|-------------------------------------|-------------------------| | | | RL78/G1A Group | | | | R5F10ExxA, | | | | R5F10ExxG | | | | (Please see Appendix1.) | | 1 | Operating Precaution for Data Flash | X | | | read access | | Remark The meaning of each symbol is as follows: - X: Restriction applicable - -: Restriction not applicable # 5. Revision history Revision history of RL78/G1A directions of use | Document Number | Issued Date | Description | |-----------------|---------------|-------------------------------------------------| | TN-RL*-A011A/E | Aug. 19, 2013 | First edition issued | | | | List of usage restriction: No.1 (This document) | R5F10ELCAFB, R5F10ELDAFB, R5F10ELEAFB R5F10ELCGFB, R5F10ELDGFB, R5F100LEGFB R5F10ELCABG, R5F10ELDABG, R5F10ELEABG R5F10ELCGBG, R5F10ELDGBG, R5F10ELEGBG 64-pin LFQFP 10x10 mm 64-pin VFBGA 4x4 mm Date: August 19, 2013 | KENESAS IECHNI | ICAL UPDATE TN-RL*-AUTTA/E | Date: August 19, 2013 | |------------------------|--------------------------------------------------------------------------------------------------------|-----------------------| | | | Appendix1-1 | | [Target products' name | e list] | | | RL78/G1A | | | | | 5F10E8AALA, R5F10E8CALA, R5F10E8DALA, R5F10E8EALA<br>5F10E8AGLA, R5F10E8CGLA, R5F10E8DGLA, R5F10E8EGLA | | | | 5F10EBAANA, R5F10EBCANA, R5F10EBDANA, R5F10EBEANA<br>5F10EBAGNA, R5F10EBCGNA, R5F10EBDGNA, R5F10EBEGNA | | | | 5F10EGAAFB, R5F10EGCAFB, R5F10EGDAFB, R5F10EGEAFB<br>5F10EGAGFB, R5F10EGCGFB, R5F10EGDGFB, R5F10EGEGFB | | | | 5F10EGAANA, R5F10EGCANA, R5F10EGDANA, R5F10EGEANA<br>5F10EGAGNA, R5F10EGCGNA, R5F10EGDGNA, R5F10EGEGNA | | Date: August 19, 2013 Appendix2-1 #### [Related instructions list] In case that the Data Flash is read out by "Related instructions 2" immediately after the target memory is read out by "Related instructions 1", this is within the restriction; however, particular combinations of related instructions shown in Appendix2-2 are excepted. Related instructions 1: Read instructions of RAM(Include general purpose register area), SFR,2nd SFR,ES,CS, PSW,SP Note: Read instructions of mirror area and Data Flash are not related. | | Operand | | Operand | | Operand | | Operand | | Operand | |------|----------------------------|-------|------------------------|----------------|---------------------------|-----------|---------------------------|------|------------------------------| | 10V | A, saddr | ADDC | A, saddr | XOR | A, saddr | MOV | ES, saddr | MOV1 | CY, saddr.bit | | | A, sfr | | A, !addr16 | | A, !addr16 | | B, saddr | | CY, sfr.bit | | | A, !addr16 | | A, [HL] | | A, [HL] | | B, !addr16 | | CY, PSW.bit | | | A, PSW | | A, [HL+byte] | | A, [HL+byte] | | C, saddr | | CY, [HL].bit | | | A, ES | | A, [HL+B] | | A, [HL+B] | | C, !addr16 | AND1 | CY, saddr.bit | | | A, CS | | A, [HL+C] | | A, [HL+C] | | X, saddr | | CY, sfr.bit | | | A, [DE] | SUB | A, saddr | CMP | A, saddr | | X, !addr16 | | CY, PSW.bit | | | A, [DE+byte] | | A, !addr16 | | A, !addr16 | MOVW | BC, saddrp | 001 | CY, [HL].bit | | | A, [HL] | | A, [HL] | | A, [HL] | | BC, !addr16 | OR1 | CY, saddr.bit<br>CY, sfr.bit | | | A, [HL+byte] | | A, [HL+byte] | | A, [HL+byte] | | DE, saddrp | | CY, PSW.bit | | | A, [HL+B] | | A, [HL+B]<br>A, [HL+C] | | A, [HL+B]<br>A, [HL+C] | | DE, !addr16 | | CY, [HL].bit | | | A, [HL+C] | SUBC | A, saddr | ADDW | | | HL, saddrp<br>HL, !addr16 | XOR1 | CY, saddr.bit | | | A, word[B] | | A, !addr16 | | AX, !addr16 | | | | CY, sfr.bit | | | A, word[C] | | A, [HL] | | AX, [HL+byte] | | BC, SP<br>DE, SP | POP | CY, PSW.bit | | | A, word[BC] | | A, [HL+byte] | [HL+byte] SUBW | | | HL, SP | | CY, [HL].bit | | | , , | | A, [HL+B] | | AX, !addr16 | СМР | saddr, #byte | | rp | | OVW | A, [SP+byte] AX, saddrp | 4.115 | A, [HL+C] | CMPM | AX, [HL+byte] | <b>C.</b> | !addr16, #byte | | | | OVVV | AX, saddip | AND | A, saddr<br>A, !addr16 | CMPW | AX, saddrp<br>AX, !addr16 | CMP0 | saddr | | | | | AX, !addr16 | | A, [HL] | | AX, [HL+byte] | | !addr16 | | | | | AX, [DE] | | A, [HL+byte] | MOVW | AX, SP | CMPS | X, [HL+byte] | | | | | AX, [DE+byte] | | A, [HL+B] | , , , , , , , | , | | | | | | | AX, [HL] | | A, [HL+C] | | | | | | | | | AX, [HL+byte] | OR | A, saddr | | | | | | | | | AX, word[B] | | A, !addr16 | | | | | | | | | AX, word[C] AX, word[BC] | | A, [HL] | | | | | | | | | AX, Word[BC] AX, [SP+byte] | | A, [HL+byte] | | | | | | | | DD | A, saddr | | A, [HL+B]<br>A, [HL+C] | | | | | | | | | A, !addr16 | | A, [IIL+C] | | | | | | | | | A, [HL] | | | | | | | | | | | A, [HL+byte] | | | | | | | | | | | A, [HL+B] | | | | | | | | | # Related instructions 2: Read instructions of Data Flash | | Operand | | Operand | | Operand | | Operand | |-----|--------------|------|-----------------------|-----|-----------------------|------|----------------| | 10V | A, !addr16 | ADD | A, !addr16 | AND | A, !addr16 | MOV | B, !addr16 | | | A, [DE] | | A, [HL] | | A, [HL] | | C, !addr16 | | | A, [DE+byte] | | A, [HL+byte] | | A, [HL+byte] | | X, !addr16 | | | A, [HL] | | A, [HL+B] | | A, [HL+B] | CMP | !addr16, #byte | | | A, [HL+byte] | | A, [HL+C] | | A, [HL+C] | CMP0 | !addr16 | | | A, [HL+B] | ADDC | A, !addr16 | OR | A, !addr16 | CMPS | X, [HL+byte] | | | A, [HL+C] | | A, [HL] | | A, [HL] | | | | | A, word[B] | | A, [HL+byte] | | A, [HL+byte] | | | | | A, word[C] | | A, [HL+B] | | A, [HL+B] | | | | | A, word[BC] | CLID | A, [HL+C] | VOD | A, [HL+C] | | | | | A, WOIU[BC] | SUB | A, !addr16<br>A, [HL] | XOR | A, !addr16<br>A, [HL] | | | | | | | A, [HL+byte] | | A, [HL+byte] | | | | | | | A, [HL+B] | | A, [HL+B] | | | | | | | A, [HL+C] | | A, [HL+C] | | | | | | SUBC | A, !addr16 | CMP | A, !addr16 | | | | | | | A, [HL] | | A, [HL] | | | | | | | A, [HL+byte] | | A, [HL+byte] | | | | | | | A, [HL+B] | | A, [HL+B] | | | | | | | A, [HL+C] | | A, [HL+C] | | | Date: August 19, 2013 Appendix2-2 # Safe combinations of related instructions1 and 2 <1> | Comparison 1 | Related instruction 2 | Comparison Com ## Safe combinations of related instructions1 and 2 <2> | Related | Related instruction 1 | | d instruction 2 | | | | | |---------|---------------------------------------|-----|-----------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Operand | | Operand | | Operand | | Operand | | MOVW | Operand HL, saddrp HL, !addr16 HL, SP | MOV | Operand A, [HL] A, [HL+byte] A, [HL+B] A, [HL+C] Operand X, [HL+byte] | ADDC SUB | A, [HL] A, [HL+byte] A, [HL+B] A, [HL+C] A, [HL] A, [HL+byte] A, [HL+B] A, [HL+C] A, [HL] A, [HL+B] A, [HL] A, [HL+byte] A, [HL+byte] A, [HL+B] A, [HL+B] A, [HL+B] A, [HL+B] A, [HL+C] A, [HL+B] | AND OR XOR | A, [HL] A, [HL+byte] A, [HL+B] A, [HL+C] A, [HL] A, [HL+byte] A, [HL+B] A, [HL+C] A, [HL+C] A, [HL+C] A, [HL+C] A, [HL+B] A, [HL+B] A, [HL+B] A, [HL+B] A, [HL+B] A, [HL+C] | | | | | | SUBC | A, [HL+byte] A, [HL+B] A, [HL+C] | СМР | A, [HL] A, [HL+byte] A, [HL+B] A, [HL+C] | ## Safe combinations of related instructions1 and 2 <3> | Related instruction 1 | | Relate | Related instruction 2 | | | | | | | | | |-----------------------|-------------|--------|-----------------------|--|------|-----------|-----|-----------|--|--|--| | | Operand | | Operand | | | Operand | | Operand | | | | | MOV | B, saddr | MOV | A, [HL+B] | | ADD | A, [HL+B] | AND | A, [HL+B] | | | | | | B, !addr16 | | A, word[B] | | ADDC | A, [HL+B] | OR | A, [HL+B] | | | | | MOVW | BC, saddrp | | | | SUB | A, [HL+B] | XOR | A, [HL+B] | | | | | | BC, !addr16 | | | | SUBC | A, [HL+B] | CMP | A, [HL+B] | | | | | | BC, SP | | | | | | | | | | | | POP | ВС | | | | | | | | | | | | | | | | | | | | | | | | ## Safe combinations of related instructions1 and 2 <4> | Related instruction 1 | | Relate | ed instruction 2 | | | | | | |-----------------------|-------------|--------|------------------|------|-----------|-----|-----------|--| | | Operand | | Operand | | Operand | | Operand | | | MOV | C, saddr | MOV | A, [HL+C] | ADD | A, [HL+C] | AND | A, [HL+C] | | | | C, !addr16 | | A, word[C] | ADDC | A, [HL+C] | OR | A, [HL+C] | | | MOVW | BC, saddrp | | | SUB | A, [HL+C] | XOR | A, [HL+C] | | | | BC, !addr16 | | | SUBC | A, [HL+C] | CMP | A, [HL+C] | | | | BC, SP | | | | | | | | | POP | ВС | | | | | | | | | | | | | | | | | | # Safe combinations of related instructions1 and 2 <5> | Related | instruction 1 | Related instruction 2 | |---------|---------------|-----------------------| | | Operand | Operand | | MOV | B, saddr | MOV A, word[BC] | | | B, !addr16 | | | | C, saddr | | | | C, !addr16 | | | MOVW | BC, saddrp | | | | BC, !addr16 | | | | BC, SP | | | POP | BC | | | POP | BC | |