### ISL78264 Automotive Dual Synchronous Buck Controller with Integrated Drivers The <u>ISL78264</u> is a dual buck controller that can operate across a wide $V_{\text{IN}}$ range of 3.75V to 42V. It is designed to support wide duty-cycle operation for switching frequencies from 200kHz up to 2.2MHz. To mitigate EMI, it supports synchronization to an external clock or programmable spread spectrum clocking. Its current-mode modulator is ideally suited to tolerate severe line transients. Also, the ISL78264 supports dropout operation and low 25ns on-time to operate through automotive cranking and load dump pulses. The ISL78264 integrates robust MOSFET drivers and readily supports step-down applications requiring high output currents in normal operation. For applications that must also sustain extremely low power, always-on operation, its energy conservation mode can reduce operating current to 6µA. Integrated feedback for VOUT1 is provided for 3.3V or 5V applications to eliminate the current otherwise flowing in external feedback resistors. An automatic switchover to an external supply is also supported to maximize efficiency. A blocking diode is activated after startup to prevent the external supply from back-biasing a low input voltage at VIN. The ISL78264 is qualified to <u>AEC-Q100</u> Grade 1, specified to operate across an ambient temperature range of -40°C to 125°C, and is available in a 5mmx5mm, 32 Ld WFQFN (Wettable Flank) package. #### ISL78264 VIN воот2 HS2 **EXTSUP** VO UT2 LX2 1.52 vcc IS EN 2N CNT2 FN1 VBAT BOOT1 PG OOD1 VO UT1 COMP1 LX1 EN2 LS1 IS EN 1P COMP2 SYNC ISEN1N PG ND Figure 1. Typical Application Schematic #### **Features** - V<sub>IN</sub> operating range: 3.75V to 42V - Low quiescent current: 6µA typical, one channel - · Switching frequency: 200kHz to 2.2MHz - · Dropout mode for high duty-cycle operation - 25ns on-times for low duty-cycle operation - External synchronization - · Programmable spread spectrum clocking - 180° phase shift between channels - 2A Sourcing/3A sinking MOSFET drivers - · Boot UVLO and programmable boot refresh time - Extensive protection mechanisms for OV/UV/OC/OT Table 1. Output Configurations | VOUT1 Selection | VOUT2 Selection | |-----------------------|------------------------| | 3.3V | Adjustable 0.8V to 32V | | 5.0V | | | Adjustable 0.8V to 5V | | ### **Applications** - · Automotive 12V Systems - · Infotainment/Multimedia Systems - Cockpit safety systems - · Advanced Driver Assist Systems (ADAS) Figure 2. Buck 1 Efficiency VOUT1 = 5V at 400 kHz # **Contents** | 1. | Overview | 3 | |-----|---------------------------------------------------|----| | 1.1 | Typical Application Schematics | 3 | | 1.2 | Block Diagram | 5 | | 1.3 | Ordering Information | 5 | | 1.4 | Pin Configuration | 6 | | 1.5 | Pin Descriptions | 6 | | 2. | Specifications | 8 | | 2.1 | Absolute Maximum Ratings | 8 | | 2.2 | Thermal Information | 8 | | 2.3 | Recommended Operation Conditions | 8 | | 2.4 | Electrical Specifications | 9 | | 3. | Typical Performance Curves | 13 | | 4. | Functional Description | 17 | | 4.1 | Functional Overview | 17 | | 4.2 | Buck Stage (Converter 1) | 8 | | 4.3 | Buck Stage (Converter 2) | 20 | | 4.4 | Over-Temperature Shutdown | 21 | | 4.5 | Energy Conservation Mode (ECM) | 21 | | 5. | Application Information | 24 | | 5.1 | Buck Converter | 24 | | 6. | Control Loop Compensation for the Buck Regulators | 27 | | 7. | Recommended PCB Layout | 28 | | 8. | Revision History | 30 | | 9. | Package Outline Drawing | 31 | # 1. Overview # 1.1 Typical Application Schematics Figure 3. Channel 1 Fixed at 5V Figure 4. Channel 1 Fixed at 3.3V Figure 5. Both Channels Adjustable Output # 1.2 Block Diagram Figure 6. Block Diagram # 1.3 Ordering Information | Part Number (Notes 2, 3) | Part Marking | Package<br>(RoHS Compliant) | Pkg. Dwg. # | Carrier Type<br>( <u>Note 1</u> ) | Temp Range (°C) | |--------------------------|------------------|-----------------------------|-------------|-----------------------------------|-----------------| | ISL78264ARZ | ISL7826 4ARZ | 32 Ld 5x5 WFQFN | L32.5x5H | Tube | -40 to +125°C | | ISL78264ARZ-T | | | | 6k | | | ISL78264ARZ-T7A | | | | 250 | | | ISL78264EVAL1Z | Evaluation Board | | | | | #### Notes: - 1. See TB347 for details about reel specifications. - 2. These Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu-Ag plate e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J-STD-020. - 3. For Moisture Sensitivity Level (MSL), see the <u>ISL78264</u> device page. For more information about MSL see <u>TB363</u>. Table 2. Key Differences Between Family of Parts | Part # | Channel 1 | Channel 2 | Channel 1 Output Range Channel 2 Output Ra | | |----------|-----------|-----------|--------------------------------------------|------------------------| | ISL78263 | Buck | Boost | 3.3V, 5V, 0.8V to 5V Adjustable | 5V to 40V Adjustable | | ISL78264 | Buck | Buck | 3.3V, 5V, 0.8V to 5V Adjustable | 0.8V to 32V Adjustable | # 1.4 Pin Configuration 32 Ld, 5x5 WFQFN # 1.5 Pin Descriptions | Pin# | Pin Names | Description | |------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CNT2 | This pin sources a current at startup and reads the voltage across a resistor to ground to program internal boot refresh on-time of the low-side switch for 180ns or 360ns (see <u>Table 5 on page 18</u> ). | | 2 | FB1 | Feedback pin for Channel 1 buck. For fixed output voltages of 5.0V or 3.3V, this pin is connected directly to the output of Channel 1 buck. For an adjustable output, this pin connects to a resistive divider from Channel 1 output to ground, and the FB1 voltage is regulated to 0.8V. | | 3 | VSEL | This pin sources a current at startup and reads the voltage across a resistor to ground to program the Channel 1 buck output to a fixed voltage of 5.0V or 3.3 V, or as an adjustable voltage in the range of 0.8V to 5.0V (see <u>Table 3 on page 17</u> ). | | 4 | EN2 | Enable control pin of Channel 2 with a logic high voltage enabling operation of Channel 2. | | 5 | FB2 | Feedback pin for Channel 2 buck regulator with adjustable output. This pin connects to a resistive divider from Channel 2 output to ground, and the FB2 voltage is regulated to 0.8V. | | 6 | COMP1 | Loop compensation pin for Channel 1 with a resistor/capacitor network connected to ground to provide control loop compensation for Channel 1 buck regulator. | | 7 | COMP2 | Loop compensation pin for Channel 2 with a resistor/capacitor network connected to ground to provide control loop compensation for Channel 2 buck regulator. | | Pin# | Pin Names | Description | |--------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | RT | A resistor from RT to GND programs the buck switching frequency for Channel 1 and Channel 2, with Channel 2 shifted 180° in phase from Channel 1 to minimize input ripple current. This pin is pulled to ground while in ECM and is otherwise 0.5V. | | 9 | ISEN1N | Output current sense pin connected to the negative terminal of the current sense resistor, also connected to the output voltage of Channel 1. | | 10 | ISEN1P | Output current sense pin connected to the junction of the positive terminal of the current sense resistor and the power inductor of Channel 1. | | 11 | SGND | Analog GND for the IC, connect to the PGND pin in the top copper trace under the IC. | | 12 | PGOOD1 | Power-good pin for Channel 1 with an open-drain output, producing a low output if the Channel 1 output is not within ±7% (typical) of the programmed output voltage, and a logic high output if the output is within regulation. | | 13 | SYNC | Connect SYNC to an external clock in the range of 200kHz to 2.4MHz to synchronize the internal clock with operation in FCCM. Connect to VCC to force the part into Fixed frequency Continuous Conduction Mode (FCCM) operation using the internal oscillator. Connect to GND to allow the controller to automatically switch between Continuous Conduction Mode, and Diode Emulation Mode (DEM), or ECM mode depending on load current level. In DEM and CCM, the device uses the internal oscillator programmed by RT pin. The pin can be switched during operation (VCC to GND, or GND to VCC) to change the mode of operation. | | 14 | CNT | This pin sources a current at startup and reads the voltage across a resistor to ground to program the spread spectrum (ON/OFF, and frequency variation) and dead time (see <u>Table 4 on page 17</u> ). | | 15 | BOOT1 | Provides connection point for a ceramic boot capacitor providing high-side gate voltage supply for Channel 1. The capacitor is charged through an external diode connected to VCC through an R-C filter. | | 16 | HS1 | The output of Channel 1 high-side MOSFET gate driver. | | 17 | LX1 | Connected to the Channel 1 switch node, providing the return path for the high-side MOSFET gate driver back to BOOT1. | | 18 | LS1 | The output of Channel 1 low-side MOSFET gate driver swinging between VCC and GND. | | 19 | VCC | Bias supply (5V typical) for the IC and MOSFET gate drivers, and should be decoupled with a ceramic capacitor of $10\mu F$ . This pin is supplied by internal LDO during start-up and can be powered from EXTSUP after initial start-up, using the automatic switchover function. | | 20 | EXTSUP | Accepts external bias input of 5V typical that can be supplied from Channel 1 or Channel 2 output of 5V, or an independent supply derived from other sources. If the external bias is applied before VIN is applied then the startup enable circuit should be powered from the external bias source (and not VIN). | | 21 | PGND | Connection point for power ground of the switching circuits for Channel 1 and Channel 2, and serves as the return path for the low-side MOSFET gate drive. | | 22 | LS2 | The output of Channel 2 low-side MOSFET gate driver swinging between VCC and GND. | | 23 | LX2 | Connected to the Channel 2 switch node, providing the return path for the high-side MOSFET gate driver back to BOOT2. | | 24 | HS2 | The output of Channel 2 high-side MOSFET gate driver. | | 25 | BOOT2 | Provides connection point for a ceramic boot capacitor providing high-side gate voltage supply for Channel 2. The capacitor is charged through an external diode connected to VCC. | | 26 | VIN | Connected to the high voltage input supply for the buck regulators, and is normally supplied from a battery. This pin is decoupled using a $0.1\mu F$ or larger ceramic capacitor. | | 27 | ISEN2N | Output current sense pin connected to the negative terminal of the current sense resistor, also connected to the output voltage of Channel 2. | | 28 | ISEN2P | Output current sense pin connected to the junction of the positive terminal of the current sense resistor and the power inductor of Channel 2. | | 29 | EN1 | Enable control pin of Channel 1 with a logic high voltage enabling operation of Channel 1. For the initial start-up, this pin can be connected to the VIN supply through a $100k\Omega$ resistor. | | 30, 31 | NC | Not internally connected; leave unconnected or tie to GND. | | 32 | PGOOD2 | Power-good pin for Channel 2 with an open-drain output, producing a low output if the Channel 2 output is not within ±7% (typical) of the programmed output voltage, and a logic high output if the output is within regulation. | | | EPAD | The bottom pad of the IC, to be connected to PGND and SGND under the IC. Connect to internal PCB GND layers using multiple vias. | # 2. Specifications # 2.1 Absolute Maximum Ratings | Parameter | Minimum | Maximum | Unit | |------------------------------------------------------|---------|---------|------| | VIN, EN1, FB2, ISEN2N and ISEN2P | -0.3 | 45 | V | | HS1, HS2, LX1, LX2, BOOT1, BOOT2 | -0.3 | 65 | V | | EN2, FB1,COMP1, COMP2, PGOOD1, PGOOD2, CNT, RT, SYNC | -0.3 | 6.5 | V | | ISEN1N and ISEN1P, LS1, LS2, VCC, EXTSUP, VSEL,CNT2 | -0.3 | 6.5 | V | | All Other Pins | -0.3 | 6.5 | V | | ESD Rating | Va | lue | Unit | | Human Body Model (Tested per AEC-Q100-002) 2 | | 2 | kV | | Charged Device Model (Tested per AEC-Q100-001) | 750 | | V | | Latch-Up (Tested per AEC-Q100-004) | 1 | 00 | mA | **CAUTION:** Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty. ### 2.2 Thermal Information | Thermal Resistance (Typical) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) | |--------------------------------------|------------------------|------------------------| | 32 Ld 5x5 WFQFN Package (Notes 4, 5) | 30 | 1.2 | #### Notes: 5. For $\theta_{JC}$ , the case temperature location is the center of the exposed metal pad on the package underside. | Parameter | Minimum | Maximum | Unit | | |-----------------------------------|------------------|---------|------|--| | Maximum Junction Temperature | | +150 | °C | | | Maximum Storage Temperature Range | -65 | +150 | °C | | | Pb-Free Reflow Profile | see <u>TB493</u> | | | | ### 2.3 Recommended Operation Conditions | Parameter | Minimum | Maximum | Unit | |--------------------------------------------------------------------|---------|---------|------| | Ambient Temperature Range | -40 | +125 | °C | | Start-Up Voltage Range V <sub>IN</sub> | 6.0 | 42 | V | | Supply Voltage Range V <sub>IN</sub> (EXTSUP ≥4.2V after start-up) | 3.75 | 42 | V | | Buck CH1 V <sub>OUT</sub> Fixed options | 3.3 | 5.0 | V | | Buck CH1 V <sub>OUT</sub> Adjustable Range | 0.8 | 5 | V | | Buck CH2 V <sub>OUT</sub> Adjustable Range | 0.8 | 32 | V | θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with direct attach features. See <u>TB379</u>. # 2.4 Electrical Specifications $V_{IN}$ = 12V, $T_A$ = +25°C. Boldface limits apply across the operating temperature range, -40°C to +125°C and input voltage range (4.5V to 42V) unless specified otherwise. | Parameter | Symbol | Test Conditions | Min<br>( <u>Note 6</u> ) | Typ<br>(Note 7) | Max<br>( <u>Note 6</u> ) | Unit | |-----------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------|--------------------------|------| | Power Supply | | | <u> </u> | <u>!</u> | | | | V <sub>IN</sub> Undervoltage Lockout Threshold | V <sub>IN,UVLO</sub> | Rising | 5.455 | 5.650 | 5.845 | ٧ | | V <sub>IN</sub> Supply Current in Low Power<br>Mode | I <sub>QLPM</sub> | ECM mode, no external load on V <sub>OUT</sub> (Note 8) | | 6 | | μA | | V <sub>IN</sub> Supply Current During Normal<br>Switching (includes EXTSUP) | IQ | PWM mode, no external load on V <sub>OUT,</sub><br>EN1 = EN2 = HIGH, f <sub>SW</sub> = 2.2MHz, gate drive<br>no load | | 11 | 25 | mA | | V <sub>IN</sub> Supply Current, Shutdown | I <sub>SD</sub> | EN1 = EN2 = SGND | | 0.3 | 6 | μΑ | | LDO and EXTSUP | | | | | | | | Output Voltage of Internal LDO | V <sub>VCC</sub> | V <sub>IN</sub> = 6.0V to 42V, I <sub>OUT</sub> = 130mA | 4.75 | 5 | 5.25 | V | | Output Current of Internal Regulator | I <sub>vcc</sub> | V <sub>IN</sub> = 6.0V to 42V | | | 0.13 | Α | | Dropout Voltage of Internal Regulator | D <sub>VCC</sub> | V <sub>IN</sub> = 4.5V, I <sub>LDO</sub> = 130mA | | | 1 | V | | LDO Current Limit | I <sub>LMTLDO</sub> | V <sub>CC</sub> = 4.5V | 130 | | 250 | mA | | LDO Current Limit | I <sub>LMTLDO</sub> | V <sub>CC</sub> = 0V | 130 | | 250 | mA | | VCC Undervoltage Lockout Threshold | V <sub>CC,UVLO</sub> | Falling | 3.8 | 4.0 | 4.1 | ٧ | | External Bias Voltage | V <sub>EXTSUP</sub> | For V <sub>OUT</sub> buck = 5V ±5% | 4.75 | 5 | 5.25 | ٧ | | External Bias Voltage Switchover | VTH <sub>EXTSUP</sub> | Rising | 4.462 | 4.6 | 4.738 | V | | Threshold | | Falling | 4.268 | 4.4 | 4.532 | ٧ | | | | Hysteresis | 0.15 | 0.2 | 0.25 | V | | Oscillator, Spread Spectrum | | | <u>I</u> | 1 | | | | Internal Switching Frequency | f <sub>SW</sub> | RT to GND resistor = 86.6kΩ | 0.18 | 0.2 | 0.22 | MHz | | Internal Switching Frequency | f <sub>SW</sub> | RT to GND resistor = 6.81kΩ | 2.0 | 2.2 | 2.4 | MHz | | External Switching Frequency | f <sub>SW</sub> | Applied to SYNC pin | 0.2 | | 2.4 | MHz | | RT Pin Voltage | V <sub>RT</sub> | | | 0.5 | | V | | Spread Spectrum Narrow Mode | F <sub>SSNAR</sub> | Spread Spectrum ON narrow mode, see CNT configuration Table 4 on page 17 | | +6 | | % | | Spread Spectrum Wide Mode | F <sub>SSWID</sub> | Spread Spectrum ON wide mode, see CNT configuration Table 4 on page 17 | | +12 | | % | | Controller 1 Specification (Buck) | | | | | | | | Output Voltage | V <sub>OUTCH1</sub> | VSEL to GND resistor = $6.04k\Omega$ , see VSEL configuration Table 3 on page 17 | 3.2505 | 3.3 | 3.3495 | V | | Output Voltage | V <sub>OUTCH1</sub> | VSEL to GND resistor = $75k\Omega$ , see VSEL configuration Table 3 on page 17 | 4.925 | 5.0 | 5.075 | V | | FB1 Pin Voltage Regulation (Adjustable) | V <sub>FBCH1ADJ</sub> | VSEL to GND resistor = $37.4k\Omega$ , see VSEL configuration Table 3 on page 17 | 0.788 | 0.8 | 0.812 | V | | V <sub>OUT</sub> Comparator Threshold at ECM | V <sub>FBCH1</sub> | V <sub>OUT</sub> = 3.3V | 3.234 | 3.3 | 3.366 | V | | | V <sub>FBCH1</sub> | V <sub>OUT</sub> = 5.0V | 4.9 | 5.0 | 5.1 | ٧ | | | V <sub>FBCH1ECM</sub> | V <sub>FB</sub> = 0.8V in adjustable VOUT mode | 0.784 | 0.80 | 0.816 | V | | FB Pin Leakage Current | I <sub>FBCH1</sub> | | | | 0.25 | μΑ | | Forward CH1 Cycle-by-Cycle Current<br>Limit | I <sub>LMT1CH1+</sub> | | 64 | 80 | 100 | mV | | Forward CH1 Hiccup Current Limit | I <sub>LMT2CH1+</sub> | | 80 | 100 | 124 | mV | $V_{IN}$ = 12V, $T_A$ = +25°C. Boldface limits apply across the operating temperature range, -40°C to +125°C and input voltage range (4.5V to 42V) unless specified otherwise. (Continued) | Parameter | Symbol | Test Conditions | Min<br>( <u>Note 6</u> ) | Typ<br>(Note 7) | Max<br>( <u>Note 6</u> ) | Unit | |---------------------------------------------|------------------------|--------------------------------------------------------------------------|--------------------------|-----------------|--------------------------|------| | Reverse CH1 Current Limit | I <sub>LMTCH1</sub> - | | -50 | -40 | -33 | mV | | CH1 Zero Cross | I <sub>ZCDCH1</sub> | | -4 | 2 | 9 | mV | | CH1 Dead Time | T <sub>DTLH1S</sub> | Low-side low to high-side high, see CNT configuration Table 4 on page 17 | 15 | 27 | 40 | ns | | | T <sub>DTHL1S</sub> | High-side low to low-side high, see CNT configuration Table 4 on page 17 | 30 | 43 | 70 | ns | | | T <sub>DTLH1L</sub> | Low-side low to high-side high, see CNT configuration Table 4 on page 17 | 70 | 100 | 120 | ns | | | T <sub>DTHL1L</sub> | High-side low to low-side high, see CNT configuration Table 4 on page 17 | 70 | 100 | 120 | ns | | CH1 Max Duty | T <sub>DTMAXCH1</sub> | V <sub>IN</sub> = 4.5V | 97 | 98.75 | | % | | CH1 Min ON Time | T <sub>ONMINCH1</sub> | | 15 | 25 | 35 | ns | | CH1 Min OFF Time | T <sub>OFFMINCH1</sub> | | 30 | 40 | 55 | ns | | CH1 Soft-Start Time | T <sub>SSCH1</sub> | | | 4.5 | | ms | | CH1 Buck Error Amp (OTA) GM | CH1 <sub>EAOTA</sub> | | | 1.7 | | mS | | Boot Refresh | V <sub>BRFRESH</sub> | Rising | 3.3 | 3.5 | 3.7 | V | | | | Falling | 3.2 | 3.4 | 3.6 | V | | | | Hysteresis | 0.04 | 0.08 | 0.160 | V | | CH1 Overvoltage Protection | CH1 <sub>OVP</sub> | Rising | 105 | 107 | 109 | % | | | | Falling | 103 | 105 | 107 | % | | | | Hysteresis | 1.5 | 2.2 | 3 | % | | CH1 Undervoltage Protection | CH1 <sub>UVP</sub> | Rising | 93 | 95 | 97 | % | | | | Falling | 91 | 93 | 95 | % | | | | Hysteresis | 1.5 | 2.2 | 3 | % | | V <sub>IN</sub> Pulse Skip Threshold | VTH <sub>PSKIP</sub> | Rising | 18 | 18.6 | 19.5 | V | | | | Falling | 17.7 | 18.2 | 18.7 | V | | | | Hysteresis | 0.4 | 0.55 | 0.7 | V | | ECM Entry Threshold | VTH <sub>ECMENT</sub> | Rising VIN | 5.6 | 5.7 | 5.85 | V | | | | Falling VIN | 5.3 | 5.4 | 5.55 | V | | | | Hysteresis | 0.2 | 0.27 | 0.35 | ٧ | | Controller 2 Specification (Buck) | | | | | | | | FB2 Pin Voltage Regulation | V <sub>FBCH2</sub> | | 0.788 | 0.8 | 0.812 | V | | FB2 Pin Leakage Current | I <sub>FBCH2</sub> | | | | 0.25 | μΑ | | Forward CH2 Cycle-by-Cycle Current<br>Limit | I <sub>LMT1CH2+</sub> | | 64 | 80 | 100 | mV | | Forward CH2 Hiccup Current Limit | I <sub>LMT2CH2+</sub> | | 80 | 100 | 124 | mV | | Reverse CH2 Current Limit | I <sub>LMTCH2</sub> - | | -50 | -40 | -33 | mV | | CH2 Zero Cross | I <sub>ZCDCH2</sub> | | -4 | 2 | 9 | mV | $V_{IN}$ = 12V, $T_A$ = +25°C. Boldface limits apply across the operating temperature range, -40°C to +125°C and input voltage range (4.5V to 42V) unless specified otherwise. (Continued) | Parameter Symbol | | Test Conditions | Min<br>( <u>Note 6</u> ) | Typ<br>( <u>Note 7</u> ) | Max<br>( <u>Note 6</u> ) | Unit | |----------------------------------------|------------------------|--------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|------| | CH2 Dead Time | T <sub>DTLH2S</sub> | Low-side low to high-side high, see CNT configuration Table 4 on page 17 | 15 | 27 | 40 | ns | | | T <sub>DTHL2S</sub> | High-side low to low-side high, see CNT configuration Table 4 on page 17 | 30 | 43 | 70 | ns | | | T <sub>DTLH2L</sub> | Low-side low to high-side high, see CNT configuration Table 4 on page 17 | 70 | 100 | 120 | ns | | | T <sub>DTHL2L</sub> | High-side low to low-side high, see CNT configuration Table 4 on page 17 | 70 | 100 | 120 | ns | | CH2 Maximum Duty | T <sub>DTMAXCH2</sub> | | 97 | 98.75 | | % | | CH2 Minimum ON Time | T <sub>ONMINCH2</sub> | | 15 | 25 | 35 | ns | | CH2 Minimum OFF Time | T <sub>OFFMINCH2</sub> | | 30 | 40 | 55 | ns | | CH2 Soft-Start Time | T <sub>SSCH2</sub> | | | 4.5 | | ms | | Buck Error Amp (OTA) GM | CH2EA <sub>OTA</sub> | | | 1.7 | | mS | | Boot Refresh | V <sub>BRFRESH</sub> | Rising | 3.3 | 3.5 | 3.7 | V | | | | Falling | 3.2 | 3.4 | 3.6 | V | | | | Hysteresis | 0.04 | 0.1 | 0.16 | ٧ | | CH2 Overvoltage Protection | CH2 <sub>OVP</sub> | Rising | 105 | 107 | 109 | % | | | | Falling | 103 | 105 | 107 | % | | | | Hysteresis | 1.5 | 2.2 | 3 | % | | CH2 Undervoltage Protection | CH2 <sub>UVP</sub> | Rising | 93 | 95 | 97 | % | | | | Falling | 91 | 93 | 95 | % | | | | Hysteresis | 1.5 | 2.2 | 3 | % | | V <sub>IN</sub> Pulse Skip Threshold | VTH <sub>PSKIP</sub> | Rising | 18 | 18.6 | 19.5 | ٧ | | | | Falling | 17.7 | 18.2 | 18.7 | ٧ | | | | Hysteresis | 0.4 | 0.55 | 0.7 | V | | ECM Entry Threshold | VTH <sub>ECMENT</sub> | Rising V <sub>IN</sub> | 5.6 | 5.7 | 5.85 | V | | | | Falling V <sub>IN</sub> | 5.3 | 5.4 | 5.55 | V | | | | Hysteresis | 0.2 | 0.27 | 0.35 | V | | Output Drivers | | | • | | | .1 | | High-Side Drive Source Current | I <sub>HS,SRC</sub> | V <sub>HS</sub> - V <sub>LX</sub> = 2.5V, V <sub>BOOT</sub> - V <sub>LX</sub> = 4.4V | | 2 | | Α | | High-Side Drive Source Resistance | R <sub>HS,SRC</sub> | 100mA source current, V <sub>BOOT</sub> - V <sub>LX</sub> = 4.4V | | 1.2 | | Ω | | High-Side Drive Sink Current | I <sub>HS,SNK</sub> | V <sub>HS</sub> - V <sub>LX</sub> = 2.5V, V <sub>BOOT</sub> - V <sub>LX</sub> = 4.4V | | 2 | | Α | | Hide-Side Drive Source Resistance | R <sub>HS,SNK</sub> | 100mA sink current, V <sub>BOOT</sub> - V <sub>LX</sub> = 4.4V | | 0.6 | | Ω | | Low-Side Drive Source Current | I <sub>LS,SRC</sub> | V <sub>LS</sub> - V <sub>PGND</sub> = 2.5V, VCC = 5V | | 2 | | Α | | Low-Side Drive Source Resistance | R <sub>LS,SRC</sub> | 100mA source current, VCC = 5V | | 1.2 | | Ω | | Low-Side Drive Sink Current | I <sub>LS,SNK</sub> | V <sub>LS</sub> - V <sub>PGND</sub> = 2.5V, VCC = 5V | | 3 | | Α | | Low-Side Drive Sink Resistance | R <sub>LS,SNK</sub> | 100mA sink current, VCC = 5V | | 0.55 | | Ω | | Input Pins | ı | , | 1 | | | • | | ENABLE Input Low Voltage Threshold | VIL <sub>EN1</sub> | EN1 = CH1) = buck turned OFF; CH2 can be ON/OFF | 0.4 | 1.0 | | V | | ENABLE Input High Voltage<br>Threshold | VIH <sub>EN1</sub> | EN1 = CH1 = buck turned ON; CH2 can be ON/OFF | | 1.2 | 1.4 | V | $V_{IN}$ = 12V, $T_A$ = +25°C. Boldface limits apply across the operating temperature range, -40°C to +125°C and input voltage range (4.5V to 42V) unless specified otherwise. (Continued) | Parameter | Symbol | Test Conditions | Min<br>( <u>Note 6</u> ) | Typ<br>( <u>Note 7</u> ) | Max<br>( <u>Note 6</u> ) | Unit | |----------------------------------------|-----------------------|------------------------------------------------|--------------------------|--------------------------|--------------------------|------| | ENABLE Leakage Current | ILK <sub>EN1</sub> | | -0.5 | | 0.5 | μΑ | | ENABLE Input Low Voltage Threshold | VIL <sub>EN2</sub> | EN2 = CH2 = buck turned OFF; CH1 can be ON/OFF | 0.4 | 1.0 | | V | | ENABLE Input High Voltage<br>Threshold | VIH <sub>EN2</sub> | EN2 = CH2 = buck turned ON; CH1 can be ON/OFF | | 1.2 | 1.4 | V | | ENABLE Leakage Current | ILK <sub>EN2</sub> | | -0.5 | | 0.5 | μΑ | | SYNC Input Low Voltage | VIL <sub>SYNC</sub> | | | | 0.3xVCC | V | | SYNC Input High Voltage | VIH <sub>SYNC</sub> | | 0.7xVCC | | | V | | SYNC Pulse Width High | T <sub>SYNCMINH</sub> | | 50 | | | ns | | SYNC Pulse Width Low | T <sub>SYNCMINL</sub> | | 50 | | | ns | | Switching Frequency SYNC Range | F <sub>SYNC</sub> | | 0.2 | | 2.2 | MHz | | CNT/CNT2/VSEL Level 0 Voltage | V <sub>0</sub> | | | | 35 | mV | | CNT/CNT2/VSEL Level 1 Voltage | V <sub>1</sub> | | 75 | | 180 | mV | | CNT/CNT2/VSEL Level 2 Voltage | V <sub>2</sub> | | 225 | | 360 | mV | | CNT/CNT2/VSEL Level 3 Voltage | V <sub>3</sub> | | 415 | | 560 | mV | | CNT/CNT2/VSEL Level 4 Voltage | V <sub>4</sub> | | 615 | | 870 | mV | | CNT/CNT2/VSEL Level 5 Voltage | V <sub>5</sub> | | 940 | | 1240 | mV | | CNT/CNT2/VSEL Level 6 Voltage | V <sub>6</sub> | | 1.33 | | 1680 | V | | CNT/CNT2/VSEL Level 7 Voltage | V <sub>7</sub> | | 1.78 | | vcc | V | | Output Pins | | | • | | | • | | PGOOD1 Pin Voltage | VOL <sub>PGOOD1</sub> | V <sub>OUT1</sub> = OFF; sink current = 3mA | - | 0.3 | 0.6 | V | | PGOOD2 Pin Voltage | VOL <sub>PGOOD2</sub> | V <sub>OUT2</sub> = OFF; sink current = 3mA | - | 0.3 | 0.6 | V | | PGOOD1 Pin Leakage Current | ILK <sub>PGOOD1</sub> | V <sub>PULLUP</sub> = 5V | | 0.01 | 1 | μΑ | | PGOOD2 Pin Leakage Current | ILK <sub>PGOOD2</sub> | V <sub>PULLUP</sub> = 5V | | 0.01 | 1 | μΑ | | PGOOD1 Pin Filter Delay | T <sub>PGOOD1</sub> | | 10 | 15 | 20 | μs | | PGOOD2 Pin Filter Delay | T <sub>PGOOD2</sub> | | 10 | 15 | 20 | μs | | Thermal Shutdown | T <sub>OTP</sub> | Rising | | 160 | | °C | | | | Falling | | 145 | | °C | | | | Hysteresis | | 15 | | °C | #### Notes: <sup>6.</sup> Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. <sup>7.</sup> Typical values are for $T_A$ = +25°C and $V_{IN}$ = 12V. <sup>8.</sup> Quiescent current measurements are taken when the output is not switching. # 3. Typical Performance Curves Unless otherwise noted, operating conditions are: $T_A$ = +25°C, $V_{IN}$ = 12V, $V_{OUT1}$ = 5V, $V_{OUT2}$ = 3.3V Figure 7. Buck 1 Start-Up with 10 A Load Figure 8. Buck 2 Start-Up with 10 A Load Figure 9. Buck 1/2 Start-Up with V<sub>IN</sub> Rising Figure 10. Buck 1/2 with 180 degree Phase Shift) Figure 11. Buck 1 Efficiency VOUT1 = 5V at 400 kHz Figure 12. Buck 1 Efficiency VOUT1 = 3.3V at 400 kHz Unless otherwise noted, operating conditions are: $T_A = +25$ °C, $V_{IN} = 12$ V, $V_{OUT1} = 5$ V, $V_{OUT2} = 3.3$ V (Continued) Figure 13. Buck 1 Efficiency VOUT1 = 5V at 2.2MHz Figure 14. Buck 2 Efficiency VOUT2 = 3.3V at 2.2MHz Figure 15. Buck 1 Overvoltage Detection Figure 16. Buck 1 Undervoltage Detection Figure 17. Steady State ECM Operation with Io1 = 0.5 A Figure 18. Buck 1 with 10 A Load, then Short Output Unless otherwise noted, operating conditions are: $T_A = +25$ °C, $V_{IN} = 12$ V, $V_{OUT1} = 5$ V, $V_{OUT2} = 3.3$ V (Continued) Figure 19. Buck 1 Load Transient from 5A to 10A in **FCCM** Figure 20. Buck 2 Load Transient from 5A to 10A 10ms/Div Figure 21. Buck 1 Load Transient from 0A to 5A with ECM Figure 22. Buck 2 Load Transient from 0A to 5A with ECM Figure 23. Buck 1 SYNC High ECM Exit Figure 24. Buck 1 SYNC Low ECM Entry Unless otherwise noted, operating conditions are: $T_A = +25$ °C, $V_{IN} = 12$ V, $V_{OUT1} = 5$ V, $V_{OUT2} = 3.3$ V (Continued) Figure 25. Buck 1 Short-Circuit PGOOD1 Fault Signal; Buck 2 would exhibit similar operation Figure 26. V<sub>IN</sub> Falling below 4.5V with CH1 Dropout, Ch2 no Dropout Figure 27. V<sub>IN</sub> rising from 4.4V after Ch1 in Dropout # 4. Functional Description #### 4.1 Functional Overview The ISL78264 has controllers that support two DC/DC converters Buck 1 and Buck 2 that can be configured in various modes and operate across a $V_{\text{IN}}$ range of 3.75V to 42V. Buck Converter 1 can be configured as a fixed 3.3V, fixed 5.0V, or as an adjustable output buck regulator from 0.8V to 5.0V. Buck Converter 2 has an adjustable output that can be set in the range of 0.8V to 32V. If the proper external components are selected, the ISL78264 can support significantly more than 10 A of load current with each buck converter. ### 4.1.1 Configurations for VSEL, CNT, and CNT2 Before operation, the ISL78264 has three configuration pins (VSEL, CNT, and CNT2) that must be individually programmed with a resistor to ground. During start-up procedure (before power pulses begin) the IC sources a small current from these three pins, and the internal circuitry reads the resultant voltage and implements configuration settings according to <u>Tables 3</u>, <u>4</u>, and <u>5</u>. #### 4.1.1.1 VSEL The VSEL pin allows the Channel 1 voltage selection as fixed at 5V or 3.3V using an internal voltage divider or adjustable with an external voltage divider. Select values for the VSEL configuration resistor to ground are listed in Table 3. Table 3. VSEL Configuration Values | Resistor (kΩ) | Ch1 V <sub>OUT</sub> | Note | |---------------|----------------------|------| | 75 | 5V | - | | 37.4 | Adjustable | - | | 6.04 | 3.3V | - | #### 4.1.1.2 CNT The CNT pin allows the spread spectrum ON or OFF selection and dead time between gate pulses that control external MOSFETs. If the spread spectrum is selected as ON, the modulation depth can be +6% or +12%. The dead time choices of SHORT (30ns) or LONG (100ns) are available to facilitate the usage of various external MOSFETs or switching frequency selections. For example, for the smallest solution size, a high switching frequency of 2.2MHz can be selected and external MOSFETs with a small gate charge can be used with SHORT dead time. For highest efficiency designs, a lower switching frequency can be selected, and MOSFETs with lower $r_{DS(ON)}$ values can require LONG dead time selection. Select values for CNT configuration are listed in Table 4. Table 4. CNT Configuration Values | Resistor (kΩ) | Spread Spectrum | Dead Time (ns) | |---------------|-----------------|----------------| | 75 | +12% | Short 30 | | 54.9 | +12% | Long 100 | | 37.4 | +6% | Short 30 | | 24.9 | +6% | Long 100 | | 14.7 | Off | Short 30 | | 6.04 | Off | Long 100 | #### 4.1.1.3 CNT2 The CNT2 pin allows the minimum boot refresh time selection of 180ns or 360ns, with a longer time preferable for typical applications. Resistor values for CNT2 configuration are listed in <u>Table 5</u>. Table 5. CNT2 Configuration Values | Resistor (kΩ) | Boot Refresh Time (ns) | |---------------|------------------------| | 54.9 | 360 | | 14.7 | 180 | | 6.04 | Does not start | #### 4.1.2 Start-Up Operation The ISL78264 start-up procedure requires that $V_{IN}$ is greater than the undervoltage lockout rising threshold that has a maximum value of 5.845V. After this condition is met, start-up can be initiated by driving either EN1 or EN2 to its respective logic high level, which activates the internal regulator to supply VCC to provide bias for the control circuitry and gate drive for the external MOSFETs. The enabled converter goes through a soft-start sequence and after the output reaches a steady-state level the power-good pin signal (open-drain) can be used in implementing additional sequencing requirements. The circuit continues operation until the $V_{CC}$ voltage level reduces below the $V_{CC}$ UVLO falling threshold. The EN1 pin can withstand high voltage and can connect to VIN through a resistor for initial start-up. The EN2 pin can only accept voltage from 0V to 5.5V and can be enabled from a resistor pull-up to VCC after EN1 is high. However, EN2 can be enabled first to begin the start-up sequence under the constraint that the voltage on the EN2 pin must be limited to 6V maximum. For simultaneous start-up of Converter 1 and Converter 2 the enable pins (EN1 and EN2) can be resistively pulled to respective logic levels when VIN is applied. In this scenario $V_{CC}$ rises, followed by $V_{OUT1}$ and $V_{OUT2}$ rising simultaneously to their final voltage during the soft-start interval. #### 4.1.3 Internal LDO and EXTSUP The internal LDO derives power from VIN and provides an output on VCC of 5.0V (typical) during the start-up of the device and can also be used in continuous operation. Because VCC provides bias power for both IC supply and gate drive current, this can produce high power dissipation in the internal regulator. To minimize IC dissipation and increase system efficiency the EXTSUP pin provides an input that can supply 5V from a voltage source other than the internal LDO regulator. An internal circuit senses the EXTSUP and switches it to supply VCC if within an acceptable range. If EXTSUP is not used, Pin 20 is grounded, and the internal LDO supplies VCC. In a typical application, the Channel 1 output voltage of 5V is connected to the EXTSUP pin so that after start-up VOUT1 can supply bias power to eliminate LDO dissipation in normal operation. During restarts, the internal EXTSUP switch is turned OFF, and this power handover between LDO to EXTSUP pin takes place during each power up. If Channel 1 and Channel 2 are 3.3V outputs, the EXTSUP can accept 5V from an independent source, such as a small 3.3V to 5V boost converter. If the external bias is applied before VIN is applied then the startup enable circuit should be powered from the external bias source (and not VIN). ### 4.2 Buck Stage (Converter 1) #### 4.2.1 Operation The synchronous buck stage operates across an input voltage range of 3.75V to 42V and is offered in fixed output voltage options of 5.0V and 3.3V, or adjustable. In adjustable mode, Channel 1 output can be set in a range of $V_{OUT1} = 0.8V$ to 5V using an external resistive voltage divider from $V_{OUT1}$ to FB1, and Ground. The adjustable range for $V_{OUT1}$ is limited by the voltage rating of the current sense circuitry. Equation 1 can derive the R<sub>UPPER1</sub> and R<sub>LOWER1</sub> resistor values: (EQ. 1) $$V_{OUT1} = 0.8V \cdot \left(1 + \frac{R_{UPPER1}}{R_{LOWER1}}\right)$$ where $R_{UPPFR1}$ = resistor between $V_{OUT1}$ and FB1 and $R_{IOWFR1}$ is the resistor between FB1 and GND. The minimum input voltage selection for a given $V_{OUT}$ should consider the headroom required for regulation. For example, a $V_{OUT}$ of 5V would need a minimum $V_{IN}$ of 5.7V for normal operation. The Buck converter has a separate enable line EN1 that has to be asserted HIGH for the buck to power up. The $V_{OUT}$ accuracy is ±1% in normal mode and is ±3% in the low power mode. The error amplifier compensation is achieved using a series resistor and capacitor combination from the COMP1 pin to GND. #### 4.2.2 Oscillator The buck switching frequency is programmable in the range from 0.2MHz to 2.2MHz by connecting a resistor from the RT pin to GND. External synchronization is possible in the range of 0.2MHz to 2.4MHz by connecting an external clock to the SYNC pin. The device syncs on the rising edge. The RT and SYNC pins set the mode of operation as shown in Table 6. Table 6. Oscillator and SYNC Configuration | Pin | Connect to | Buck Frequency | |------|----------------------------------|-------------------------------------| | RT | Resistor + GND | Programmable range 0.2MHz to 2.2MHz | | SYNC | vcc | Forced CCM mode | | | GND | CCM, DEM, ECM, Automatic | | | 0.2MHz < External Clock < 2.2MHz | Overrides internal frequency | The chart in Figure 28 can determine the relationship of RT and the switching frequency. #### 4.2.3 Phase Shift Converter 1 and Converter 2 are 180° out of phase, which helps lower the noise by reducing the peak current during switching. #### 4.2.4 Boot Refresh The BOOT to LX voltage is constantly monitored and if it is lower than 3.4V ±0.2V, the device inserts a 180ns/360ns pulse onto the low gate on-time. If in the Pulse Skip mode, the ISL78264 inserts a 180ns/360ns low gate on-time before the high gate starts switching. When in the Low Power mode, the device inserts a 360ns low gate on-time before the high gate starts switching. It is assumed that logic level FETs are being used. #### 4.2.5 Current Limit The ISL78264 requires that the Converter 1 inductor current is sensed by a current sense amplifier to provide both control and overcurrent protection. This is accomplished by inserting a current sense resistor in series with the power inductor with a resistance value that produces a 50mV signal between ISENxP and ISENxN when the full load current is applied to the output in FCCM. Inductor DCR current sensing also can be used. If the load is increased so the voltage across the current sense resistor is 80mV, the circuit begins limiting current on a cycle-by-cycle basis (OC1). If the load continues to increase so the current sense resistor signal reaches 100mV, the hiccup current limit (OC2) forces the IC to shut down and a restart is attempted. ### 4.2.6 Undervoltage and Overvoltage The ISL78264 Buck Converter 1 and converter 2 have an overvoltage limit of +7% typical with a hysteresis of 2% and an undervoltage limit of -7% typical with a hysteresis of 2%. At startup, PGOOD1 and PGOOD2 are initially pulled low using an internal MOSFET in an open-drain configuration, and when the corresponding output voltage exceeds the undervoltage threshold PGOOD1 and PGOOD2 rise using an external pull-up resistor connected to VCC. If an overvoltage condition is detected on either output, the corresponding PGOOD signal is pulled low and the circuit enters a hiccup mode of operation with successive shutdowns with restarts to detect if the overvoltage fault is cleared. If an undervoltage condition is detected during operation, the controller continues to operate and corresponding PGOOD1 and PGOOD2 are pulled low. ### 4.3 Buck Stage (Converter 2) #### 4.3.1 Operation The synchronous buck stage operates across an input voltage range of 3.5V to 42V and has an adjustable output voltage. The $V_{OUT}$ can be set in the range of 0.8V to 32V using two resistors (see <u>Buck Output Voltage</u> <u>Programming</u>). The high-side and low-side FET drivers of the ISL78264 can source a current = 2A and sink = 3A. ### 4.3.2 Buck Output Voltage Programming Connecting a resistor from $V_{OUT2}$ to the FB2 pin and another from FB2 to GND programs the output voltage of the device. The required resistor values for a given $V_{OUT2}$ can be calculated using Equation 2 to derive the $R_{UPPER2}$ and $R_{LOWER2}$ resistor values: (EQ. 2) $$V_{OUT2} = 0.8V \bullet \left(1 + \frac{R_{UPPER2}}{R_{LOWER2}}\right)$$ where $R_{UPPER2}$ = Resistor between $V_{OUT2}$ and FB2 and $R_{LOWER2}$ is the resistor between FB2 and GND. When designing a PCB, include a GND guard band around the feedback resistor network to reduce noise and improve accuracy and stability. Resistors $R_{\text{UPPER2}}$ and $R_{\text{LOWER2}}$ are positioned close to the FB pin. #### 4.3.3 Boot Refresh The BOOT to LX voltage is constantly monitored and if it is lower than $3.4V \pm 0.2V$ , the device inserts a 180 ns/360 ns pulse onto the low gate on-time. If in the Pulse Skip mode, the ISL78264 inserts a 180 ns/360 ns low gate on-time before the high gate starts switching. When in the Low Power mode, the device inserts a 360 ns low gate on-time before the high gate starts switching. It is recommended to use logic level FETs that are specified for 4.5 V operation. #### 4.3.4 Current Limit The ISL78264 requires that the Converter 2 inductor current is sensed by a current sense amplifier to provide both control and overcurrent protection. This is accomplished by inserting a current sense resistor in series with the power inductor with a resistance value that produces a 50mV signal between ISENxP and ISENxN when full load current is applied to the output in FCCM. If the load is increased so the voltage across the current sense resistor is 80mV, the circuit begins limiting current on a cycle-by-cycle basis (OC1). If load continues to increase so that the current sense resistor signal reaches 100mV, the hiccup current limit (OC2) forces the IC to shutdown and a restart is attempted. #### 4.3.5 Undervoltage and Overvoltage The ISL78264 Buck Converter 2 has an overvoltage limit of +7% typical with a hysteresis of 3%. The device has an undervoltage limit of -7% typical with a hysteresis of 3%. At startup, PGOOD2 is pulled low using an internal MOSFET in an open-drain configuration, and when VOUT2 exceeds the undervoltage threshold the PGOOD2 rises using an external pull-up resistor connected to VCC. If an overvoltage condition is detected during operation, PGOOD2 is pulled low and the circuit enters a hiccup mode of operation with successive shutdowns with restarts to detect if the overvoltage fault is cleared. If an undervoltage condition is detected during operation, the controller continues to operate and PGOOD2 is pulled low. ### 4.4 Over-Temperature Shutdown The ISL78264 has an over-temperature shutdown threshold of 160°C with a hysteresis of 15°C. When crossing the threshold, the device shuts down for 100ms and then attempts to restart the device. The device resumes operation when the over-temperature fault is cleared. ### 4.5 Energy Conservation Mode (ECM) The ISL78264 can be configured to enter Energy Conservation Mode (ECM) to reduce quiescent power consumption as the load current is reduced. ECM allows a buck converter to be supplied from a car battery to provide a 5V output (with no load) while drawing less than 6µA average current from the battery. During ECM operation, the ISL78264 delivers power pulses to the output filter and load at a frequency that is much lower than the normal switching frequency range of 200kHz to 2.2MHz. Each power pulse supplies sufficient energy to supply small load currents with no requirement for high-frequency multi-pulse burst operation as described in the following sections. In the time interval between consecutive ECM power pulses, the ISL78264 can drastically reduce its operating current requirement to minimize average standby current drawn from the input supply that is normally a car battery. With the proper component selection, the circuit can automatically enter or exit ECM with minimal disturbance on the output within a wide range of operating conditions. ### 4.5.1 Overview of ECM Setup and Operation There are multiple factors that determine whether ECM can be entered, maintained, or exited. If a converter is configured to allow ECM at light loads, it automatically exits ECM under certain conditions. Therefore, ECM is allowed at light loads, but the circuit functions in Fixed Frequency Continuous Conduction Mode (FCCM) if the load currents exceed one-third of the full load level as defined below. The factors that impact ECM operation are the following: - · SYNC voltage level - V<sub>IN</sub> level - · EN1 and EN2 status - R<sub>SFN</sub> value - Full load current determined by 50mV across R<sub>SEN</sub> - · Output voltage ripple - Load current changes To permit ECM operation, the voltage on VIN (Pin 26) must be in a range from 6V to 18.5V and the SYNC pin must be logic low. If SYNC is directly connected to VCC, the circuit always operates in FCCM. To command ECM enter/exit on-the-fly, a simple switch circuit can be used to drive SYNC pin from logic high (VCC) to GND to inhibit or permit ECM. SYNC can also be held low to keep the converter in ECM when the load is small, then SYNC can be driven to provide an external clock for synchronized operation which forces ECM exit and FCCM operation. The RT pin is a good indicator to determine the mode of operation of the converter. In normal FCCM mode RT has 0.5V level, and while in ECM RT is pulled to 0V by an internal circuit. Either Controller 1 or Controller 2 can operate in ECM if the corresponding EN pin is logic high. Optimum performance can be achieved with only one channel enabled in ECM, however both channels can be operated simultaneously in ECM. At initial startup, with SYNC low and one controller enabled, the output ramps up operating in FCCM/DEM throughout the soft-start interval and power-good output transitions high. If ECM entry criteria are met, ECM operation begins 20ms to 30ms after startup. Steady-state ECM power pulse operation uses a voltage comparator in conjunction with an accurate current sense resistor and amplifier to detect loading and current thresholds. Between ECM power pulses, the ISL78264 operates with extremely low current using a voltage comparator to sense the output voltage level as it slowly decays with a rate proportional to output load current. During this interval, the output capacitors supply the load on the output. When the comparator detects the lower voltage threshold, the device turns fully ON to generate a power pulse that stores energy in the output inductor to replenish output capacitors and supply loading, if present. The ECM power pulse can be terminated by two methods: - Reaching peak inductor current threshold - · Reaching output voltage OVP level Individual ECM power pulses are generated by the following procedure as shown in Figure 29. First, the high-side MOSFET is turned ON to apply $V_{IN}$ - $V_{OUT}$ across the output inductor to ramp the inductor current up at a controlled rate. The current sense amplifier monitors the voltage level across the current sense resistor until the voltage reaches 60mV, which equates to a peak inductor current $I_{PK}$ , ECM, which is 120% of the full load current. When the 60mV threshold is attained, the high-side MOSFET is turned OFF and the low-side MOSFET is turned ON, applying $V_{OUT}$ across the output inductor. This forces the inductor current to ramp down to approximately 0A at which time an internal zero current comparator turns the low-side MOSFET OFF. After the power pulse, the device returns to an ultra-low quiescent current consumption. Alternatively, if the output rises to approximately 3% of VOUT target level before the peak current is detected, the high-side pulse is truncated. Figure 29. ECM Operational Waveforms ### 4.5.2 ECM Load Based Entry and Exit The current sense resistor and amplifier set thresholds to monitor and control ECM entry, exit, and power pulse generation. To understand ECM power pulse operation, first, note that the current sense resistor (in series with the power inductor) is initially selected to produce a 50mV signal between ISENxP and ISENxN when the full load current is applied to the output in FCCM. The ISL78264 can transition in and out of ECM in multiple ways, this section focuses on ECM entry and exit as the load is changed relatively slowly. If ECM is allowed (SYNC = GND) and the load reduces to approximately 1/6th of the full load setting, the signal across the current sense resistor is 8mV and the circuit enters ECM. The circuit remains in ECM as the load is further reduced to minimal or no load. If the load increases, the circuit exits ECM when the current sense amplifier surpasses 18mV, which indicates the load has surpassed approximately 1/3rd of the full load current. Discussion so far has presented operation as the load current has changed slowly for ECM entry/exit. However, ECM entry/exit is designed to support transient load step requirements as needed. For example, if the current is large and steps to a small value (less than 1/6th of $I_{OUT}$ , nominal), the current sense circuitry detects low current and enters ECM within a few milliseconds. Conversely, if the converter is operating in ECM with a small load and a large load step is applied, the circuit responds with more power pulses to support the full load rating as shown in Figure 30 below. During the large load step, the VOUT comparator continues to monitor the output voltage following the initial power pulse from 0A to $I_{PK}$ and back to 0A. If the output voltage is below the required level, the converter immediately produces a second power pulse. If $V_{OUT}$ is still below the required level after the second power pulse peak, the subsequent pulses have a higher valley, greater than 0, and no tri-state period. The peak-valley sequence continues until $V_{OUT}$ reaches the required level, or four pulses are counted, and the circuit transitions to FCCM. **Note:** The average of the peak valley operation from 60mV to 45mV is capable of supplying a full load that equates to a 50mV level. Figure 30. ECM Fast Exit with Large Load Step ## 5. Application Information There are many considerations in the selection of the external components for buck regulators. This section discusses some examples of how to decide the parameters of the external components based on the typical application schematic shown in <u>Figure 1 on page 1</u>. In the actual application, the parameters may need to be adjusted and also a few more additional components may need to be added for the application specific noise, physical sizes, thermal, testing, and other requirements. #### 5.1 Buck Converter #### 5.1.1 Buck Inductor Selection While the buck converter is operating in stable Continuous Conduction Mode (CCM), the output voltage and on-time of the high-side transistor is determined by Equation 3: (EQ. 3) $$V_{OUT} = V_{IN} \cdot \frac{t_{ON}}{T} = V_{IN}D$$ where T is the switching cycle $(1/f_{SW})$ and D = $t_{ON}/T$ is the on-duty of the high-side transistor. Under this CCM condition, the inductor ripple current can be defined as Equation 4: (EQ. 4) $$I_{L,p-p} = t_{ON} \bullet \frac{V_{IN} - V_{OUT}}{I} = t_{OFF} \bullet \frac{V_{OUT}}{I}$$ From the previous equations, the inductor value is determined as Equation 5: (EQ. 5) $$L = \frac{V_{IN} - V_{OUT}}{f_{SW}} \bullet \frac{V_{OUT}}{V_{IN}}$$ In general, when the inductor value is determined, the ripple current varies by the input voltage. At the maximum input voltage, the on-duty becomes minimum and the ripple current becomes maximum. So, the minimum inductor value can be estimated from <u>Equation 6</u>. (EQ. 6) $$L_{min} = \frac{V_{IN} - V_{OUT}}{f_{SW} \cdot \Delta I_{L, max}} \cdot \frac{V_{OUT}}{V_{IN, max}}$$ In a DC/DC converter design, this ripple current is normally selected to be 20% to 50% of maximum DC output current. A reasonable starting point to adjust the inductor value is around 30% of the maximum DC output current. Increasing the inductor value reduces the ripple current and ripple voltage. However, the large inductance value can increase the converter's response time to a load transient. Also, this reduces the ramp signal and can cause a noise sensitivity issue. Under stable operation, the peak current flow in the inductor is the sum of output current and 1/2 of ripple current. (EQ. 7) $$I_{L,pk} = \frac{I_{L,p-p}}{2} + I_{OUT}$$ This peak current at maximum load condition must be lower than the saturation current rating of the inductor with enough margin. In the actual design, the largest peak current can be observed at the start-up or heavy load transient. Therefore, the size of the inductor needs to be determined with the consideration of these conditions. In addition, to avoid exceeding the saturation rating of the inductor, Renesas recommends setting the OCP trip point between the maximum peak current and the inductor's saturation current rating. **Note:** The OC1 signal is fixed at 80mV (160% of full load) and the OC2 hiccup threshold is fixed at 100mV; therefore, the inductor should have a saturation value exceeding 2x full load current. The ECM operation is based on a fixed 60mV signal (120% of full load), which is less than the OC1 level, so there are no special considerations for inductor selection for ECM. ### 5.1.2 Buck Output Capacitor To filter the inductor current ripples and to have sufficient transient response, output capacitors are required. The current mode control loop allows the usage of low ESR ceramic capacitors for smallest size, and/or electrolytic and polymer capacitors that offer larger capacitance values but with higher ESR and increased physical size. While the ceramic capacitor offers excellent overall performance and reliability, the actual capacitance may be considerably lower than the advertised value when operated with significant DC bias voltage in relation to rated voltage, so the manufacturer information should be carefully reviewed. The following are equations for the required capacitance value to meet the desired ripple voltage level. Additional capacitance can be used to lower the ripple voltage and to improve transient response. For the ceramic capacitor (low ESR): (EQ. 8) $$V_{OUT,rip} = \frac{\Delta I_L}{8 \bullet f_{SW} \bullet C_{OUT}}$$ where $\Delta I_L$ is the inductor's peak-to-peak ripple current, $f_{SW}$ is the switching frequency and $C_{OUT}$ is the output capacitor. Required minimum output capacitance based on ripple current is: (EQ. 9) $$C_{OUT,min} = \frac{\Delta I_L}{8 \bullet f_{SW} \bullet V_{OUT,rip}}$$ If using electrolytic capacitors, the ESR is the dominant portion of the ripple voltage. (EQ. 10) $$V_{OUT \text{ rip FSR}} = \Delta I_{I} \bullet ESR$$ So, to reduce the ripple voltage, select the electrolytic capacitor based on maximum ESR, use multiple capacitors in parallel to reduce the ESR, or increase inductor value to reduce the ripple current. The output capacitor value selected for FCCM may require adjustment for ECM operation depending on the magnitude of ripple voltage allowed on VOUT. In standard ECM operation when there is no external loading, the output capacitor must absorb the complete pulse of energy from the output inductor peak current of 120% of full load current. Both the capacitance value and ESR should be considered for ECM operation. The capacitance should be large enough to absorb the energy with acceptable voltage rise, and the ESR must be small enough to control the potentially large step in voltage equal to lpk,ECM x ESR In addition to output voltage ripple requirements, select the buck output capacitor value in conjunction with the inductor to meet output deviation requirements during normal FCCM operation, ECM (Energy Conservation Mode), and load transients. <u>Equation 11</u> calculates the value of C<sub>OUT</sub> required during load reduction and the output voltage overshoots the nominal level. $$\text{(EQ. 11)} \qquad C_{OUT\_MIN\_STEP\_DOWN} = \frac{L \left(I_{STEP} + \frac{I_{RIPPLE}}{2}\right)^2}{2V_{OUT}\Delta V}$$ When the load is increased, the output undershoots the nominal value, and the value of C<sub>OUT</sub> required is calculated using Equation 12. (EQ. 12) $$C_{OUT\_MIN\_STEP\_UP} = \frac{L\left(I_{STEP} + \frac{I_{RIPPLE}}{2}\right)^2}{2(V_{IN} - V_{OUT})\Delta V}$$ ### 5.1.3 Buck Input Capacitor The system input power rail can incorporate a combination of electrolytic and ceramic capacitors to provide a stable input voltage while supplying pulse currents at the buck switching frequency. The voltage rating of the capacitors should exceed the maximum voltage which can be connected to the input of the regulator and it is common to provide a rating margin over 20% of the maximum input voltage. The minimum value of the input capacitors can be estimated by limiting the drop in VIN (ΔVIN below) to approximately 1% when delivering the full load current during the on-time of the high-side MOSFET: (EQ. 13) $$C_{IN,MIN} = \frac{I_{LOAD,MAX} \bullet D \bullet (1 - D)}{f_{SW} \bullet \Delta VIN}$$ The specific capacitor(s) used should be selected with an RMS current capability exceeding the value estimated by the relation below. (EQ. 14) $$I_{CIN RMS} \cong I_{I OAD MAX} \bullet \sqrt{D \bullet (1 - D)}$$ #### 5.1.4 Buck MOSFET Selection The external MOSFETs that are driven by the ISL78264 controller need to be carefully selected to optimize the design of the synchronous buck regulator. The input voltage is typically the automotive range for battery supply, so the MOSFETs are normally rated at 40V BVdss. As the high-side and low-side gate drivers are 5V output, the MOSFET VGS needs to be specified in this range. The MOSFET should have a low total gate charge (Qgd), low ON-resistance ( $r_{DS(ON)}$ ) at VGS = 4.5V ( $10m\Omega$ to $20m\Omega$ ), and small gate resistance (Rg <1.5 $\Omega$ is recommended). It is recommended that the minimum VGS threshold should be higher than 1.2V, but not exceeding 2.5V to make sure the MOSFETs can be switched off reliably throughout the complete $V_{CC}$ range. Table 7. Capacitor Vendor Information | Manufacturer | Series | Website | |--------------|--------|-----------------| | AVX | X7R | www.avx.com | | Murata | X7R | www.murata.com | | Taiyo Yuden | X7R | www.t-yuden.com | | TDK | X7R | www.tdk.com | # 6. Control Loop Compensation for the Buck Regulators Several components selected for the power, filtering, and current sense circuits play a role in the determination of the compensating components. - $R_{SENSE} = 50 \text{mV/IOUT} = 5 \text{m}\Omega \text{ (with IOUT} = 10 \text{A)}$ - Ramp slope = 38.1mV per volt of VIN - Ramp valley = 1V - Current sense amplifier transconductance = G<sub>m.CSA</sub> = 91.25μS - Current feedback resistor value = $R_{IFB}$ = $60k\Omega$ - Reference voltage V<sub>REF</sub> = 0.8V - $G_{m.EA} = 1.7mS$ Calculate current loop pole frequency (EQ. 15) $$f_{cp} = \frac{R_{sns}}{2\pi \cdot L_{OUT}}$$ Determine PWM<sub>gain</sub> (EQ. 16) $$PWM_{gain} = \frac{1}{ramp slope} = \frac{1}{38.1mV} = 26.2$$ Calculate current loop unity gain frequency (EQ. 17) $$f_{tc} = PWM_{gain} \bullet G_{m, CSA} \bullet R_{ifb} \bullet f_{cp}$$ This allows you to calculate the command voltage (+1V for ramp valley voltage) for the specific conditions: (EQ. 18) $$V_{cmd} = R_{sns} \cdot I_{max} \cdot G_{m CSA} \cdot R_{ifb}$$ Determine the equivalent transconductance of the modulator (I<sub>OUT</sub>/V<sub>cmd</sub>) (EQ. 19) $$GM = \frac{1}{R_{sns} \bullet G_{m,CSA} \bullet R_{ifb}}$$ Calculate the unity gain frequency of the modulator. (EQ. 20) $$f_{tm} = \frac{GM}{2\pi \cdot C_{OUT}}$$ Constrain the voltage loop ft to be less than current loop ftc. $$(EQ. 21) \qquad \frac{f_t}{f_{tc}} = 0.5$$ This allows you to calculate compensation resistor R<sub>COMP</sub>. (EQ. 22) $$R_{COMP} > \frac{f_{tc} \cdot V_{OUT} \cdot 0.5}{f_{tm} \cdot G_{m, EA} \cdot V_{REF}}$$ Now calculate compensation capacitor C<sub>COMP</sub>. (EQ. 23) $$C_{COMP} = \frac{15}{2\pi \cdot R_{COMP} \cdot f_{tc}}$$ # 7. Recommended PCB Layout Correct PCB layout is critical for proper operation of the ISL78264. Each channel of the switching buck converters requires specific attention to minimize power loop area for highly efficient, stable operation. It is also important to consider routing the shared common areas between the two converters. Route the primary paths in single layer copper if possible to reduce parasitic inductance in the power current paths. The following layout instructions see Figures 31 and 32 as noted. - 1. In <u>Figure 31</u> the common connection between input capacitors, output capacitors, and low-side FET for each buck converter should be connected through the central ground (gray) area. - 2. When the high-side MOSFET is switched ON and OFF the power current alternates flowing through the input capacitor and high-side MOSFET, or the low-side MOSFET. Minimize the loop area between CIN, high-side MOSFET, and low-side MOSFET to reduce interference from the high dl/dT intervals as the current alternates between the MOSFETs. - 3. The first inner layer below the top copper layer with power components should be ground layer that is as complete as possible, as indicated in <u>Figure 32</u> using light green fill. This provides a tightly coupled ground return path for the power circuitry. This layer is also used in conjunction with many vias to create a low impedance connection from the common power GND region to the ISL78264 controller. Connect the thermal pad underneath the IC to inner planes with at least six vias, each with 0.3mm diameter, spaced 1mm apart - 4. Connect the signal ground (Pin 11) to the thermal pad ground directly under the IC. For best noise immunity, signal pins such as COMP, RT, and configuration resistors can be connected in a small SGND pour that connects to Pin 11, which connects to PGND in a single point connection under the IC. - 5. Each converter has ISNS connections that should be routed as shown in <u>Figure 32</u>. The ISNS traces are routed on the second inner layer, which is shielded from power switching currents by the ground area on inner layer 1. The ISNS traces should begin as a Kelvin connection through a via in the center of the sense resistor in each converter. - 6. Minimize the trace lengths on the feedback loop and rout around switching power circuits to minimize noise pick-up. - 7. Place the capacitors on Vin (Pin 26) and VCC (Pin 19) close to respective pins and ground connection. Figure 31. PCB Layout Illustrating Power Component Placement Figure 32. PCB Layout Illustrating Current Sense Routing ISL78264 8. Revision History # 8. Revision History | Rev. | Date | Description | |------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2.00 | Oct 14, 2021 | Removed Related Literature section. Updated Ordering Information table format. Updated POD L32.5X5H to the latest revision, changes are as follows: -Added Note 7 for Edge Protection Technology -Updated D1 and E1 dimensions in Top View changing them from 4.75 to 4.71Updated side view by adding Edge protection information. | | 1.00 | Jul 24, 2020 | Initial release | # 9. Package Outline Drawing For the most recent package outline drawing, see <u>L32.5x5H</u>. L32.5x5H 32 Lead Quad Flat No-Lead Plastic Package (Punch QFN with Wetable Flank) Rev 3, 8/2021 Typical Recommended Land Pattern #### Notes: - 1. Dimensions are in millimeters. - Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to ASME 14.5m-1994. - 3. Unless otherwise specified, tolerance : Decimal ±0.05 - ⚠ Dimension applies to the plated terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - The configuration of the pin #1 Identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - 6. Reference document: JEDEC MO220 - A Edge Protection Technology #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required. - 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard":Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality":Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. - Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE. - 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev. 4.0-2 April 2020) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/