

# **RX63N Group, RX631 Group**

R01AN1705EJ0100 Rev. 1.00 Jan. 6, 2014

Read/Write Operations in 16-Bit SDRAM Using the SDRAMC

#### Abstract

The SDRAM interface in the RX63N and RX631 Groups can be connected directly to an SDRAM up to 128 Mbytes (1024 Mbits) with a CAS latency of 1 to 3 cycles. This application note describes a method of using the RX63N Group to read from and write to a 128 Mbit SDRAM (Micron MT48LC8M16A2P-75: 2 M-word × 16 bits × 4 banks).

#### **Products**

- RX63N Group 177-pin and 176-pin packages with a ROM size between 768 KB and 2 MB
- RX63N Group 145-pin and 144-pin packages with a ROM size between 768 KB and 2 MB
- RX631 Group 177-pin and 176-pin packages with a ROM size between 256 KB and 2 MB
- RX631 Group 145-pin and 144-pin packages with a ROM size between 256 KB and 2 MB

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.

### **Contents**

| 1. | Spe | ecific | ations                                        | 3    |
|----|-----|--------|-----------------------------------------------|------|
| 2. | Ор  | eratio | on Confirmation Conditions                    | 4    |
| 3. | Ref | feren  | ce Application Note                           | 4    |
| 4. |     | •      | ral Function                                  |      |
|    | 4.1 | Out    | put Operation in the SDRAMC                   | 5    |
| 5. | Hai | rdwa   | re                                            | 6    |
|    | 5.1 | Har    | dware Configuration                           | 6    |
|    | 5.2 | Pins   | s Used                                        | 7    |
| 6. | Sof | ftwar  | B                                             | 8    |
|    | 6.1 | Оре    | eration Overview                              | 8    |
|    | 6.1 | 1.1    | Configuring the SDRAM Initialization Sequence | 8    |
|    | 6.1 | 1.2    | Specifying the SDRAM Mode Register            | . 10 |
|    | 6.1 | 1.3    | Specifying the Auto-Refresh Cycle             | . 11 |
|    | 6.1 | 1.4    | Specifying the SDRAM Read/Write Timing        | . 12 |
|    | 6.2 | File   | Composition                                   | . 14 |
|    | 6.3 | Opt    | ion-Setting Memory                            | . 14 |
|    | 6.4 | Cor    | stants                                        | . 15 |
|    | 6.5 | Fun    | ctions                                        | . 15 |
|    | 6.6 | Fun    | ction Specifications                          | . 16 |
|    | 6.7 | Flov   | vcharts                                       | . 19 |
|    | 6.7 | 7.1    | Main Processing                               | . 19 |
|    | 6.7 | 7.2    | Peripheral Function Initialization            | . 20 |
|    | 6.7 | 7.3    | Port Initialization                           | . 22 |
|    | 6.7 | 7.4    | Timer Initialization for Wait Time            | . 22 |
|    | 6.7 | 7.5    | Wait Processing Using the CMT                 | . 23 |
|    | 6.7 | 7.6    | SDRAM Verification Error Processing           | . 23 |
| 7. | Sar | mple   | Code                                          | . 24 |
| 8. | Ref | feren  | ce Documents                                  | . 24 |

### 1. Specifications

The SDRAMC is used to read from and write to a 128 Mbit SDRAM (Micron MT48LC8M16A2P-75: 2 M-word  $\times$  16 bits  $\times$  4 banks).

After a reset, the SDRAM is initialized, and data is written in word units to the 128 Mbit SDRAM area. After data has been written to all areas, the written values are read.

When the read value matches the expected value, LED0 is turned on. If not, LED1 is turned on.

Table 1.1 lists the Peripheral Functions and Their Applications, and Table 1.2 lists the SDRAM (MT48LC8M16A2P-75) Specifications.

**Table 1.1 Peripheral Functions and Their Applications** 

| Peripheral Function | Application            |
|---------------------|------------------------|
| External bus        | Connects to the SDRAM. |
| I/O ports           | Turn on LEDs.          |
| CMT0                | Timer for wait time    |

Table 1.2 SDRAM (MT48LC8M16A2P-75) Specifications

| Item                                      | Description                     |
|-------------------------------------------|---------------------------------|
| Product                                   | Micron MT48LC8M16A2P-75         |
| Configuration                             | 2 M-word × 16 bits × 4 banks    |
| Size                                      | 128 Mbits                       |
| Row addressing                            | A11 to A0                       |
| Column addressing                         | A8 to A0                        |
| Auto refresh cycle                        | 4096 refresh cycles every 64 ms |
| CAS latency                               | 2 or 3 cycles                   |
| Initial auto refresh                      | 2 times                         |
| AUTO REFRESH period (tRFC)                | 66 ns (min.)                    |
| WRITE recovery time                       | 28.33 ns (min.)                 |
| PRECHARGE command period (tRP)            | 20 ns (min.)                    |
| ACTIVE-to-PRECHARGE command period (tRAS) | 44 ns (min.)                    |
| ACTIVE-to-READ or WRITE delay (tRCD)      | 20 ns (min.)                    |

### 2. Operation Confirmation Conditions

The sample code accompanying this application note has been run and confirmed under the conditions below.

**Table 2.1 Operation Confirmation Conditions** 

| Item                   | Contents                                                                 |  |  |
|------------------------|--------------------------------------------------------------------------|--|--|
| MCU used               | R5F563NBDDFC (RX63N Group)                                               |  |  |
|                        | - Main clock: 12 MHz                                                     |  |  |
|                        | - PLL: 192 MHz (main clock divided by 1 and multiplied by 16)            |  |  |
| Operating frequencies  | - System clock (ICLK): 96 MHz (PLL divided by 2)                         |  |  |
|                        | - Peripheral module clock B (PCLKB): 48 MHz (PLL divided by 4)           |  |  |
|                        | - SDRAM clock (SDCLK): 48 MHz (PLL divided by 4)                         |  |  |
| Operating voltage      | 3.3 V                                                                    |  |  |
| Integrated development | Renesas Electronics Corporation                                          |  |  |
| environment            | High-performance Embedded Workshop Version 4.09.01                       |  |  |
|                        | Renesas Electronics Corporation                                          |  |  |
|                        | C/C++ Compiler Package for RX Family V.1.02 Release 01                   |  |  |
| C compiler             | Compile options                                                          |  |  |
|                        | -cpu=rx600 -output=obj="\$(CONFIGDIR)\\$(FILELEAF).obj" -debug -nologo   |  |  |
|                        | (The default setting is used in the integrated development environment.) |  |  |
| iodefine.h version     | Version 1.6A                                                             |  |  |
| Endian                 | Little endian                                                            |  |  |
| Operating mode         | Single-chip mode                                                         |  |  |
| Processor mode         | Supervisor mode                                                          |  |  |
| Sample code version    | Version 1.00                                                             |  |  |
| Doord wood             | Renesas Starter Kit+ for RX63N (product part no.: R0K50563NC000BE)       |  |  |
| Board used             | (SDRAM: MT48LC8M16A2P-75)                                                |  |  |

### 3. Reference Application Note

For additional information associated with this document, refer to the following application note.

- RX63N Group, RX631 Group Initial Setting Rev. 1.10 (R01AN1245EJ0110\_RX63N)

The initial setting functions in the reference application note are used in the sample code in this application note. The revision number of the reference application note is the one when this application note was made. However the latest version is always recommended. Visit the Renesas Electronics Corporation website to check and download the latest version.

### 4. Peripheral Function

This chapter provides supplementary information on the SDRAMC. Refer to the RX63N Group, RX631 Group User's Manual: Hardware for basic information.

### 4.1 Output Operation in the SDRAMC

With the RX63N SDRAMC, when an SDRAM command is issued, pin states associated with the SDRAM will be changed after a certain time of delay from the rising of SDCLK. The command is determined on the next rising edge of SDCLK. Refer to the Electrical Characteristics chapter in the User's Manual: Hardware for details of the output delay time for each pin.

Figure 4.1 shows the Output on Pins Associated with the SDRAM and the Timing of Command Determination.



Figure 4.1 Output on Pins Associated with the SDRAM and the Timing of Command Determination

### 5. Hardware

### 5.1 Hardware Configuration

Figure 5.1 shows the Connection Example.



Figure 5.1 Connection Example

### 5.2 Pins Used

Table 5.1 lists the Pins Used and Their Functions.

Table 5.1 Pins Used and Their Functions

| Pin Name   | I/O    | Function                                   |
|------------|--------|--------------------------------------------|
| P03        | Output | Outputs for LED0 (verification succeeded). |
| P05        | Output | Outputs for LED1 (verification error).     |
| PA7 to PA0 | Output | Outputs an address (A7 to A0).             |
| PB6 to PB0 | Output | Outputs an address (A14 to A8.)            |
| PD7 to PD0 | I/O    | Outputs data (D7 to D0).                   |
| PE7 to PE0 | I/O    | Outputs data (D15 to D8.)                  |
| P70        | Output | Outputs the SDCLK signal.                  |
| P61        | Output | Outputs the SDCS# signal.                  |
| P62        | Output | Outputs the RAS# signal.                   |
| P63        | Output | Outputs the CAS# signal.                   |
| P64        | Output | Outputs the WE# signal.                    |
| P65        | Output | Outputs the CKE signal.                    |
| P66        | Output | Outputs the DQM0 signal.                   |
| P67        | Output | Outputs the DQM1 signal.                   |

#### 6. Software

### 6.1 Operation Overview

The initialization sequence, SDRAM mode register, auto refresh cycle, and SDRAM read/write timing are specified according to the SDRAM used.

This application note introduces an example of SDRAMC configuration with the Micron SDRAM (MT48LC8M16A2P-75).

### 6.1.1 Configuring the SDRAM Initialization Sequence

After a reset, the SDRAM must be initialized before it can be used. Configure the initialization sequence considering AUTO REFRESH period (tRFC), number of times for initial auto refresh, PRECHARGE command period (tRP), and other settings according to the datasheet for the SDRAM.

Figure 6.1 shows the Timing of SDRAM (MT48LC8M16A2P-75) Initialization and Table 6.1 lists the Example of the SDRAMC Initial Sequence Settings when Connecting to the SDRAM (MT48LC8M16A2P-75).



Figure 6.1 Timing of SDRAM (MT48LC8M16A2P-75) Initialization

- (1) After a reset, specifies pins associated with the SDRAM, sets the SYSCR0.EXBE bit to 1 (external bus is enabled) and starts outputting on the SDCLK pin. Then a high level signal is output from the CKE# pin. The CKE# pin is connected to GND through a resistor to drive the CKE# pin low after the power is turned on.
- (2) Waits for 100 μs or longer after the clock is started to output. The device deselect command is output during the wait time. Then specifies the initialization timing to the SDIR register and sets the SDICR.INIRQ bit to 1, then the all bank precharge command is output.
- (3) After the all bank precharge command is output, the auto-refresh command is output after the number of cycles specified by the SDIR.PRC[2:0] bits elapse. Set the value for the SDIR.PRC[2:0] bits to tRP or greater.
- (4) After the auto-refresh command is output, the wait time in cycles specified by the SDIR.ARFI[2:0] bits is inserted. Set the value for SDIR.ARFI[2:0] bits to tRFC or greater.
  - When the number of initialization auto-refresh is set to 2 times or more by the SDIR.ARFC[3:0] bits, the auto-refresh command is output again.
- (5) After the auto-refresh command is output for the number of times specified by the SDIR.ARFC[3:0] bits, the initial sequence is complete.

Table 6.1 Example of the SDRAMC Initial Sequence Settings when Connecting to the SDRAM (MT48LC8M16A2P-75)

| SDRAM Timing                                                        | Symbol | Setting Value | Setting in the SDRAMC with RX63N                                                                   |
|---------------------------------------------------------------------|--------|---------------|----------------------------------------------------------------------------------------------------|
| Wait time until the PRECHARGE command is input after SDCLK is input | _      | 100 µs        | After starting to output SDCLK, waits for 100 µs by the software, and starts the initial sequence. |
| PRECHARGE command period                                            | tRP    | 20 ns (min.)  | SDIR.PRC[2:0] = 000b: 3 cycles (approx. 62 ns when SDCLK is 48 MHz)                                |
| AUTO REFRESH period                                                 | tRFC   | 66 ns (min.)  | SDIR.ARFI[2:0] = 001b: 4 cycles (approx. 83 ns when SDCLK is 48 MHz)                               |
| Initial auto refresh                                                |        | 2 times       | SDIR.ARFC[3:0] = 0010b: 2 times                                                                    |

### 6.1.2 Specifying the SDRAM Mode Register

After the SDRAM initialization, a mode has to be set for SDRAM. Set the SDRAM mode once after the initialization. When values are written to the SDRAM mode register (SDMOD), the mode register set command is output. For details on setting values to the SDRAM mode register, refer to the datasheet for the SDRAM.

Table 6.2 lists the SDRAM Mode Register of the SDRAM (MT48LC8M16A2P-75) and Figure 6.2 shows the Timing Diagram of the Mode Register Set Command.

Table 6.2 SDRAM Mode Register of the SDRAM (MT48LC8M16A2P-75)

| Bit      | Symbol           | Description                         |
|----------|------------------|-------------------------------------|
|          |                  | Selection of a burst length         |
|          |                  | 000: 1                              |
|          |                  | 001: 2                              |
| b2 to b0 | Burst Length     | 010: 4                              |
|          |                  | 011: 8                              |
|          |                  | 111: Full page (only when b3 is 1)  |
|          |                  | Do not set values other than above. |
|          |                  | Selection of a burst type           |
| b3       | Burst Type       | 0: Sequential                       |
|          |                  | 1: Interleaved                      |
|          |                  | Selection of a CAS latency          |
| b6 to b4 | CAS Latency      | 010: 2                              |
| 50 10 54 |                  | 011: 3                              |
|          |                  | Do not set values other than above. |
| b8, b7   | Operating Mode   | 00: Standard operation              |
| 50, 57   | Operating Mode   | Do not set values other than above. |
|          |                  | Selection of a write burst mode     |
| b9       | Write Burst Mode | 0: Programmed burst length          |
|          |                  | 1: Single location access           |
| b11, b10 | Reserved         | Write 00b.                          |

The burst length is 1 for the RX63N SDRAMC operation. If a value other than 1 is set as the burst length, the operation is not guaranteed.

The value set to the register in this application note is 220h (burst length: 1, CAS latency: 2 cycles).



Figure 6.2 Timing Diagram of the Mode Register Set Command

#### 6.1.3 Specifying the Auto-Refresh Cycle

To retain data in the SDRAM, a refresh must be performed for the number of rows during the refresh period (tREF). Auto-refresh must be performed considering the refresh period (tREF), number of rows, AUTO REFRESH period (tRFC), and other settings according to the datasheet for the SDRAM.

Table 6.3 lists the AUTO REFRESH Timing for the SDRAM (MT48LC8M16A2P-75) and Figure 6.3 shows the AUTO REFRESH Operating Timing.

| SDRAM Timing        | Symbol | Setting Value           | Setting in the SDRAMC with RX63N         |
|---------------------|--------|-------------------------|------------------------------------------|
| Refresh period      | tREF   | 64 ms                   | Used for calculating AUTO REFRESH cycle  |
| Number of rows      | _      | 4096                    | Used for calculating AUTO REFRESH cycle  |
| Auto refresh cycle  | _      | 15.625 µs               | SDRFCR.RFC[11:0] = 02EDh: 750 cycles     |
| Auto refresti cycle |        | (tREF ÷ number of rows) | (approx. 15.625 µs when SDCLK is 48 MHz) |
| AUTO REFRESH        | tRFC   | 66 no (min )            | SDRFCR.REFW[3:0] = 0011b: 4 cycles       |
| period              | IRFC   | 66 ns (min.)            | (approx. 83 ns when SDCLK is 48 MHz)     |

Table 6.3 AUTO REFRESH Timing for the SDRAM (MT48LC8M16A2P-75)



Figure 6.3 AUTO REFRESH Operating Timing

- (1) When the SDRFEN.RFEN bit is set to 1 (auto-refresh operation is enabled), the auto-refresh command is output.
- (2) After the auto-refresh command is output, the device deselect command is output until the number of cycles specified by the SDRFCR.REFW[3:0] bits elapse. Set a value for the SDRFCR.REFW[3:0] bits to tRFC or greater.
- (3) The auto-refresh command is output every number of cycles specified by the SDRFCR.RFC[11:0] bits. Set a value for the SDRFCR.RFC[11:0] bits to be the auto refresh cycle (tREF ÷ number of rows) or less.

### 6.1.4 Specifying the SDRAM Read/Write Timing

The SDRAM read/write timing is specified considering the SDRAM settings of CAS latency (CL), WRITE recovery time (tWR), PRECHARGE command period (tRP), ACTIVE-to-PRECHARGE command (tRAS), and ACTIVE-to-READ or WRITE delay (tRCD).

Table 6.4 lists the Read/Write Timing when Connecting to the SDRAM (MT48LC8M16A2P-75), Figure 6.4 shows the Read timing, and Figure 6.5 shows the Write timing.

| SDRAM Timing             | Symbol | Setting Value         | Setting in the SDRAMC with RX63N     |
|--------------------------|--------|-----------------------|--------------------------------------|
| CAS latency (2)          | _      | 2 or 3 <sup>(1)</sup> | DTR.CL[2:0] = 010b: 2 cycles         |
| WRITE recovery time      | #\A/D  | 20.2 no (min.)        | SDTR.WR = 1: 2 cycles                |
| WRITE recovery lime      | tWR    | 28.3 ns (min.)        | (approx. 42 ns when SDCLK is 48 MHz) |
| DDECHARCE command period | tRP    | 20 ns (min.)          | SDTR.RP[2:0] = 000b: 1 cycle         |
| PRECHARGE command period |        |                       | (approx. 21 ns when SDCLK is 48 MHz) |
| ACTIVE-to-PRECHARGE      | tRAS   | 44 ns (min.)          | SDTR.RAS[2:0] = 010b: 3 cycles       |
| command period (2)       | IRAS   | 44 (15 (11111.)       | (approx. 62 ns when SDCLK is 48 MHz) |
| ACTIVE-to-READ or WRITE  | +DCD   | 20 no (min.)          | SDTR.RCD[1:0] = 00b: 1 cycle         |
| delay (2)                | tRCD   | 20 ns (min.)          | (approx 21 ns when SDCLK is 48 MHz)  |

Table 6.4 Read/Write Timing when Connecting to the SDRAM (MT48LC8M16A2P-75)

#### Notes:

- 1. Select '2' in the SDRAM mode setting.
- 2. Set a value for the ACTIVE-to-PRECHARGE command period to less than or equal to ACTIVE-to-READ or WRITE delay (SDTR.RCD[1:0] + DTR.CL[2:0]).



Figure 6.4 Read Timing when the SDRAMC with Setting in Table 6.4 is Used



Figure 6.5 Write Timing when the SDRAMC with Setting in Table 6.4 is Used

### 6.2 File Composition

Table 6.5 lists the Files Used in the Sample Code. Files generated by the integrated development environment are not included in this table.

Table 6.5 Files Used in the Sample Code

| File Name                  | Outline                                                       | Remarks |
|----------------------------|---------------------------------------------------------------|---------|
| main.c                     | Main processing                                               |         |
| r_init_stop_module.c       | Stop processing for active peripheral functions after a reset |         |
| r_init_stop_module.h       | Header file for r_init_stop_module.c                          |         |
| r_init_non_existent_port.c | Nonexistent port initialization                               |         |
| r_init_non_existent_port.h | Header file for r_init_non_existent_port.c                    |         |
| r_init_clock.c             | Clock initialization                                          |         |
| r_init_clock.h             | Header file for r_init_clock.c                                |         |
| r_cmt_wait.c               | Wait processing using the CMT                                 |         |
| r_cmt_wait.h               | Header file for r_cmt_wait.c                                  |         |

## 6.3 Option-Setting Memory

Table 6.6 lists the Option-Setting Memory Configured in the Sample Code. When necessary, set a value suited to the user system.

Table 6.6 Option-Setting Memory Configured in the Sample Code

| Symbol | Address                  | Setting Value | Contents                                    |
|--------|--------------------------|---------------|---------------------------------------------|
| OFS0   | FFFF FF8Fh to FFFF FF8Ch | FFFF FFFFh    | The IWDT is stopped after a reset.          |
| 01 00  |                          |               | The WDT is stopped after a reset.           |
|        |                          |               | The voltage monitor 0 reset is disabled     |
| OFS1   | FFFF FF8Bh to FFFF FF88h | FFFF FFFFh    | after a reset.                              |
|        |                          |               | HOCO oscillation is disabled after a reset. |
| MDES   | FFFF FF83h to FFFF FF80h | FFFF FFFFh    | Little endian                               |

### 6.4 Constants

Table 6.7 lists the Constants Used in the Sample Code.

Table 6.7 Constants Used in the Sample Code

| Constant Name   | Setting Value       | Contents                                    |
|-----------------|---------------------|---------------------------------------------|
| LED0_REG_PODR   | PORT0.PODR.BIT.B3   | LED0 output data store bit                  |
| LED0_REG_PDR    | PORT0.PDR.BIT.B3    | LED0 I/O select bit                         |
| LED0_REG_PMR    | PORT0.PMR.BIT.B3    | LED0 pin mode control bit                   |
| LED1_REG_PODR   | PORT1.PODR.BIT.B5   | LED1 output data store bit                  |
| LED1_REG_PDR    | PORT1.PDR.BIT.B5    | LED1 I/O select bit                         |
| LED1_REG_PMR    | PORT1.PMR.BIT.B5    | LED1 pin mode control bit                   |
| LED_ON          | 0                   | LED output data: Turned on                  |
| LED_OFF         | 1                   | LED output data: Turned off                 |
| SDRAM_TOP       | (void*)(0x08000000) | Start address of the SDRAM area             |
| SDRAM_END       | (void*)(0x09000000) | End address of the SDRAM area               |
| R_WT_CMT_CLOCK  | 4800000L            | CMT count source frequency (PCLK)           |
| R_WT_CMT_DIVIDE | 32L                 | Division ratio of the CMT count source      |
| R_WT_BASE_US    | 100000L             | Calculated value for the wait time for 1 µs |
| R_WT_BASE_MS    | 1000L               | Calculated value for the wait time for 1 ms |

### 6.5 Functions

Table 6.8 lists the Functions.

Table 6.8 Functions

| Function Name          | Outline                                                       |
|------------------------|---------------------------------------------------------------|
| main                   | Main processing                                               |
| port_init              | Port initialization                                           |
| R_INIT_StopModule      | Stop processing for active peripheral functions after a reset |
| R_INIT_NonExistentPort | Nonexistent port initialization                               |
| R_INIT_Clock           | Clock initialization                                          |
| R_INIT_CMT_Wait        | Timer initialization for wait time                            |
| R_CMT_Wait             | Wait processing using the CMT                                 |
| R_WAIT_US              | Wait processing using the CMT (unit: µs) (1)                  |
| R_WAIT_MS              | Wait processing using the CMT (unit: ms) (1)                  |
| peripheral_init        | Peripheral function initialization                            |
| sdram_verify_err       | SDRAM verification error processing                           |

Note:

1. This function is a function-like macro.

### 6.6 Function Specifications

The following tables list the sample code function specifications.

Outline Main processing

**Header** None

**Declaration** void main(void)

**Description**After initialization, initializes the SDRAM and performs read/write operation in the

Arguments None Return Value None

port\_init

main

Outline Port initialization

Header None

Declarationstatic void port\_init(void)DescriptionInitializes the ports.

Arguments None Return Value None

R INIT StopModule

Outline Stop processing for active peripheral functions after a reset

Header r\_init\_stop\_module.h

**Declaration** void R\_INIT\_StopModule(void)

**Description** Configures the setting to enter the module-stop state.

Arguments None Return Value None

**Remarks** Transition to the module-stop state is not performed in the sample code. Refer to the

RX63N Group, RX631 Group Initial Setting Rev. 1.10 application note for details on

this function.

R INIT NonExistentPort

Outline Nonexistent port initialization Header r\_init\_non\_existent\_port.h

**Declaration** void R\_INIT\_NonExistentPort(void)

**Description** Initializes port direction registers for ports that do not exist in products with less than

176 pins.

Arguments None Return Value None

**Remarks** The number of pins in the sample code is set for the 176-pin package

(PIN\_SIZE=176). After this function is called, when writing in byte units to the PDR registers or PODR registers which have nonexistent ports, set the corresponding bits for nonexistent ports as follows: set the I/O select bits in the PDR registers to 1 and

set the output data store bits in the PODR registers to 0.

Refer to the RX63N Group, RX631 Group Initial Setting Rev. 1.10 application note

for details on this function.

| R | IN | IT I | С | lo | ck |
|---|----|------|---|----|----|
|   |    | _    | _ | _  |    |

Outline Clock initialization
Header r\_init\_clock.h

Declarationvoid R\_INIT\_Clock(void)DescriptionInitializes the clock.

Arguments None Return Value None

**Remarks** The sample code selects processing which uses PLL as the system clock without

using the sub-clock.

Refer to the RX63N Group, RX631 Group Initial Setting Rev. 1.10 application note

for details on this function.

#### peripheral init

Outline Peripheral function initialization

**Header** None

Declarationstatic void peripheral\_init(void)DescriptionInitializes peripheral functions used.

Arguments None Return Value None

#### sdram\_verify\_err

Outline SDRAM verification error processing

**Header** None

**Declaration** static void sdram\_verify\_err(void)

**Description**When the SDRAM verification error occurs, turns on LED1 and executes loop

processing.

Arguments None Return Value None

#### R INIT CMT Wait

Outline Timer initialization for wait time

Header r\_cmt\_wait.h

**Declaration** void R\_INIT\_CMT\_Wait (void)

**Description** Initializes the timer (CMT0) for wait time.

Arguments None Return Value None

### R\_CMT\_Wait

Outline Wait processing using the CMT

**Header** r\_cmt\_wait.h

**Declaration** void R\_CMT\_Wait (uint16\_t cnt)

**Description** Waits for the time specified by the argument.

**Arguments** uint16\_t cnt: Wait time

Return Value None

**Remarks** This function is used in the R\_TWAIT\_US(t\_us) or R\_TWAIT\_MS(t\_ms) function.

| R_WAIT_US    |                                                              |
|--------------|--------------------------------------------------------------|
| Outline      | Wait processing using the CMT (unit: µs)                     |
| Header       | r_cmt_wait.h                                                 |
| Declaration  | R_WAIT_US(t_us)                                              |
| Description  | Waits for the time (µs) specified by the argument.           |
| Arguments    | u_int16 t_us: Wait time (μs)                                 |
| Return Value | None                                                         |
|              | This function is a function-like macro.                      |
| Remarks      | #define R_WAIT_US(t_us) R_ CMT_Wait(t_us * (R_WT_CMT_CLOCK / |
|              | R_WT_BASE_US) / R_WT_CMT_DIVIDE)                             |
|              |                                                              |
| R_WAIT_MS    |                                                              |
| Outline      | Wait processing using the CMT (unit: ms)                     |
| Header       | r cmt waith                                                  |

r\_cmt\_wait.h Header

R\_WAIT\_MS(t\_ms) Declaration

Waits for the time (ms) specified by the argument. Description

Arguments u\_int16 t\_ms: Wait time (ms) **Return Value** None

This function is a function-like macro.

#define R\_WAIT\_MS(t\_ms) R\_CMT\_Wait(t\_ms \* (R\_WT\_CMT\_CLOCK / Remarks

R\_WT\_BASE\_MS) / R\_WT\_CMT\_DIVIDE)

### 6.7 Flowcharts

### 6.7.1 Main Processing

Figure 6.6 shows the Main Processing.



Figure 6.6 Main Processing

### 6.7.2 Peripheral Function Initialization

Figure 6.7 and Figure 6.8 show the Peripheral Function Initialization.



Figure 6.7 Peripheral Function Initialization (1/2)



Figure 6.8 Peripheral Function Initialization (2/2)

#### 6.7.3 Port Initialization

Figure 6.9 shows the Port Initialization.



Figure 6.9 Port Initialization

#### 6.7.4 Timer Initialization for Wait Time

Figure 6.10 shows the Timer Initialization for Wait Time.



Figure 6.10 Timer Initialization for Wait Time

### 6.7.5 Wait Processing Using the CMT

Figure 6.11 shows the Wait Processing Using the CMT.



Figure 6.11 Wait Processing Using the CMT

### 6.7.6 SDRAM Verification Error Processing

Figure 6.12 shows the SDRAM Verification Error Processing.



Figure 6.12 SDRAM Verification Error Processing

### 7. Sample Code

Sample code can be downloaded from the Renesas Electronics website.

#### 8. Reference Documents

User's Manual: Hardware

RX63N Group, RX631 Group User's Manual: Hardware Rev.1.70 (R01UH0041EJ)

The latest version can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

User's Manual: Development Tools

RX Family C/C++ Compiler Package V.1.01 User's Manual Rev.1.00 (R20UT0570EJ)

The latest version can be downloaded from the Renesas Electronics website.

### **Website and Support**

Renesas Electronics website

http://www.renesas.com

Inquiries

http://www.renesas.com/contact/

| REVISION HISTORY | RX63N Group, RX631 Group Application Note              |
|------------------|--------------------------------------------------------|
|                  | Read/Write Operations in 16-Bit SDRAM Using the SDRAMC |

| Boy  | Data         | Description |                      |
|------|--------------|-------------|----------------------|
| Rev. | Rev. Date    | Page        | Summary              |
| 1.00 | Jan. 6, 2014 | _           | First edition issued |
|      |              |             |                      |

All trademarks and registered trademarks are the property of their respective owners.

### General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

— The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

The characteristics of an MPU or MCU in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious properly damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics

- You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### **SALES OFFICES**

### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-651-700, Fax: +44-1628-651-804

Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 LanGao Rd., Putuo District, Shanghai, China
Tei: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd.
13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2014 Renesas Electronics Corporation. All rights reserved.