

# **RX21A Group**

# **Initial Setting**

R01AN1486EJ0110 Rev. 1.10 July 1, 2014

#### **Abstract**

This document describes settings required after a reset such as clock settings or stop processing for active peripheral functions after a reset.

#### **Products**

- RX21A Group 100-pin package with a ROM size between 256 KB and 512 KB
- RX21A Group 80-pin package with a ROM size between 256 KB and 512 KB
- RX21A Group 64-pin package with a ROM size between 256 KB and 512 KB

# Using this application note with the other application note

Some RX200 Series application notes support only the RX210 Group and some support multiple groups. However the sample code accompanying these application notes which support multiple groups includes the start-up program for the product listed on the Operation Confirmation Conditions section in the application note. Therefore the sample code cannot operate on a product other than the product listed on the Operation Confirmation Conditions section as it is.

To use an RX200 Series application note which supports multiple groups with the RX21A Group, replace the start-up program accompanying the RX200 Series application note with the start-up program in this application note.

Refer to "5. Applying the RX200 Series Application Note to the RX21A Group." for details.

# **Contents**

| 1. | Specifications                                                      | 3  |
|----|---------------------------------------------------------------------|----|
|    | 1.1 Stopping Peripheral Functions Operating after a Reset           | 3  |
|    | 1.2 Configuring Nonexistent Ports                                   | 3  |
|    | 1.3 Setting Clocks                                                  | 4  |
|    | 1.3.1 Overview                                                      | 4  |
|    | 1.3.2 Clock Specifications Used in the Sample Code                  | 4  |
|    | 1.3.3 Selecting Clocks                                              | 5  |
| 2. | Operation Confirmation Conditions                                   | 6  |
| 3. | Software                                                            | 7  |
|    | 3.1 Stop Processing for Active Peripheral Functions after a Reset   |    |
|    | 3.2 Nonexistent Port Initialization                                 |    |
|    | 3.2.1 Overview                                                      |    |
|    | 3.2.2 Selecting the Number of Pins                                  |    |
|    | 3.3 Clock Settings                                                  |    |
|    | 3.3.1 Clock Setting Procedure                                       |    |
|    | 3.3.2 Oscillation Stabilization Wait Time for Each Clock            |    |
|    | 3.3.2.1 Main Clock Oscillation Stabilization Wait Time              |    |
|    | 3.3.2.2 PLL Clock Oscillation Stabilization Wait Time               |    |
|    | 3.3.2.3 Sub-Clock Oscillation Stabilization Wait Time               |    |
|    | 3.3.2.4 HOCO Clock Oscillation Stabilization Wait Time              |    |
|    | 3.4 File Composition                                                |    |
|    | 3.5 Option-Setting Memory                                           |    |
|    | 3.6 Constants                                                       |    |
|    | 3.7 Functions                                                       |    |
|    | 3.8 Function Specifications                                         |    |
|    | 3.9 Flowcharts                                                      |    |
|    | 3.9.1 Main Processing                                               |    |
|    | 3.9.2 Stop Processing for Active Peripheral Functions after a Reset |    |
|    | 3.9.3 Nonexistent Port Initialization                               |    |
|    | 3.9.4 Clock Initialization                                          |    |
|    | 3.9.5 Main Clock Oscillation Setting                                |    |
|    | 3.9.6 PLL Clock Oscillation Setting                                 |    |
|    | 3.9.7 HOCO Clock Oscillation Setting                                |    |
|    | 3.9.8 Sub-Clock Oscillation Setting                                 |    |
|    | 3.9.9 Sub-Clock Stop Setting                                        |    |
|    | 3.9.10 Wait Processing                                              |    |
|    |                                                                     |    |
| 4. | rr                                                                  |    |
|    | 4.1 Clock Oscillation Stabilization Wait Time                       |    |
|    | 4.1.1 When Operating PLL before Main Clock Oscillation Stabilizes   | 32 |
| 5. | Applying the RX200 Series Application Note to the RX21A Group       | 33 |
| 6. | Sample Code                                                         | 36 |
| 7  | Reference Documents                                                 | 36 |

# 1. Specifications

In the sample code, peripheral functions operating after a reset are stopped, and nonexistent port and clock settings are configured. The application note assumes processing at power-on (cold start).

# 1.1 Stopping Peripheral Functions Operating after a Reset

Some peripheral functions operate at power-on, and the module-stop function is disabled for some. These include the DMAC, DTC, and RAMO. Although the sample code includes processing for stopping these peripheral functions, it is not executed in the sample code. Change the oscillation parameters as required to execute processing.

# 1.2 Configuring Nonexistent Ports

Ports which are not connected to pins must be set as output for products with less than 100 pins. In the sample code, initial values are set for 100-pin products. Change the value according to the product used.

# 1.3 Setting Clocks

#### 1.3.1 Overview

The clock setting procedure is as follows:

- 1. Sub-clock setting
- 2. Main clock setting
- 3. PLL clock setting
- 4. HOCO clock setting
- 5. System clock switching

In this application note, the clock settings are switched by changing the constants defined in r init clock.h.

In the sample code, the PLL clock is used as the system clock without using the sub-clock. Change the constant to select the required clock setting.

# 1.3.2 Clock Specifications Used in the Sample Code

Table 1.1 lists the Clock Specifications Used in the Sample Code. Values such as the oscillation stabilization wait time are calculated using values listed in Table 1.1.

Table 1.2 lists the Peripheral Function and Its Application.

**Table 1.1 Clock Specifications Used in the Sample Code** 

| Clock                                        | Oscillation<br>Frequency                                     | Oscillation<br>Stabilization Time | Remarks             |
|----------------------------------------------|--------------------------------------------------------------|-----------------------------------|---------------------|
| Crystal/ceramic resonator for the main clock | 20 MHz                                                       | 4.2 ms <sup>(2)</sup>             | Crystal used        |
| Crystal for the sub-clock                    | 32.768 kHz <sup>(1)</sup>                                    | 1.3 sec. <sup>(2)</sup>           | For low clock loads |
| PLL clock                                    | 100 MHz<br>(main clock divided by<br>2 and multiplied by 10) | Maximum of 500 μs <sup>(3)</sup>  |                     |
| HOCO clock                                   | 50 MHz <sup>(1)</sup>                                        | Maximum of 175 µs (3)             |                     |

#### Notes:

- 1. Sub-clock oscillation is disabled in the sample code.
- 2. The oscillation stabilization time of a crystal/ceramic resonator differs depending on the wiring pattern, conditions of oscillation parameters, and other settings in the user system. Ask the crystal/ceramic resonator manufacturer to evaluate the user system and provide an appropriate oscillation stabilization time.
- 3. Refer to the Electrical Characteristics chapter in the User's Manual: Hardware.

**Table 1.2 Peripheral Function and Its Application** 

| Peripheral Function                   | Application                                                 |
|---------------------------------------|-------------------------------------------------------------|
| Compare match timer, channel 0 (CMT0) | Measuring the clock oscillation stabilization wait time (1) |

#### Note:

1. When using OS, select a channel for a timer that is not being used by OS.

### 1.3.3 Selecting Clocks

In the sample code, users can select the system clock source, whether clocks to be oscillating or stopped, and other settings by changing constants defined in r\_init\_clock.h. Refer to Table 3.10 and Table 3.11 for constants that can be changed.

Table 1.3 lists Examples of Clock Selections. In the sample code, processing No. 1, which uses the PLL clock as the system clock without using the sub-clock, is selected.

**Table 1.3 Examples of Clock Selections** 

| No.            |                | 1                         | 2                         | 3                         | 4                         | 5                              | 6                              |
|----------------|----------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------------------|--------------------------------|
| System clock   |                | PLL                       | PLL                       | HOCO                      | HOCO                      | Main clock                     | Main clock                     |
| PLL            | clock          | Oscillating               | Oscillating               | Stopped                   | Stopped                   | Stopped                        | Stopped                        |
| Mai            | n clock        | Oscillating               | Oscillating               | Stopped                   | Stopped                   | Oscillating                    | Oscillating                    |
| HOCO clock     |                | Stopped                   | Stopped                   | Oscillating<br>(50 MHz)   | Oscillating<br>(50 MHz)   | Stopped                        | Stopped                        |
| Sub-clock (2)  |                | Stopped                   | Oscillating (RTC used)    | Stopped                   | Oscillating (RTC used)    | Stopped                        | Oscillating (RTC used)         |
| Operating mode |                | High-speed operating mode | High-speed operating mode | High-speed operating mode | High-speed operating mode | Middle-speed operating mode 1A | Middle-speed operating mode 1A |
|                | SEL_SYS<br>CLK | CLK_PLL                   | CLK_PLL                   | CLK_HOCO                  | CLK_HOCO                  | CLK_MAIN                       | CLK_MAIN                       |
|                | SEL_PLL        | B_USE                     | B_USE                     | B_NOT_USE                 | B_NOT_USE                 | B_NOT_USE                      | B_NOT_USE                      |
| <i>"</i>       | SEL_MAIN       | B_USE                     | B_USE                     | B_NOT_USE                 | B_NOT_USE                 | B_USE                          | B_USE                          |
| ants           | SEL_HOCO       | B_NOT_USE                 | B_NOT_USE                 | B_USE                     | B_USE                     | B_NOT_USE                      | B_NOT_USE                      |
| Constants      | SEL_SUB        | B_NOT_USE                 | B_NOT_USE                 | B_NOT_USE                 | B_NOT_USE                 | B_NOT_USE                      | B_NOT_USE                      |
|                | SEL_RTC        | B_NOT_USE                 | B_USE                     | B_NOT_USE                 | B_USE                     | B_NOT_USE                      | B_USE                          |
|                | REG_OPC<br>CR  | OPCM_HIGH                 | OPCM_HIGH                 | OPCM_HIGH                 | OPCM_HIGH                 | OPCM_MID_1A                    | OPCM_MID_1A                    |

- When using the sub-clock as the system clock, set the value of the SEL\_SUB constant to B\_USE (sub-clock used). When using the sub-clock as the RTC count source, set the value of the SEL\_RTC constant to B\_USE. When either SEL\_SUB or SEL\_RTC, or both are set to B\_USE, the sub-clock operates.
- 2. The sub-clock oscillator is controlled by bits SOSCCR.SOSTP and RCR3.RTCEN. When the sub-clock is used as the system clock, it is controlled by the SOSCCR.SOSTP bit, and when the sub-clock is used as the RTC count source, it is controlled by the RCR3.RTCEN bit. Therefore the initial setting for the sub-clock differs depending on whether the sub-clock is used as the system clock or not. Also the sub-clock starts oscillating at power-on. Therefore processing to stop the sub-clock is performed even when the sub-clock is not used.

# 2. Operation Confirmation Conditions

The sample code accompanying this application note has been run and confirmed under the conditions below.

**Table 2.1 Operation Confirmation Conditions** 

|                        | Item                                                                            | Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MC                     | CU used                                                                         | R5F521A8BDFP (RX21A Group)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                        | When PLL is selected as the system clock (Nos. 1 and 2 in Table 1.3)            | <ul> <li>Main clock: 20 MHz</li> <li>Sub-clock: 32.768 kHz (stopped when the sub-clock is not used)</li> <li>PLL: 100 MHz (main clock divided by 2 and multiplied by 10)</li> <li>HOCO: Stopped</li> <li>System clock (ICLK): 50 MHz (PLL divided by 2)</li> <li>Peripheral module clock A (PCLKA): 50 MHz (PLL divided by 2)</li> <li>Peripheral module clock B (PCLKB): 25 MHz (PLL divided by 4)</li> <li>Peripheral module clock C (PCLKC): 25 MHz (PLL divided by 4)</li> <li>Peripheral module clock D (PCLKD): 25 MHz (PLL divided by 4)</li> <li>External bus clock (BCLK): 25 MHz (PLL divided by 4)</li> <li>FlashIF clock (FCLK): 25 MHz (PLL divided by 4)</li> </ul>                         |
| Operating frequencies  | When HOCO is selected as the system clock (Nos. 3 and 4 in Table 1.3)           | <ul> <li>- Main clock: Stopped</li> <li>- Sub-clock: 32.768 kHz (stopped when the sub-clock is not used)</li> <li>- PLL: Stopped</li> <li>- HOCO: 50 MHz</li> <li>- System clock (ICLK): 50 MHz (HOCO divided by 1)</li> <li>- Peripheral module clock A (PCLKA): 50 MHz (HOCO divided by 1)</li> <li>- Peripheral module clock B (PCLKB): 25 MHz (HOCO divided by 2)</li> <li>- Peripheral module clock C (PCLKC): 25 MHz (HOCO divided by 2)</li> <li>- Peripheral module clock D (PCLKD): 25 MHz (HOCO divided by 2)</li> <li>- External bus clock (BCLK): 25 MHz (HOCO divided by 2)</li> <li>- FlashIF clock (FCLK): 25 MHz (HOCO divided by 2)</li> </ul>                                           |
|                        | When the main clock is selected as the system clock (Nos. 5 and 6 in Table 1.3) | <ul> <li>- Main clock: 20 MHz</li> <li>- Sub-clock: 32.768 kHz (stopped when the sub-clock is not used)</li> <li>- PLL: Stopped</li> <li>- HOCO: Stopped</li> <li>- System clock (ICLK): 20 MHz (main clock divided by 1)</li> <li>- Peripheral module clock A (PCLKA): 20 MHz (main clock divided by 1)</li> <li>- Peripheral module clock B (PCLKB): 20 MHz (main clock divided by 1)</li> <li>- Peripheral module clock C (PCLKC): 20 MHz (main clock divided by 1)</li> <li>- Peripheral module clock D (PCLKD): 20 MHz (main clock divided by 1)</li> <li>- External bus clock (BCLK): 20 MHz (main clock divided by 1)</li> <li>- FlashIF clock (FCLK): 20 MHz (main clock divided by 1)</li> </ul> |
| Ор                     | erating voltage                                                                 | 3.3 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                        | egrated development                                                             | Renesas Electronics Corporation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| environment C compiler |                                                                                 | High-performance Embedded Workshop Version 4.09.01  Renesas Electronics Corporation C/C++ Compiler Package for RX Family V.1.02 Release 01  Compile options -cpu=rx200 -output=obj="\$(CONFIGDIR)\\$(FILELEAF).obj" -debug -nologo (The default setting is used in the integrated development environment.)                                                                                                                                                                                                                                                                                                                                                                                               |
| iod                    | efine.h version                                                                 | Version 1.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                        | dian                                                                            | Little endian                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                        | erating mode                                                                    | Single-chip mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                        | ocessor mode                                                                    | Supervisor mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Sa                     | mple code version                                                               | Version 1.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Воа                    | ard used                                                                        | Hokuto Electronic Co., Ltd.  HSB Series MCU board (product part no.: HSBRX21AP-B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

**Initial Setting RX21A Group** 

#### **Software** 3.

In the sample code, peripheral functions operating after a reset are stopped, nonexistent ports are configured, and then clock settings are configured.

#### 3.1 Stop Processing for Active Peripheral Functions after a Reset

Peripheral functions that are operating after a reset are stopped in this processing.

The module-stop state is canceled after a reset only for modules listed in Table 3.1. To enter the module-stop state, set the module stop bit to 1 (transition to the module-stop state is made). Power consumption can be reduced by entering the module-stop state.

In the sample code, set the MSTP\_STATE\_"target module" constant to 0 (MODULE\_STOP\_DISABLE), so the target module does not enter the module-stop state. When the system requires a module to enter the module-stop state, set the constant in r init stop module.h to 1 (MODULE STOP ENABLE).

Table 3.1 lists the Peripheral Modules whose Module-Stop States are Canceled after a Reset.

Table 3.1 Peripheral Modules whose Module-Stop States are Canceled after a Reset

| Peripheral Module | Module Stop Bit     | Value after a Reset             | Value when not Using the Module                   |
|-------------------|---------------------|---------------------------------|---------------------------------------------------|
| DMAC/DTC          | MSTPCRA.MSTPA28 bit | 0<br>(modulo etap etato io      | 1                                                 |
| RAM0              | MSTPCRC.MSTPC0 bit  | (module-stop state is canceled) | (transition to the module-<br>stop state is made) |

# 3.2 Nonexistent Port Initialization

#### 3.2.1 Overview

When using a product with less than 100 pins, set the corresponding bits of nonexistent ports in the PDR register to 1 (output). After the nonexistent port initialization function is called, when writing in byte units to the PDR registers or PODR registers which have nonexistent ports, set the corresponding bits for nonexistent ports as follows: set the I/O select bits in the PDR registers to 1 and set the output data store bits in the PODR registers to 0.

Table 3.2 lists Nonexistent Ports.

**Table 3.2 Nonexistent Ports** 

| Port<br>Symbol | 80-Pin Package | Number of<br>Pins | 64-Pin Package | Number of Pins |
|----------------|----------------|-------------------|----------------|----------------|
| PORT0          | _              | _                 | P07            | 1              |
| PORT1          | _              | _                 | P12, P13       | 2              |
| PORT2          | P22 to P25     | 4                 | P20 to P25     | 6              |
| PORT3          | P33            | 1                 | P33, P34       | 2              |
| PORT4          | <del></del>    | _                 | P42, P43       | 2              |
| PORT5          | P50 to P53     | 4                 | P50 to P53     | 4              |
| PORTA          | PA7            | 1                 | PA2, PA5, PA7  | 3              |
| PORTB          | <del></del>    | _                 | PB2, PB4       | 2              |
| PORTC          | PC0, PC1       | 2                 | PC0, PC1       | 2              |
| PORTE          | PE6, PE7       | 2                 | PE6, PE7       | 2              |
| PORTH          | <del></del>    | _                 | <del></del>    | _              |
| PORTJ          | PJ3            | 1                 | PJ1, PJ3       | 2              |

# 3.2.2 Selecting the Number of Pins

The number of pins in the sample code is set for the 100-pin package (PIN\_SIZE=100). This application note covers 100-pin, 80-pin, and 64-pin packages. When using products with less than 100 pins, change PIN\_SIZE in r\_init\_non\_existent\_port.h to the number of pins on the package.

#### 3.3 **Clock Settings**

#### 3.3.1 **Clock Setting Procedure**

Table 3.3 lists the Clock Setting with each processing and setting in the sample code. In the sample code, the main clock and PLL are operated, and HOCO and the sub-clock are stopped.

**Table 3.3 Clock Setting Procedure** 

| Step | Processing                           |                                                               | Details                                                                                                                                                                                                                                                                                                                                       | Setting in the Sample Code                                                        |
|------|--------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| 1    | Sub-clock setting                    | Not used Used                                                 | Initialize the sub-clock control circuit.  Initialize the sub-clock control circuit, set the driving ability, and set the SOSCWTCR register with a wait time until the sub-clock output is provided to the internal clock, and then enable the sub-clock oscillation.  Then wait for the oscillation stabilization wait time (1) by software. | Sub-clock is not used.                                                            |
| 2    | Main clock setting                   | Used                                                          | No setting is required.  Set the main clock driving ability, set the MOSCWTCR register with a wait time until the main clock output is provided to the internal clock, and then enable the main clock oscillation.  Then wait for the oscillation stabilization wait time (1) by software.                                                    | Main clock is used.                                                               |
| 3    | PLL clock setting                    | Not used Used                                                 | Turn off the PLL power supply. (3)  Set the PLL input frequency division ratio and frequency multiplication factor, set the PLLWTCR register with a wait time until the PLL clock output is provided to the internal clock, and enable PLL clock oscillation. Then wait for the oscillation stabilization wait time (1) by software.          | PLL clock is used.                                                                |
| 4    | HOCO clock<br>setting <sup>(2)</sup> | Not used Used                                                 | Turn off the HOCO power supply.  Set the HOCO frequency, set the HOCOWTCR2 register with a wait time until the HOCO clock output is provided to the internal clock, and then enable the HOCO clock oscillation.  Then wait for the oscillation stabilization wait time (1) by software.                                                       | HOCO clock is not used.                                                           |
| 5    | Operating power control mode setting | operating frequency and operating voltage in the user system. |                                                                                                                                                                                                                                                                                                                                               | High-speed operating mode is set.                                                 |
| 6    | Clock division ratio setting         |                                                               |                                                                                                                                                                                                                                                                                                                                               | - ICLK, PCLKA: Divided by 2<br>- PCLKB, PCLKC, PCLKD,<br>BCLK, FCLK: Divided by 4 |
| 7    | System clock switching               | Switch the                                                    | e system clock according to the user system.                                                                                                                                                                                                                                                                                                  | Switched to the PLL clock.                                                        |

- 1. Refer to 3.3.2 Oscillation Stabilization Wait Time for Each Clock for details on the oscillation stabilization wait time.
- 2. When selecting each clock usage, change the appropriate constant in r\_init\_clock.h as required.

#### 3.3.2 **Oscillation Stabilization Wait Time for Each Clock**

This section describes the wait control registers and oscillation stabilization wait times for the main clock, PLL clock, sub-clock, and HOCO clock.

#### 3.3.2.1 **Main Clock Oscillation Stabilization Wait Time**

Figure 3.1 shows the Main Clock Oscillation Stabilization Wait Time and Table 3.4 lists the Setting Value for the MOSCWTCR Register and Oscillation Stabilization Wait Time.

Set the main clock oscillator wait control register (MOSCWTCR) to a value greater than or equal to the main clock oscillation stabilization time (tMAINOSC) recommended by the crystal/ceramic resonator manufacturer. Set the main clock oscillation stabilization wait time (tMAINOSCWT) to a value greater than two times the number of cycles set in the MOSCWTCR register.

tMAINOSC used in the sample code is 4.2 ms, thus the setting value in the MOSCWTCR register is 0Dh (approximately 6.55 ms), and the setting value for tMAINOSCWT is approximately 13.1 ms.



Figure 3.1 Main Clock Oscillation Stabilization Wait Time

Table 3.4 Setting Value for the MOSCWTCR Register and Oscillation Stabilization Wait Time

| Setting Item                                     | Setting Item Condition of Setting Value                                                           |                            |
|--------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------|
| MOSCWTCR.MSTS[4:0] bits                          | Value greater than or equal to tMAINOSC recommended by the crystal/ceramic resonator manufacturer | 0Dh<br>(approx. 6.5536 ms) |
| Oscillation stabilization wait time (tMAINOSCWT) | Value greater than or equal to two times the number of cycles set in the MOSCWTCR register.       | Approx. 13.1072 ms         |

# 3.3.2.2 PLL Clock Oscillation Stabilization Wait Time (When enabling PLL oscillation after the main clock oscillation stabilization wait time elapses)

Figure 3.2 shows the PLL Clock Oscillation Stabilization Wait Time and Table 3.5 lists the Setting Value of the PLLWTCR Register and Oscillation Stabilization Wait Time.

Set the PLL wait control register (PLLWTCR) to a value greater than or equal to the PLL clock oscillation stabilization time (tPLL1 (max.  $500 \mu s$ )). Set the PLL clock oscillation stabilization wait time (tPLLWT1) to a value greater than or equal to 1.5 m s.

tPLL1 is a maximum of 500  $\mu$ s, thus the setting value in the PLLWTCR register is 09h (approximately 655.36  $\mu$ s), and the setting value for tPLLWT1 is approximately 1.50 ms.



Figure 3.2 PLL Clock Oscillation Stabilization Wait Time

Table 3.5 Setting Value of the PLLWTCR Register and Oscillation Stabilization Wait Time

| Setting Item                                  | Condition of Setting Value                         | Setting Value in the<br>Sample Code |
|-----------------------------------------------|----------------------------------------------------|-------------------------------------|
| PLLWTCR.PSTS[4:0] bits                        | Value greater than or equal to tPLL1 (max. 500 μs) | 09h<br>(approx. 655.36 μs)          |
| Oscillation stabilization wait time (tPLLWT1) | Value greater than or equal to 1.5 ms              | Approx. 1.50 ms                     |

#### 3.3.2.3 Sub-Clock Oscillation Stabilization Wait Time

Figure 3.3 shows the Sub-Clock Oscillation Stabilization Wait Time and Table 3.6 lists the Setting Value of the SOSCWTCR Register and Oscillation Stabilization Wait Time.

Set the sub-clock oscillator wait control register (SOSCWTCR) to a value greater than or equal to the sub-clock oscillation stabilization time (tSUBOSC) recommended by the crystal/ceramic resonator manufacturer. Set the sub-clock oscillation stabilization wait time (tSUBOSCWT) to a value greater than or equal to two times the value set in the SOSCWTCR register.

tSUBOSC used in the sample code is 1.3 seconds, thus the setting value in the SOSCWTCR register is 00h (2 sec. + approx. 61  $\mu$ s), and the setting value for tSUBOSCWT is approximately 4 seconds.



Figure 3.3 Sub-Clock Oscillation Stabilization Wait Time

Table 3.6 Setting Value of the SOSCWTCR Register and Oscillation Stabilization Wait Time

| Setting Item                                    | Condition of Setting Value                                                                                            | Setting Value in the Sample Code |
|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------|
| SOSCWTCR.SSTS[4:0] bits                         | Value greater than or equal to tSUBOSC recommended by the crystal/ceramic resonator manufacturer.                     | 00h (2 sec. +<br>approx. 61 μs)  |
| Oscillation stabilization wait time (tSUBOSCWT) | Value greater than or equal to two times the set value (2 sec. + specified number of cycles) in the SOSCWTCR register | Approx. 4 sec.                   |

#### 3.3.2.4 HOCO Clock Oscillation Stabilization Wait Time

Figure 3.4 shows the HOCO Clock Oscillation Stabilization Wait Time and Table 3.7 lists the Setting Value of the HOCOWTCR2 Register and Oscillation Stabilization Wait Time.

Set 02h (7168 cycles) to the HOCO wait control register (HOCOWTCR2) when the HOCO clock oscillation frequency (fHOCO) is other than 50 MHz (32/36.864/40 MHz), and 03h (9216 cycles) when fHOCO is 50 MHz. Set the HOCO clock oscillation stabilization wait time (tHOCOWT) to a value greater than or equal to 350  $\mu$ s.

fHOCO used in the sample code is 50 MHz, thus the setting value in the HOCOWTCR2 register is 03h (approximately  $184.32 \mu s$ ), and the setting value for tHOCOWT is approximately  $350 \mu s$ .



Figure 3.4 HOCO Clock Oscillation Stabilization Wait Time

Table 3.7 Setting Value of the HOCOWTCR2 Register and Oscillation Stabilization Wait Time

| Setting Item                                  | Condition of Setting Value                                                                     | Setting Value in the<br>Sample Code |
|-----------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------|
| HOCOWTCR2.<br>HSTS2[3:0] bits                 | - When fHOCO is other than 50 MHz: 02h (7168 cycles) - When fHOCO is 50 MHz: 03h (9216 cycles) | 03h<br>(approx. 184.32 μs)          |
| Oscillation stabilization wait time (tHOCOWT) | Value greater than or equal to 350 μs                                                          | Approx. 350 μs                      |

# 3.4 File Composition

Table 3.8 lists the Files Used in the Sample Code. Files generated by the integrated development environment are not included in this table.

Table 3.8 Files Used in the Sample Code

| File Name                  | Outline                                                       | Remarks |
|----------------------------|---------------------------------------------------------------|---------|
| main.c                     | Main processing                                               |         |
| r_init_stop_module.c       | Stop processing for active peripheral functions after a reset |         |
| r_init_stop_module.h       | Header file for r_init_stop_module.c                          |         |
| r_init_non_existent_port.c | Nonexistent port initialization                               |         |
| r_init_non_existent_port.h | Header file for r_init_non_existent_port.c                    |         |
| r_init_clock.c             | Clock initialization                                          |         |
| r_init_clock.h             | Header file for r_init_clock.c                                |         |

# 3.5 Option-Setting Memory

Table 3.9 lists the Option-Setting Memory Configured in the Sample Code. When necessary, set a value suited to the user system.

Table 3.9 Option-Setting Memory Configured in the Sample Code

| Symbol | Address                  | Setting Value | Contents                                                                                           |
|--------|--------------------------|---------------|----------------------------------------------------------------------------------------------------|
| OFS0   | FFFF FF8Fh to FFFF FF8Ch | FFFF FFFFh    | The IWDT is stopped after a reset. The WDT is stopped after a reset.                               |
| OFS1   | FFFF FF8Bh to FFFF FF88h | FFFF FFFFh    | The voltage monitor 0 reset is disabled after a reset. HOCO oscillation is disabled after a reset. |
| MDES   | FFFF FF83h to FFFF FF80h | FFFF FFFFh    | Little endian                                                                                      |

# 3.6 Constants

Table 3.10 and Table 3.11 list the constants used in the sample code, which can be changed by users. Table 3.12 lists the constants used in the sample code, which cannot be changed by users. Table 3.13 lists the Constants when a 100-Pin Package is Used (PIN\_SIZE=100), Table 3.14 lists the Constants when a 80-Pin Package is Used (PIN\_SIZE=80), and Table 3.15 lists the Constants when a 64-Pin Package is Used (PIN\_SIZE=64).

Table 3.10 Constants Used in the Sample Code (1/2) (Users can change the constants listed in this table.)

| Constant Name                          | Setting Value   | Contents                                                                                                              |
|----------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------|
|                                        |                 | Selection of the main clock operation:                                                                                |
| SEL_MAIN <sup>(1)</sup>                | B_USE           | - B_USE: Used (main clock oscillating)                                                                                |
|                                        |                 | - B_NOT_USE: Not used (main clock stopped)                                                                            |
| MAIN_CLOCK_Hz (1)                      | 20,000,000 L    | Oscillation frequency of a crystal/ceramic resonator for the main clock (Hz)                                          |
| REG_MOFCR (1)                          | 30h             | Setting for the driving ability of the main clock oscillator (set value in the MOFCR register)                        |
| REG_MOSCWTCR (1)                       | 0Dh             | Set value in the main clock wait control register                                                                     |
| WAIT_TIME_FOR_MAIN_<br>OSCILLATION (1) | 13,107,200 L    | Main clock oscillation stabilization wait time (ns)                                                                   |
| SEL_SUB (1, 2)                         | B_NOT_USE       | Selection of the sub-clock usage for the system clock: - B_USE: Used - B_NOT_USE: Not used                            |
| SEL_RTC (1, 2)                         | B_NOT_USE       | Selection of the sub-clock usage for the RTC count source: - B_USE: Used - B_NOT_USE: Not used                        |
| SUB_CLOCK_Hz (1)                       | 32,768 L        | Oscillation frequency of a crystal for the sub-clock (Hz)                                                             |
| REG_SOSCWTCR (1)                       | 00h             | Set value in the sub-clock wait control register                                                                      |
| WAIT_TIME_FOR_SUB_<br>OSCILLATION (1)  | 4,000,000,000 L | Sub-clock oscillation stabilization wait time (ns)                                                                    |
| REG_RCR3 (1)                           | CL_LOW          | Selection of the sub-clock oscillator driving ability: - CL_STD: Standard clock loads - CL_LOW: Low clock loads       |
| SEL_CNTMD (1)                          | CNTMD_CAL       | Selection of the real-time clock count mode - CNTMD_CAL: Calendar count mode - CNTMD_BIN: Binary count mode           |
| SEL_PLL (1)                            | B_USE           | Selection of the PLL clock operation: - B_USE: Used (PLL clock oscillating) - B_NOT_USE: Not used (PLL clock stopped) |
| REG_PLLCR (1)                          | 0901h           | PLL input division ratio and frequency multiplication factor setting (set value in the PLLCR register)                |
| REG_PLLWTCR (1)                        | 09h             | Set value in the PLL wait control register                                                                            |
| WAIT_TIME_FOR_PLL_<br>OSCILLATION (1)  | 1,500,000 L     | PLL clock oscillation stabilization wait time (ns)                                                                    |

- 1. Change the setting value in r\_init\_clock.h according to the user system.
- 2. The sub-clock operation is set to be oscillating by setting B\_USE (sub-clock used) to either of the SEL\_SUB constant or SEL\_RTC constant, or both.

Table 3.11 Constants Used in the Sample Code (2/2) (Users can change the constants listed in this table.)

| Constant Name                          | Setting Value           | Contents                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SEL_HOCO (1)                           | B_NOT_USE               | Selection of the HOCO clock operation: - B_USE: Used (HOCO clock oscillating) - B_NOT_USE: Not used (HOCO clock stopped)                                                                                                                                                                                                                                                                                    |
| REG_HOCOCR2 (1)                        | FREQ_50MHz              | Selection of the HOCO clock frequency - FREQ_32MHz: 32 MHz - FREQ_36MHz: 36.864 MHz - FREQ_40MHz: 40 MHz - FREQ_50MHz: 50 MHz                                                                                                                                                                                                                                                                               |
| WAIT_TIME_FOR_HOCO_<br>OSCILLATION (1) | 350,000 L               | HOCO clock oscillation stabilization wait time (ns)                                                                                                                                                                                                                                                                                                                                                         |
| SEL_SYSCLK (1)                         | CLK_PLL                 | Clock source selection for the system clock - CLK_PLL: PLL - CLK_HOCO: HOCO - CLK_MAIN: Main clock - CLK_SUB: Sub-clock                                                                                                                                                                                                                                                                                     |
| REG_OPCCR (1)                          | OPCM_HIGH               | Selection of the operating power control mode <sup>(6)</sup> - OPCM_HIGH: High-speed operating mode - OPCM_MID_1A: Middle-speed operating mode 1A - OPCM_MID_1B: Middle-speed operating mode 1B - OPCM_MID_2A: Middle-speed operating mode 2A - OPCM_MID_2B: Middle-speed operating mode 2B - OPCM_LOW_1: Low-speed operating mode 1 <sup>(4)</sup> - OPCM_LOW_2: Low-speed operating mode 2 <sup>(5)</sup> |
| MSTP_STATE_DMACDTC                     | MODULE_STOP_<br>DISABLE | Selection of the module-stop state for DMAC and DTC - MODULE_STOP_DISABLE: Module-stop state canceled - MODULE_STOP_ENABLE: Entering the module-stop state                                                                                                                                                                                                                                                  |
| MSTP_STATE_RAM0 (2)                    | MODULE_STOP_<br>DISABLE | Selection of the module-stop state for RAM0 - MODULE_STOP_DISABLE: Operating - MODULE_STOP_ENABLE: Stopped                                                                                                                                                                                                                                                                                                  |
| PIN_SIZE (3)                           | 100                     | Number of pins on the product used                                                                                                                                                                                                                                                                                                                                                                          |

- 1. Change the setting value in r\_init\_clock.h according to the user system.
- 2. Change the setting value in r init stop module.h according to the user system.
- 3. Change the setting value in r\_init\_non\_existent\_port.h according to the user system.
- 4. When PLL is set to be oscillating, low-speed operating mode 1 is not available.
- 5. When PLL or HOCO is set to be oscillating, low-speed operating mode 2 is not available.
- 6. The ranges of the operating frequency and operating voltage differ depending on operating modes. Refer to the User's Manual: Hardware for details.

Table 3.12 Constants Used in the Sample Code (Users cannot change the constants listed in this table.)

| Constant Name       | Setting Value                                                                                            | Contents                                                                                                                                                             |
|---------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B_NOT_USE           | 0                                                                                                        | Not used                                                                                                                                                             |
| B_USE               | 1                                                                                                        | Used                                                                                                                                                                 |
| CL_LOW              | 02h                                                                                                      | Sub-clock: Drive ability for low clock loads                                                                                                                         |
| CL_STD              | 0Ch                                                                                                      | Sub-clock: Drive ability for standard clock loads                                                                                                                    |
| CNTMD_CAL           | 0                                                                                                        | RTC: Calendar count mode                                                                                                                                             |
| CNTMD_BIN           | 1                                                                                                        | RTC: Binary count mode                                                                                                                                               |
| FREQ_32MHz          | 00h                                                                                                      | HOCO frequency: 32 MHz                                                                                                                                               |
| FREQ_36MHz          | 01h                                                                                                      | HOCO frequency: 36.684 MHz                                                                                                                                           |
| FREQ_40MHz          | 02h                                                                                                      | HOCO frequency: 40 MHz                                                                                                                                               |
| FREQ_50MHz          | 03h                                                                                                      | HOCO frequency: 50 MHz                                                                                                                                               |
| CLK_PLL             | 0400h                                                                                                    | Clock source: PLL                                                                                                                                                    |
| CLK_HOCO            | 0100h                                                                                                    | Clock source: HOCO                                                                                                                                                   |
| CLK_SUB             | 0300h                                                                                                    | Clock source: Sub-clock                                                                                                                                              |
| CLK_MAIN            | 0200h                                                                                                    | Clock source: Main clock                                                                                                                                             |
| REG_HOCOWTCR2 (1)   | <ul><li>- 03h (when 50 MHz is selected)</li><li>- 02h (when other than 50 MHz is selected)</li></ul>     | Set value in the HOCO wait control register                                                                                                                          |
| REG_SCKCR (2)       | - 2102 1222h (when PLL is selected) - 1001 0111h (when HOCO is selected) - 0000 0000h (other than above) | Setting for the internal clock division ratio (set value in the SCKCR register)                                                                                      |
| OPCM_HIGH           | 00h                                                                                                      | High-speed operating mode                                                                                                                                            |
| OPCM_MID_1A         | 02h                                                                                                      | Middle-speed operating mode 1A                                                                                                                                       |
| OPCM_MID_1B         | 03h                                                                                                      | Middle-speed operating mode 1B                                                                                                                                       |
| OPCM_MID_2A         | 04h                                                                                                      | Middle-speed operating mode 2A                                                                                                                                       |
| OPCM_MID_2B         | 05h                                                                                                      | Middle-speed operating mode 2B                                                                                                                                       |
| OPCM_LOW_1          | 06h                                                                                                      | Low-speed operating mode 1                                                                                                                                           |
| OPCM_LOW_2          | 07h                                                                                                      | Low-speed operating mode 2                                                                                                                                           |
| MAIN_CLOCK_CYCLE    | (1,000,000,000L /<br>MAIN_CLOCK_Hz)                                                                      | Main clock cycles (ns)                                                                                                                                               |
| SUB_CLOCK_CYCLE     | (1,000,000,000L /<br>SUB_CLOCK_Hz)                                                                       | Sub-clock cycles (ns)                                                                                                                                                |
| FOR_CMT0_TIME       | 232727                                                                                                   | Count cycles (ns) for the CMT0 timer to wait for the oscillation stabilization wait time: (1/LOCO) × 32, where LOCO = 137.5 kHz (max.), and 32 = PCLKB divided by 32 |
| MODULE_STOP_ENABLE  | 1                                                                                                        | Transition to the module stop-state is made                                                                                                                          |
| MODULE_STOP_DISABLE | 0                                                                                                        | Module stop-state is canceled                                                                                                                                        |

- 1. The setting value varies depending on the HOCO frequency selected.
- 2. The setting value varies depending on the clock source of the system clock selected.

Table 3.13 Constants when a 100-Pin Package is Used (PIN\_SIZE=100)

| Constant Name | Setting Value | Contents                                         |
|---------------|---------------|--------------------------------------------------|
| DEF_P0PDR     | 0x00          | Setting value for the port P0 direction register |
| DEF_P1PDR     | 0x00          | Setting value for the port P1 direction register |
| DEF_P2PDR     | 0x00          | Setting value for the port P2 direction register |
| DEF_P3PDR     | 0x00          | Setting value for the port P3 direction register |
| DEF_P4PDR     | 0x00          | Setting value for the port P4 direction register |
| DEF_P5PDR     | 0x00          | Setting value for the port P5 direction register |
| DEF_PAPDR     | 0x00          | Setting value for the port PA direction register |
| DEF_PBPDR     | 0x00          | Setting value for the port PB direction register |
| DEF_PCPDR     | 0x00          | Setting value for the port PC direction register |
| DEF_PEPDR     | 0x00          | Setting value for the port PE direction register |
| DEF_PHPDR     | 0x00          | Setting value for the port PH direction register |
| DEF_PJPDR     | 0x00          | Setting value for the port PJ direction register |

Table 3.14 Constants when a 80-Pin Package is Used (PIN\_SIZE=80)

| Constant Name | Setting Value | Contents                                         |
|---------------|---------------|--------------------------------------------------|
| DEF_P0PDR     | 0x00          | Setting value for the port P0 direction register |
| DEF_P1PDR     | 0x00          | Setting value for the port P1 direction register |
| DEF_P2PDR     | 0x3C          | Setting value for the port P2 direction register |
| DEF_P3PDR     | 0x08          | Setting value for the port P3 direction register |
| DEF_P4PDR     | 0x00          | Setting value for the port P4 direction register |
| DEF_P5PDR     | 0x0F          | Setting value for the port P5 direction register |
| DEF_PAPDR     | 0x80          | Setting value for the port PA direction register |
| DEF_PBPDR     | 0x00          | Setting value for the port PB direction register |
| DEF_PCPDR     | 0x03          | Setting value for the port PC direction register |
| DEF_PEPDR     | 0xC0          | Setting value for the port PE direction register |
| DEF_PHPDR     | 0x00          | Setting value for the port PH direction register |
| DEF_PJPDR     | 0x08          | Setting value for the port PJ direction register |

Table 3.15 Constants when a 64-Pin Package is Used (PIN\_SIZE=64)

| Constant Name | Setting Value | Contents                                         |
|---------------|---------------|--------------------------------------------------|
| DEF_P0PDR     | 0x80          | Setting value for the port P0 direction register |
| DEF_P1PDR     | 0x0C          | Setting value for the port P1 direction register |
| DEF_P2PDR     | 0x3F          | Setting value for the port P2 direction register |
| DEF_P3PDR     | 0x18          | Setting value for the port P3 direction register |
| DEF_P4PDR     | 0x0C          | Setting value for the port P4 direction register |
| DEF_P5PDR     | 0x0F          | Setting value for the port P5 direction register |
| DEF_PAPDR     | 0xA4          | Setting value for the port PA direction register |
| DEF_PBPDR     | 0x14          | Setting value for the port PB direction register |
| DEF_PCPDR     | 0x03          | Setting value for the port PC direction register |
| DEF_PEPDR     | 0xC0          | Setting value for the port PE direction register |
| DEF_PHPDR     | 0x00          | Setting value for the port PH direction register |
| DEF_PJPDR     | 0x0A          | Setting value for the port PJ direction register |

# 3.7 Functions

Table 3.16 lists the Functions Used in the Sample Code.

Table 3.16 Functions Used in the Sample Code

| Function Name           | Outline                                                       |
|-------------------------|---------------------------------------------------------------|
| main                    | Main processing                                               |
| R_INIT_StopModule       | Stop processing for active peripheral functions after a reset |
| R_INIT_NonExistentPort  | Nonexistent port initialization                               |
| R_INIT_Clock            | Clock initialization                                          |
| CGC_oscillation_main    | Main clock oscillation setting                                |
| CGC_oscillation_PLL     | PLL clock oscillation setting                                 |
| CGC_oscillation_HOCO    | HOCO clock oscillation setting                                |
| CGC_oscillation_sub     | Sub-clock oscillation setting                                 |
| CGC_disable_subclk      | Sub-clock stop setting                                        |
| oscillation_subclk      | Enabling sub-clock oscillation                                |
| no_use_subclk_as_sysclk | Processing when the sub-clock is not used as the system clock |
| resetting_wtcr_subclk   | Resetting the sub-clock wait control register                 |
| enable_RTC              | Initialization when using the RTC                             |
| cmt0_wait               | Wait processing                                               |

# 3.8 Function Specifications

The following tables list the sample code function specifications.

main

Outline Main processing

Header None

**Declaration** void main(void)

Description Call the following functions: Stop processing for active peripheral functions after a

reset, nonexistent port initialization, and clock initialization.

Arguments None Return Value None

R\_INIT\_StopModule

Outline Stop processing for active peripheral functions after a reset

**Header** r\_init\_stop\_module.h

**Declaration** void R\_INIT\_StopModule(void)

**Description** Configure the setting to enter the module-stop state.

Arguments None Return Value None

**Remarks** Transition to the module-stop state is not performed in the sample code.

R INIT NonExistentPort

Outline Nonexistent port initialization
Header r\_init\_non\_existent\_port.h

**Declaration** void R\_INIT\_NonExistentPort(void)

**Description**Initialize port direction registers for ports that do not exist in products with less than

100 pins.

Arguments None Return Value None

**Remarks** The number of pins in the sample code is set for the 100-pin package

(PIN\_SIZE=100). After this function is called, when writing in byte units to the PDR registers or PODR registers which have nonexistent ports, set the corresponding bits for nonexistent ports as follows: set the I/O select bits in the PDR registers to 1 and

set the output data store bits in the PODR registers to 0.

R\_INIT\_Clock

Outline Clock initialization Header r\_init\_clock.h

**Declaration** void R\_INIT\_Clock(void) **Description** Initialize the clock.

Arguments None Return Value None

**Remarks** The sample code selects processing which uses PLL as the system clock without

using the sub-clock.

CGC\_oscillation\_main

**Outline** Main clock oscillation setting

Header r\_init\_clock.h

void CGC oscillation main(void) **Declaration** 

Set the main clock driving ability, set the MOSCWTCR register, and enable main

**Description** clock oscillation. Then wait for the main clock oscillation stabilization wait time by

software.

**Arguments** None **Return Value** None

CGC\_oscillation PLL

**Outline** PLL clock oscillation setting

Header r init clock.h

**Declaration** void CGC\_oscillation\_PLL(void)

Set the PLL input frequency division ratio and frequency multiplication factor, set the

**Description** PLLWTCR register, and enable PLL clock oscillation. Then wait for the PLL clock

oscillation stabilization wait time by software.

**Arguments** None **Return Value** None

CGC oscillation HOCO

**Outline** HOCO clock oscillation setting

Header r init clock.h

**Declaration** void CGC\_oscillation\_HOCO(void)

Set the HOCO frequency, set the HOCOWTCR2 register, and enable HOCO

oscillation. Then wait for the HOCO clock oscillation stabilization wait time by

software.

None **Arguments Return Value** None

CGC oscillation sub

**Description** 

Outline Sub-clock oscillation setting

Header r init clock.h

**Declaration** void CGC oscillation sub(void)

Configure the setting when the sub-clock is used as either the system clock or the Description

RTC count source, or both.

**Arguments** None **Return Value** None

CGC disable subclk

**Outline** Sub-clock stop setting

Header r init clock.h

**Declaration** void CGC\_disable\_subclk(void)

Configure the setting when the sub-clock is not used as the system clock or the RTC **Description** 

count source.

None Arguments **Return Value** None

oscillation\_subclk

Outline Enabling the sub-clock oscillation

**Header** None

Declarationstatic void oscillation\_subclk(void)DescriptionConfigure the sub-clock oscillation.

Arguments None Return Value None

no\_use\_subclk\_as\_sysclk

Outline Processing when the sub-clock is not used as the system clock

**Header** None

**Declaration** static void no\_use\_subclk\_as\_sysclk(void)

Description Stop the sub-clock as the system clock when the sub-clock is used only as the RTC

count source.

Arguments None Return Value None

resetting\_wtcr\_ subclk

Outline Resetting the sub-clock wait control register

**Header** None

**Declaration** static void resetting wtcr subclk(void)

**Description**Reset the wait control register when exiting from software standby mode. Set the

minimum value to the wait control register.

Arguments None Return Value None

enable RTC

Outline Initialization when using the RTC

**Header** None

**Declaration** static void enable\_RTC (void)

Description Initialize the settings when using the RTC (setting for clock provision and RTC

software reset).

Arguments None Return Value None

cmt0 wait

Outline Wait processing

**Header** None

**Declaration** static void cmt0\_wait(uint32\_t cnt)

**Description** This function is used when waiting for the oscillation stabilization wait time.

Arguments uint32\_t cnt: Oscillation stabilization wait time

cnt = oscillation stabilization wait time (ns) (1) ÷

FOR\_CMT0\_TIME (2)

Return Value None

Remarks
1. The oscillation stabilization wait time varies depending on the crystal/ceramic resonator. Set the value referring to 3.3.2 Oscillation Stabilization Wait Time for

Each Clock.

2. The value of FOR\_CMT0\_TIME is calculated when LOCO is 137.5 kHz (max.).

The actual wait time may differ depending on the LOCO frequency.

#### 3.9 Flowcharts

# 3.9.1 Main Processing

Figure 3.5 shows the Main Processing.



Figure 3.5 Main Processing

# 3.9.2 Stop Processing for Active Peripheral Functions after a Reset

Figure 3.6 shows the Stop Processing for Active Peripheral Functions after a Reset.



Figure 3.6 Stop Processing for Active Peripheral Functions after a Reset

#### 3.9.3 Nonexistent Port Initialization

Figure 3.7 shows the Nonexistent Port Initialization.



Figure 3.7 Nonexistent Port Initialization

#### 3.9.4 Clock Initialization

Figure 3.8 and Figure 3.9 show the clock initialization.



Figure 3.8 Clock Initialization (1/2)



Figure 3.9 Clock Initialization (2/2)

# 3.9.5 Main Clock Oscillation Setting

Figure 3.10 shows the Main Clock Oscillation Setting.



Figure 3.10 Main Clock Oscillation Setting

#### 3.9.6 PLL Clock Oscillation Setting

Figure 3.11 shows the PLL Clock Oscillation Setting.



Figure 3.11 PLL Clock Oscillation Setting

# 3.9.7 HOCO Clock Oscillation Setting

Figure 3.12 shows the HOCO Clock Oscillation Setting.



Figure 3.12 HOCO Clock Oscillation Setting

### 3.9.8 Sub-Clock Oscillation Setting

Figure 3.13 and Figure 3.14 show the sub-clock oscillation setting.



Figure 3.13 Sub-Clock Oscillation Setting (1/2)



Figure 3.14 Sub-Clock Oscillation Setting (2/2)

# 3.9.9 Sub-Clock Stop Setting

Figure 3.15 shows the Sub-Clock Stop Setting.



Figure 3.15 Sub-Clock Stop Setting

# 3.9.10 Wait Processing

Figure 3.16 shows the Wait Processing.



Figure 3.16 Wait Processing

# 4. Appendix

#### 4.1 Clock Oscillation Stabilization Wait Time

# 4.1.1 When Operating PLL before Main Clock Oscillation Stabilizes

When oscillating the main clock and PLL clock, their oscillation stabilization wait times can be combined into a single wait time.

Figure 4.1 shows the PLL Oscillation Stabilization Wait Time (when Operating PLL before the Main Clock Stabilizes) and Table 4.1 lists the Setting Value for the PLL Clock Wait Control Register and Oscillation Stabilization Wait Time (when Operating PLL before Main Clock Oscillation Stabilizes).



Figure 4.1 PLL Oscillation Stabilization Wait Time (when Operating PLL before the Main Clock Stabilizes)

Table 4.1 Setting Value for the PLL Clock Wait Control Register and Oscillation Stabilization Wait Time (when Operating PLL before Main Clock Oscillation Stabilizes)

| Setting Item                                       | Condition of Setting Value                                                                                                                                           |
|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLL wait control register (PLLWTCR.PSTS[4:0] bits) | Value greater than or equal to the main clock oscillation stabilization time recommended by the crystal/ceramic resonator manufacturer plus tPLL1 (max. 500 $\mu$ s) |
| Oscillation stabilization wait time (tPLLWT2)      | Value greater than or equal to two times the number of cycles set in the PLLWTCR register.                                                                           |

# 5. Applying the RX200 Series Application Note to the RX21A Group

Some of the peripheral functions in the RX21A Group and the RX200 Series are the same. In that case the RX200 Series application notes using these peripheral functions can apply to the RX21A Group by replacing the start-up program with the one accompanying the RX21A Group Initial Setting application note.

The procedure is explained below using the application note "RX210, RX21A, and RX220 Groups Communication Example Using the RSPI (R01AN1481EJ0101)".

(1) Open the project of the RX21A Group Initial Setting application note and copy the files shown below from the project of the RX200 Series application note.

#### In the "source" folder:

Copy the source and header files *except* r\_init\_clock, r\_init\_non\_existent\_port, and r\_init\_stop\_module.

The figure below shows files to be copied. In this example, copy main.c, rspi.c, and rspi.h (source files for the peripheral function used).



(2) Go to the Functions section in the RX200 Series application note and check function names if there is a function name which starts with "Excep\_" in the Functions table. If there is, open intprg.c in the rx21a\_clock\_port\_r01an1486 folder, and delete (or comment out) the definition of an interrupt function which has the same name as the function with name "Excep\_".

Table 5.7 Functions

| Function Name          | Outline                                                                       |
|------------------------|-------------------------------------------------------------------------------|
| main                   | Main processing                                                               |
| port_init              | Port initialization                                                           |
| R_INIT_StopModule      | Stop processing for active peripheral functions after a reset                 |
| R_INIT_NonExistentPort | Nonexistent port initialization                                               |
| R_INIT_Clock           | Clock initialization                                                          |
| peripheral_init        | Peripheral function initialization                                            |
| cb_rspi_slave0_end     | Callback function (completion of RSPI transmission to/reception from slave 0) |
| cb_rspi_slave1_end     | Callback function (completion of RSPI transmission to/reception from slave 1) |
| cb_rspi_rx_error       | Callback function (RSPI receive error)                                        |
| RSPI_Init              | User interface function (RSPI initialization)                                 |
| RSPI_PreTrans          | User interface function (RSPI transmit/receive start)                         |
| RSPI_GetState          | User interface function (obtain RSPI state)                                   |
| rspi_spti_isr          | RSPI transmit interrupt                                                       |
| rspi_spii_isr          | RSPI idle interrupt                                                           |
| rspi_spri_isr          | RSPI receive interrupt                                                        |
| rspi_spei_isr          | RSPI error interrupt                                                          |
| Excep_RSPI0_SPEI0      | RSPI0_SPEI0 interrupt handling                                                |
| Excep_RSPI0_SPRI0      | RSPI0_SPRI0 interrupt handling                                                |
| Excep_RSPI0_SPTI0      | RSPI0_SPTI0 interrupt handling                                                |
| Excep_RSPI0_SPII0      | RSPI0_SPII0 interrupt handling                                                |

(3) Change the settings in r\_init\_clock\_h according to the clocks used. The settings to be changed are described in this application note.

- (4) Review the settings in the application note to be applied to the RX21A Group.
  - Check if the same functions are allocated to pins used in the RX21A Group.
  - Check if there are any settings of the peripheral function that need to be modified due to the change of the PCLK or ICLK frequency.

The PCLK frequency is different between the groups. Therefore setting values such as the communication bit rate need to be modified accordingly.

Note: • When applying an application note using the serial communications interface, channel 1 may be connected to the on-chip debugging emulator.

# 6. Sample Code

Sample code can be downloaded from the Renesas Electronics website.

# 7. Reference Documents

User's Manual: Hardware

RX21A Group User's Manual: Hardware Rev.1.00 (R01UH0251EJ)

The latest version can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

User's Manual: Development Tools

RX Family C/C++ Compiler Package V.1.01 User's Manual Rev.1.00 (R20UT0570EJ)

The latest version can be downloaded from the Renesas Electronics website.

# **Website and Support**

Renesas Electronics website

http://www.renesas.com

Inquiries

http://www.renesas.com/contact/

| DEVICION LUCTORY | RX21A Group Application Note |
|------------------|------------------------------|
| REVISION HISTORY | Initial Setting              |

| Rev. | Date         | Description |                                                                           |
|------|--------------|-------------|---------------------------------------------------------------------------|
|      |              | Page        | Summary                                                                   |
| 1.00 | Oct. 1, 2013 | _           | First edition issued                                                      |
| 1.10 | July 1, 2014 | 33-35       | Added "5. Applying the RX200 Series Application Note to the RX21A Group". |
|      |              |             |                                                                           |

All trademarks and registered trademarks are the property of their respective owners.

# General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

— The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

# 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

The characteristics of an MPU or MCU in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics

- You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### SALES OFFICES

### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tei: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Ku, Seoul, 135-920, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2014 Renesas Electronics Corporation. All rights reserved.