

# **RL78/G1A**

R01AN2649EJ0200 Rev. 2.00 Nov. 11, 2015

# A/D Converter (Software Trigger and One-shot Conversion Modes) CC-RL

### Introduction

This application note describes the procedures for performing A/D conversion on analog voltages using the RL78/G1A's A/D converter (supporting software trigger and one-shot conversion modes).

The sample program discussed in this application note places the 12- bit A/D conversion results based on  $AV_{REFP}/AV_{REFM}$  as the reference voltage in the RL78/G1A's internal RAM.

## **Target Device**

RL78/G1A

When applying the sample program covered in this application note to another microcomputer, modify the program according to the specifications for the target microcomputer and conduct an extensive evaluation of the modified program.

R01AN2649EJ0200 Rev. 2.00 Page 1 of 28 Nov. 11, 2015

## **Contents**

| 1.   | Specification                                    | 3  |
|------|--------------------------------------------------|----|
| 2.   | Operation Check Conditions                       |    |
|      | -r                                               |    |
| 3.   | Related Application Note                         | 4  |
| 4.   | Description of the Hardware                      | 5  |
| 4.1  | Hardware Configuration Example                   | 5  |
| 4.2  | List of Pins to be Used                          | 5  |
| 5.   | Description of the Software                      |    |
| 5.1  | Operation Outline                                | 6  |
| 5.2  | List of Option Byte Settings                     | 7  |
| 5.3  | List of Variables                                | 7  |
| 5.4  | List of Functions                                | 8  |
| 5.5  | Function Specifications                          | 8  |
| 5.6  | Flowcharts                                       | 9  |
| 5.6. | .1 Initialization Function                       | 10 |
| 5.6. | .2 System function                               | 11 |
| 5.6. | .3 I/O Port Setup                                | 12 |
| 5.6. | .4 CPU Clock Setup                               | 14 |
| 5.6. | .5 Setting up the A/D Converter                  | 15 |
| 5.6. | .6 Main Processing                               | 24 |
| 5.6. | .7 Enabling the A/D Voltage Comparator           | 25 |
| 5.6. | .8 Starting A/D Conversion                       | 26 |
| 5.6. | .9 Storing A/D Conversion Results in On-chip RAM | 27 |
| 6.   | Sample Code                                      | 28 |
| 7    | Documents for Reference                          | 28 |

## 1. Specification

This application note provides examples of using the software trigger and one-shot conversion modes of the A/D converter. The A/D converter is placed in select mode and the analog signal input from the P22/ANI2 pin is converted to digital values. Subsequently, the conversion result is stored in the RL78/G1A's internal RAM.

Table 1.1 lists the Peripheral Function to be Used and its Use and figure 1.1 shows the outline of the conversion operation of the A/D converter.

Table 1.1 Peripheral Function to be Used and its Use

| Peripheral Function | Use                                                    |  |  |
|---------------------|--------------------------------------------------------|--|--|
| A/D converter       | Converts the level of the analog signal input from the |  |  |
|                     | P22/ANI2 pin.                                          |  |  |



Figure 1.1 Outline of the A/D Converter Conversion Processing

## 2. Operation Check Conditions

The sample code contained in this application note has been checked under the conditions listed in the table below.

**Table 2.1 Operation Check Conditions** 

| Item                                                       | Description                                                                                                               |  |  |  |  |
|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Microcontroller used                                       | RL78/G1A(R5F10ELEA)                                                                                                       |  |  |  |  |
| Operating frequency                                        | High-speed on-chip oscillator (HOCO) clock: 32 MHz                                                                        |  |  |  |  |
|                                                            | CPU/peripheral hardware clock: 32 MHz                                                                                     |  |  |  |  |
| Operating voltage                                          | 3.0 V (can run on a voltage range of 1.6 V to 3.6 V. The 12-bit resolution of an A/D converter can operate 2.4V to 3.6V.) |  |  |  |  |
|                                                            | LVD operation (V <sub>LVD</sub> ): Reset mode (1.67V+/-0.04V)                                                             |  |  |  |  |
| Integrated development environment (CS+)                   | CS+ for CC V3.01.00 from Renesas Electronics Corp.                                                                        |  |  |  |  |
| C compiler (CS+)                                           | CC-RL V1.01.00 from Renesas Electronics Corp.                                                                             |  |  |  |  |
| Integrated development environment (e <sup>2</sup> studio) | e <sup>2</sup> studio V4.0.0.26 from Renesas Electronics Corp.                                                            |  |  |  |  |
| C compiler (e <sup>2</sup> studio)                         | CC-RL V1.01.00 from Renesas Electronics Corp.                                                                             |  |  |  |  |

## 3. Related Application Note

The application note that is related to this application note is listed below for reference.

• Method of Improving the Effective Accuracy of 12-bit A/D Conversion(R01AN1843J)

### 4. Description of the Hardware

### 4.1 Hardware Configuration Example

Figure 4.1 shows an example of hardware configuration that is used for this application note.



Figure 4.1 Hardware Configuration

- Notes: 1. The purpose of this circuit is only to provide the connection outline and the circuit is simplified accordingly. When designing and implementing an actual circuit, provide proper pin treatment and make sure that the hardware's electrical specifications are met (connect the input-dedicated ports separately to  $V_{DD}$  or  $V_{SS}$  via a resistor).
  - 2. Connect any pins whose name begins with  $EV_{SS}$  to  $V_{SS}$  and any pins whose name begins with  $EV_{DD}$  to  $V_{DD}$ , respectively.
  - 3.  $AV_{DD}$  is a positive power supply of an A/D converter. In order to maintain 12-bit resolution,  $AV_{DD}$ - $AV_{SS}$  should separate from other power supplies.
  - 4.  $V_{DD}$  must be held at not lower than the reset release voltage  $(V_{LVD})$  that is specified as LVD.

#### 4.2 List of Pins to be Used

Table 4.1 lists the Pin to be Used and its Function.

Table 4.1 Pin to be Used and its Function

| Pin Name       | I/O | Description                     |
|----------------|-----|---------------------------------|
| P22/ANI2 Input |     | A/D converter analog input port |

### 5. Description of the Software

## 5.1 Operation Outline

This sample code performs A/D conversion on the analog voltage that is input to pin ANI2 using the software trigger and one-shot conversion modes of the A/D converter. It awaits the end of A/D conversion in HALT mode. After A/D conversion is completed, the sample code places the result in the internal RAM of the RL78/G1A.

- (1) Initialize the A/D converter.
- <Setup conditions>
- Pin P22/ANI2 is used for the analog input.
- A/D conversion channel selection mode is set to select mode.
- A/D conversion operation mode is set to one-shot conversion mode.
- A/D conversion is started using the software trigger.
- The A/D conversion end interrupt (INTAD) is used.
- (2) The sample program sets the ADCS bit of the ADM0 register to 1 (A/D conversion start) to start A/D conversion and executes the HALT instruction to place the chip in the HALT mode and wait for an A/D conversion end interrupt.
- (3) After completing the A/D conversion of the voltage input from pin ANI2, the A/D converter transfers the result of A/D conversion to the ADCR register and generates an A/D conversion end interrupt.
- (4) On release from the HALT mode in response to the A/D conversion end interrupt, the sample program reads the result of A/D conversion from the ADCR register, and stores the shifted data in the internal RAM of the RL78/G1A.
- (5) The chip returns to the HALT mode.

R01AN2649EJ0200 Rev. 2.00 Nov. 11, 2015

## 5.2 List of Option Byte Settings

Table 5.1 summarizes the settings of the option bytes.

**Table 5.1 Option Byte Settings** 

| Address Value           |           | Description                                            |  |  |  |  |
|-------------------------|-----------|--------------------------------------------------------|--|--|--|--|
| 000C0H/010C0H           | 01101110B | Disables the watchdog timer.                           |  |  |  |  |
|                         |           | (Stops counting after the release of the reset state.) |  |  |  |  |
| 000C1H/010C1H 01010011B |           | LVD reset mode, 1.67V +/- 0.04V                        |  |  |  |  |
| 000C2H/010C2H 11101000B |           | HS mode HOCO: 32 MHz                                   |  |  |  |  |
| 000C3H/010C3H 10000100B |           | Enables the on-chip debugger.                          |  |  |  |  |

### 5.3 List of Variables

Table 5.2 lists the global variable that is used by this sample program.

Table 5.2 Global Variable

| Type           | Variable Name   | Contents                                    | Function Used |
|----------------|-----------------|---------------------------------------------|---------------|
| unsigned short | g_result_buffer | Area for storing the A/D conversion results | main ()       |

#### 5.4 List of Functions

Table 5.3 lists the functions that are used by this sample program.

#### Table 5.3 Functions

| Function Name         | Outline                             |
|-----------------------|-------------------------------------|
| R_ADC_Set_OperationOn | Enables the A/D voltage comparator. |
| R_ADC_Start           | Starts A/D conversion.              |
| R_ADC_Get_Result      | Gets A/D conversion results.        |

## 5.5 Function Specifications

This section describes the specifications for the functions that are used in the sample code.

#### [Function Name] R\_ADC\_Set\_OperationOn

Synopsis Enable A/D voltage comparator.

Header r\_cg\_adc.h

Declaration void R\_ADC\_Set\_OperationOn (void)

Explanation Enables the A/D voltage comparator for operation.

Arguments None Return value None

#### [Function Name] R\_ADC\_Start

Synopsis Start A/D conversion.

Header r\_cg\_adc.h

Declaration void R\_ADC\_Start (void)

Explanation Enables A/D conversion end interrupts and starts A/D conversion processing.

Arguments None Return value None

### [Function Name] R\_ADC\_Get\_Result

Synopsis Get A/D conversion results.

Header r\_cg\_adc.h

Declaration void R\_ADC\_Get\_Result (uint16\_t \* const buffer)

Explanation Stores the results in the area designated by the argument.

Arguments Address of the area for storing the A/D

conversion results

Return value None

### 5.6 Flowcharts

Figure 5.1 shows the overall flow of the sample program described in this application note.



Figure 5.1 Overall Flow

Figure 5.2 shows the flowchart for the initialization function.



Figure 5.2 Initialization Function

### 5.6.2 System function

Figure 5.3 shows the flowchart for the system function.



Figure 5.3 System Function

## 5.6.3 I/O Port Setup

Figure 5.4 shows the flowchart for I/O port setup.



Figure 5.4 I/O Port Setup

Note: Provide proper treatment for unused pins so that their electrical specifications are observed. Connect each of any unused input-only ports to  $V_{DD}$  or  $V_{SS}$  via separate resistors.

Setting up the channel to be used for A/D conversion

- A/D port configuration register (ADPC)
  Switches between A/D converter analog input and port digital I/O.
- Port mode register 2 (PM2) Selects the I/O mode of each port.

Symbol: ADPC

| 7 | 6 | 5 | 4 | 3     | 2     | 1     | 0     |
|---|---|---|---|-------|-------|-------|-------|
| 0 | 0 | 0 | 0 | ADPC3 | ADPC2 | ADPC1 | ADPC0 |
| 0 | 0 | 0 | 0 | 0     | 1     | 0     | 0     |

Bits 3 to 0

|       |           | 7        | ,     |                        |  |  |
|-------|-----------|----------|-------|------------------------|--|--|
| ADPC3 | ADPC2     | ADPC1    | ADPC0 | Available Analog Input |  |  |
| 0     | 0         | 0        | 0     | ANI0 to ANI12          |  |  |
| 0     | 0         | 0        | 1     | None                   |  |  |
| 0     | 0         | 1        | 0     | ANI0                   |  |  |
| 0     | 0         | 1        | 1     | ANI0 to ANI1           |  |  |
| 0     | 1         | 0        | 0     | ANI0 to ANI2           |  |  |
| 0     | 1         | 0 1      |       | ANI0 to ANI3           |  |  |
| 0     | 1         | 1        | 0     | ANI0 to ANI4           |  |  |
| 0     | 1         | 1        | 1     | ANI0 to ANI5           |  |  |
| 1     | 0         | 0        | 0     | ANI0 to ANI6           |  |  |
| 1     | 0         | 0        | 1     | ANI0 to ANI7           |  |  |
| 1     | 0         | 1        | 0     | ANI0 to ANI8           |  |  |
| 1     | 0         | 1        | 1     | ANI0 to ANI9           |  |  |
| 1     | 1         | 0        | 0     | ANI0 to ANI10          |  |  |
| 1     | 1         | 0        | 1     | ANI0 to ANI11          |  |  |
| 1     | 1         | 1        | 0     | ANI0 to ANI12          |  |  |
| 1     | 1         | 1        | 1     | ANI0 to ANI12          |  |  |
|       | Other tha | an above |       | Setting prohibited     |  |  |

Symbol: PM2

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| PM27 | PM26 | PM25 | PM24 | PM23 | PM22 | PM21 | PM20 |
| Х    | Х    | Х    | Х    | Х    | 1    | 1    | 1    |

Bit 0

| PM22 | PM22 I/O Mode Select           |
|------|--------------------------------|
| 0    | Output mode (output buffer on) |
| 1    | Input mode (output buffer off) |

Note: For details on the procedure for setting up the registers, refer to RL78/G1A User's Manual: Hardware.

Figure 5.5 shows the flowchart for setting up the CPU clock.



Figure 5.5 CPU Clock Setup

#### 5.6.5 Setting up the A/D Converter

Figure 5.6 shows the flowchart for setting up the A/D converter.



Figure 5.6 A/D Converter Setup Flowchart

R01AN2649EJ0200 Rev. 2.00 Nov. 11, 2015 Starting the supply of clock to the A/D converter

• Peripheral enable register 0 (PER0) Starts the supply of the clock to the A/D converter.

Symbol: PER0

|   | 7     | 6       | 5     | 4       | 3      | 2      | 1      | 0      |
|---|-------|---------|-------|---------|--------|--------|--------|--------|
|   | RTCEN | IICA1EN | ADCEN | IICA0EN | SAU1EN | SAU0EN | TAU1EN | TAU0EN |
| I | Х     | 0       | 1     | Х       | Х      | Х      | 0      | Х      |

#### Bit 5

| ADCEN | A/D converter input clock control |  |  |  |
|-------|-----------------------------------|--|--|--|
| 0     | Stops supply of input clock.      |  |  |  |
| 1     | Starts supply of input clock.     |  |  |  |

Setting up the A/D conversion time and operation mode

• A/D converter mode register 0 (ADM0) Controls the A/D conversion operation. Specifies the A/D conversion channel selection mode.

Symbol: ADM0

| 7    | 6    | 5   | 4   | 3   | 2   | 1   | 0    |
|------|------|-----|-----|-----|-----|-----|------|
| ADCS | ADMD | FR2 | FR1 | FR0 | LV1 | LV0 | ADCE |
| Х    | 0    | 1   | 1   | 0   | 0   | 0   | х    |

#### Bit 6

| ADMD | A/D channel selection mode select |
|------|-----------------------------------|
| 0    | Select mode                       |
| 1    | Scan mode                         |

Bits 5 to 1

| A/D | Conver | ter Mod | e Regis | ster 0 | Mode        | Conversion               | Number of                  | Conversion                    |                                           | Conver                                    | sion Time Se                              | election                                  |                                           |
|-----|--------|---------|---------|--------|-------------|--------------------------|----------------------------|-------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
|     |        | (ADM0)  | )       |        |             | Clock (f <sub>AD</sub> ) | Conversion                 | Time                          | $AV_{DD} = 1.6 \text{ to } 3.6 \text{ V}$ | $AV_{DD} = 1.6 \text{ to } 3.6 \text{ V}$ | $AV_{DD} = 1.8 \text{ to } 3.6 \text{ V}$ | $AV_{DD} = 2.4 \text{ to } 3.6 \text{ V}$ | $AV_{DD} = 2.7 \text{ to } 3.6 \text{ V}$ |
| FR2 | FR1    | FR0     | LV1     | LV0    |             |                          | Clock                      |                               | f <sub>CLK</sub> = 1 MHz                  | f <sub>CLK</sub> = 4 MHz                  | f <sub>CLK</sub> = 8 MHz                  | f <sub>CLK</sub> = 16 MHz                 | f <sub>CLK</sub> = 32 MHz                 |
| 0   | 0      | 0       | 0       | 0      | Normal<br>1 | f <sub>CLK</sub> /32     | 54 f <sub>AD</sub>         | 1728/f <sub>CLK</sub>         | Setting prohibited                        | Setting prohibited                        | Setting prohibited                        | Setting prohibited                        | 54 μs <sup>Note</sup>                     |
| 0   | 0      | -1      |         |        | '           | f /16                    | (number<br>of              | 0 C A /f                      | prombited                                 | prombited                                 | prombited                                 | 54 µs <sup>Note</sup>                     | 27 μs <sup>Note</sup>                     |
| 0   | 0      | 1       |         |        |             | f <sub>CLK</sub> /16     | samplin                    | 864/f <sub>CLK</sub>          |                                           |                                           | 54 µs <sup>Note</sup>                     | 27 μs <sup>Note</sup>                     | $13.5 \mu\text{S}^{\text{Note}}$          |
| 0   | 1      | 0       |         |        |             | f <sub>CLK</sub> /8      | g clock:                   | 432/f <sub>CLK</sub>          |                                           |                                           | 40.5 μs <sup>Note</sup>                   | ,                                         |                                           |
| 0   | 1      | 1       |         |        |             | f <sub>CLK</sub> /6      | 11 f <sub>AD</sub> )       | 324 <b>/</b> f <sub>CLK</sub> |                                           |                                           | 40.5 μs                                   | 20.25<br>_us <sup>Note</sup>              | 10.125<br>μS <sup>Note</sup>              |
| 1   | 0      | 0       |         |        |             | f <sub>CLK</sub> /5      |                            | 270/f <sub>CLK</sub>          |                                           |                                           | 33.75<br>µS <sup>Note</sup>               | 16.875<br>μs <sup>Note</sup>              | 8.4375<br>μs <sup>Note</sup>              |
| 1   | 0      | 1       |         |        |             | f <sub>CLK</sub> /4      |                            | 216/f <sub>CLK</sub>          |                                           | 54 µs <sup>Note</sup>                     | 27 μs <sup>Note</sup>                     | 13.5 μs <sup>Note</sup>                   | 6.75 μs <sup>Note</sup>                   |
| 1   | 1      | 0       |         |        |             | f <sub>CLK</sub> /2      |                            | 108/f <sub>CLK</sub>          |                                           | 27 μs <sup>Note</sup>                     | 13.5 μs <sup>Note</sup>                   | 6.75 μs <sup>Note</sup>                   | 3.375<br>μs <sup>Note</sup>               |
| 1   | 1      | 1       |         |        |             | f <sub>CLK</sub> /1      |                            | 54/f <sub>CLK</sub>           | 54 μs <sup>Note</sup>                     | 13.5 μs <sup>Note</sup>                   | 6.75 μs <sup>Note</sup>                   | 3.375                                     | Setting                                   |
|     |        |         |         |        |             |                          |                            |                               |                                           |                                           |                                           | <i>µ</i> S <sup>Note</sup>                | prohibited                                |
| 0   | 0      | 0       | 0       | 1      | Normal 2    | f <sub>CLK</sub> /32     | 66 f <sub>AD</sub> (number | 2112/f <sub>CLK</sub>         | Setting prohi 8                           | Setting prohibited                        | Setting prohibited                        | Setting prohibited                        | 66 μs                                     |
| 0   | 0      | 1       |         |        |             | f <sub>CLK</sub> /16     | of                         | 1056/f <sub>CLK</sub>         | bited                                     |                                           |                                           | 66 <i>μ</i> s                             | 33 μs                                     |
| 0   | 1      | 0       |         |        |             | f <sub>CLK</sub> /8      | sampling                   | 528/f <sub>CLK</sub>          |                                           |                                           | 66 μs <sup>Note</sup>                     | 33 <i>μ</i> s                             | 16.5 <i>μ</i> s                           |
| 0   | 1      | 1       |         |        |             | f <sub>CLK</sub> /6      | clock:                     | 396/f <sub>CLK</sub>          |                                           |                                           | 49.5 μs <sup>Note</sup>                   | 24.75 μs                                  | 12.375 <i>μ</i> s                         |
| 1   | 0      | 0       |         |        |             | f <sub>CLK</sub> /5      | 23 f <sub>AD</sub> )       | 330/f <sub>CLK</sub>          |                                           |                                           | 41.25 μs <sup>Note</sup>                  | 20.625 μs                                 | 10.3125 <i>μ</i> s                        |
| 1   | 0      | 1       |         |        |             | f <sub>CLK</sub> /4      | -                          | 264/f <sub>CLK</sub>          |                                           | 66 μs <sup>Note</sup>                     | 33 µs <sup>Note</sup>                     | 16.5 <i>μ</i> s                           | 8.25 μs                                   |
| 1   | 1      | 0       |         |        |             | f <sub>CLK</sub> /2      | 1                          | 132/f <sub>CLK</sub>          |                                           | 33 µs <sup>Note</sup>                     | 16.5 μs <sup>Note</sup>                   | 8.25 μs                                   | 4.125 μs                                  |
| 1   | 1      | 1       |         |        |             | f <sub>CLK</sub> /1      | 1                          | 66/f <sub>CLK</sub>           | 66 LIS Note                               | 16.5 μs <sup>Note</sup>                   | 8.25 μs <sup>Note</sup>                   | 4.125 μs                                  | Setting                                   |
|     |        |         |         |        |             | OLIV.                    |                            | OLIV.                         | ,                                         | ,                                         | ,                                         | ,                                         | prohibited                                |
| 0   | 0      | 0       | 1       | 0      | Low-volta   | f <sub>CLK</sub> /32     | 76 f <sub>AD</sub>         | 2432/f <sub>CLK</sub>         | Setting                                   | Setting                                   | Setting                                   | Setting                                   | 76 μs                                     |
|     |        |         |         |        | ge 1        |                          | (number                    |                               | prohibited                                | prohibited                                | prohibited                                | prohibited                                | ,                                         |
| 0   | 0      | 1       |         |        |             | f <sub>CLK</sub> /16     | of                         | 1216/f <sub>CLK</sub>         |                                           |                                           |                                           | 76 μs                                     | 38 μs                                     |
| 0   | 1      | 0       |         |        |             | f <sub>CLK</sub> /8      | sampling                   | 608/fCL                       |                                           |                                           | 76 μs                                     | 38 <i>μ</i> s                             | 19 <i>μ</i> s                             |
|     |        |         |         |        |             |                          | clock:                     | K                             |                                           |                                           |                                           |                                           |                                           |
| 0   | 1      | 1       |         |        |             | f <sub>CLK</sub> /6      | 33 f <sub>AD</sub> )       | 456/f <sub>CLK</sub>          |                                           |                                           | 57 <i>μ</i> s                             | 28.5 μs                                   | 14.25 <i>μ</i> s                          |
| 1   | 0      | 0       |         |        |             | f <sub>CLK</sub> /5      | 1                          | 380/f <sub>CLK</sub>          |                                           |                                           | 47.5 μs                                   | 23.75 μs                                  | 11.875 <i>μ</i> s                         |
| 1   | 0      | 1       | 1       |        |             | f <sub>CLK</sub> /4      | 1                          | 304/f <sub>CLK</sub>          | ]                                         | 76 μs <sup>Note</sup>                     | 38 <i>μ</i> s                             | 19 <i>μ</i> s                             | 9.5 μs                                    |
| 1   | 1      | 0       |         |        |             | f <sub>CLK</sub> /2      | ]                          | 152/f <sub>CLK</sub>          |                                           | 38 µs <sup>Note</sup>                     | 19 <i>μ</i> s                             | 9.5 <i>μ</i> s                            | 4.75 μs                                   |
| 1   | 1      | 1       |         |        |             | f <sub>CLK</sub> /1      |                            | 76/f <sub>CLK</sub>           | 76 μs <sup>Note</sup>                     | 19 µs <sup>Note</sup>                     | 9.5 <i>μ</i> s                            | 4.75 μs                                   | Setting prohibited                        |
| 0   | 0      | 0       | 1       | 1      | Low-volta   | f <sub>CLK</sub> /32     | 230 f <sub>AD</sub>        | 7360/f <sub>CLK</sub>         | Setting                                   | Setting                                   | Setting                                   | Setting                                   | 230 μs                                    |
|     |        |         |         |        | ge 2        |                          | (number                    |                               | prohibited                                | prohibited                                | prohibited                                | prohibited                                |                                           |
| 0   | 0      | 1       |         |        |             | f <sub>CLK</sub> /16     | of                         | 3680/f <sub>CLK</sub>         | 1                                         |                                           |                                           | 230 μs                                    | 115 <i>μ</i> s                            |
| 0   | 1      | 0       |         |        |             | f <sub>CLK</sub> /8      | sampling                   | 1840/f <sub>CLK</sub>         | 1                                         |                                           | 230 μs                                    | 115 <i>μ</i> s                            | 57.5 μs                                   |
| 0   | 1      | 1       |         |        |             | f <sub>CLK</sub> /6      | clock:                     | 1380/f <sub>CLK</sub>         | 1                                         |                                           | 172.5 μs                                  | 86.25 μs                                  | 43.125 μs                                 |
| 1   | 0      | 0       |         |        |             | f <sub>CLK</sub> /5      | 187 f <sub>AD</sub> )      | 1150/f <sub>CLK</sub>         | 1                                         |                                           | 143.75 μs                                 | 71.875 <i>μ</i> s                         | 35.9375 μs                                |
| 1   | 0      | 1       |         |        |             | f <sub>CLK</sub> /4      | 1                          | 920/f <sub>CLK</sub>          | 1                                         | 230 μs                                    | 115 <i>μ</i> s                            | 57.5 μs                                   | 28.75 μs                                  |
| 1   | 1      | 0       |         |        |             | f <sub>CLK</sub> /2      | 1                          | 460/f <sub>CLK</sub>          | 1                                         | 115 <i>μ</i> s                            | 57.5 μs                                   | 28.75 μs                                  | 14.375 <i>μ</i> s                         |
| 1   | 1      | 1       |         |        |             | fCLK/1                   | 1                          | 230/f <sub>CLK</sub>          | 230 <i>µ</i> s                            | 57.5 μs                                   | 28.75 μs                                  | 14.375 <i>μ</i> s                         | Setting                                   |
|     |        |         |         |        |             |                          |                            |                               |                                           |                                           |                                           |                                           | prohibited                                |

Setting up the A/D conversion trigger mode

• A/D converter mode register 1 (ADM1) Selects the A/D conversion trigger mode. Selects the A/D conversion mode.

#### Symbol: ADM1

| 7      | 6      | 5     | 4 | 3 | 2 | 1      | 0      |
|--------|--------|-------|---|---|---|--------|--------|
| ADTMD1 | ADTMD0 | ADSCM | 0 | 0 | 0 | ADTRS1 | ADTRS0 |
| 0      | ×      | 1     | 0 | 0 | 0 | 0      | 0      |

#### Bits 1 and 0

| ADTRS1 | ADTRS0 | Selection of the hardware trigger signal                               |
|--------|--------|------------------------------------------------------------------------|
| 0      |        | End of timer channel 1 count or capture end interrupt signal (INTTM01) |
| 0      | 1      | Setting prohibited                                                     |
| 1      | 0      | Real-time clock interrupt signal (INTRTC)                              |
| 1      | 1      | Interval timer interrupt signal (INTIT)                                |

#### Bit 5

| ADSCM | Specification of the A/D conversion mode Sequential conversion mode |
|-------|---------------------------------------------------------------------|
|       | One-shot conversion mode                                            |

#### Bits 7 and 6

| ADTMD1 | ADTMD0 | Selection of the A/D conversion trigger mode |
|--------|--------|----------------------------------------------|
| 0      | _      | Software trigger mode                        |
| 1      | 0      | Hardware trigger no-wait mode                |
| 1      | 1      | Hardware trigger wait mode                   |

Note: For details on the register setup procedures, refer to RL78/G1A User's Manual: Hardware.

R01AN2649EJ0200 Rev. 2.00 Nov. 11, 2015

### Setting up the reference voltage

• A/D converter mode register 2 (ADM2) Sets up the reference voltage source.

#### Symbol: ADM2

| 7       | 6       | 5      | 4 | 3     | 2   | 1 | 0     |
|---------|---------|--------|---|-------|-----|---|-------|
| ADREFP1 | ADREFP0 | ADREFM | 0 | ADCRK | AWC | 0 | ADTYP |
| 0       | 1       | 1      | 0 | 0     | 0   | 0 | 0     |

#### Bit 0

| ADTYP | Selection of the A/D conversion resolution |
|-------|--------------------------------------------|
| 0     | 12-bit resolution                          |
| 1     | 8-bit resolution                           |

#### Bit 2

| AWC | Specification of the wakeup function (SNOOZE mode) |
|-----|----------------------------------------------------|
| 0   | Do not use the SNOOZE mode function.               |
| 1   | Use the SNOOZE mode function.                      |

#### Bit 3

| ADCRK | Checking the upper limit and lower limit conversion result values                                        |
|-------|----------------------------------------------------------------------------------------------------------|
| 0     | The interrupt signal (INTAD) is output when the ADLL register ≤ the ADCR register ≤ the ADUL register.   |
| 1     | Interrupt signal (INTAD) is output when ADCR register < ADLL register and ADUL register < ADCR register. |

### Bit 5

| ADREFM | Selection of the – side reference voltage source of the A/D converter |
|--------|-----------------------------------------------------------------------|
| 0      | Supplied from AVss.                                                   |
| 1      | Supplied from P21/AV <sub>REFM</sub> /ANI1.                           |

#### Bits 7 and 6

| ADREFP1 | ADREFP0 | Selection of the + side reference voltage source of the A/converter |  |  |  |  |  |
|---------|---------|---------------------------------------------------------------------|--|--|--|--|--|
| 0       | 0       | Supplied from AV <sub>DD</sub> .                                    |  |  |  |  |  |
| 0       | 1       | Supplied from P20/AV <sub>REFP</sub> /ANI0.                         |  |  |  |  |  |
| 1       | 0       | Supplied from internal reference voltage (1.45 V).                  |  |  |  |  |  |
| 1       | 1       | Setting prohibited                                                  |  |  |  |  |  |

Setting up the conversion result comparison upper limit/lower limit

- Conversion result comparison upper limit setting register (ADUL)
- Conversion result comparison lower limit setting register (ADLL) Sets up the conversion result comparison upper- and lower-limit values.

Symbol: ADUL

|   | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---|-------|-------|-------|-------|-------|-------|-------|-------|
|   | ADUL7 | ADUL6 | ADUL5 | ADUL4 | ADUL3 | ADUL2 | ADUL1 | ADUL0 |
| Г | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |

Symbol: ADLL

| 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| ADLL7 | ADLL6 | ADLL5 | ADLL4 | ADLL3 | ADLL2 | ADLL1 | ADLL0 |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |

## Specifying the input channel

• Analog input channel specification register (ADS)

Specifies the input channel for the analog voltage to be subjected to A/D conversion.

#### Symbol: ADS

| 7     | 6 | 5 | 4    | 3    | 2    | 1    | 0    |
|-------|---|---|------|------|------|------|------|
| ADISS | 0 | 0 | ADS4 | ADS3 | ADS2 | ADS1 | ADS0 |
| 0     | 0 | 0 | 0    | 0    | 0    | 1    | 0    |

Bits 7, 4 to 0

| ADISS | ADS4 | ADS3      | ADS2     | ADS1 | ADS0 | Analog Input Channel | Input Source                               |
|-------|------|-----------|----------|------|------|----------------------|--------------------------------------------|
| 0     | 0    | 0         | 0        | 0    | 0    | ANI0                 | P20/ANI0 pin/AV <sub>REFP</sub> pin        |
| 0     | 0    | 0         | 0        | 0    | 1    | ANI1                 | P21/ANI1 pin/AV <sub>REFM</sub> pin        |
| 0     | 0    | 0         | 0        | 1    | 0    | ANI2                 | P22/ANI2 pin                               |
| 0     | 0    | 0         | 0        | 1    | 1    | ANI3                 | P23/ANI3 pin                               |
| 0     | 0    | 0         | 1        | 0    | 0    | ANI4                 | P24/ANI4 pin                               |
| 0     | 0    | 0         | 1        | 0    | 1    | ANI5                 | P25/ANI5 pin                               |
| 0     | 0    | 0         | 1        | 1    | 0    | ANI6                 | P26/ANI6 pin                               |
| 0     | 0    | 0         | 1        | 1    | 1    | ANI7                 | P27/ANI7 pin                               |
| 0     | 0    | 0         | 1        | 1    | 1    | ANI7                 | P27/ANI7 pin                               |
| 0     | 0    | 1         | 0        | 0    | 0    | ANI8                 | P150/ANI8 pin                              |
| 0     | 0    | 1         | 0        | 0    | 1    | ANI9                 | P151/ANI9 pin                              |
| 0     | 0    | 1         | 0        | 1    | 0    | ANI10                | P152/ANI10 pin                             |
| 0     | 0    | 1         | 0        | 1    | 1    | ANI11                | P153/ANI11 pin                             |
| 0     | 0    | 1         | 1        | 0    | 0    | ANI12                | P154/ANI12 pin                             |
| 0     | 0    | 1         | 1        | 0    | 1    | Setting prohibited   |                                            |
| 0     | 0    | 1         | 1        | 1    | 0    | Setting prohibited   |                                            |
| 0     | 0    | 1         | 1        | 1    | 1    | Setting prohibited   |                                            |
| 0     | 1    | 0         | 0        | 0    | 0    | ANI16                | P03/ANI16 pin                              |
| 0     | 1    | 0         | 0        | 0    | 1    | ANI17                | P02/ANI17 pin                              |
| 0     | 1    | 0         | 0        | 1    | 0    | ANI18                | P147/ANI18 pin                             |
| 0     | 1    | 0         | 0        | 1    | 1    | ANI19                | P120/ANI19 pin                             |
| 0     | 1    | 0         | 1        | 0    | 0    | ANI20                | P11/ANI20 pin                              |
| 0     | 1    | 0         | 1        | 0    | 1    | ANI21                | P12/ANI21 pin                              |
| 0     | 1    | 0         | 1        | 1    | 0    | ANI22                | P13/ANI22 pin                              |
| 0     | 1    | 0         | 1        | 1    | 1    | ANI23                | P14/ANI23 pin                              |
| 0     | 1    | 1         | 0        | 0    | 0    | ANI24                | P15/ANI24 pin                              |
| 0     | 1    | 1         | 0        | 0    | 1    | ANI25                | P51/ANI25 pin                              |
| 0     | 1    | 1         | 0        | 1    | 0    | ANI26                | P50/ANI26 pin                              |
| 0     | 1    | 1         | 0        | 1    | 1    | ANI27                | P30/ANI27 pin                              |
| 0     | 1    | 1         | 1        | 0    | 0    | ANI28                | P70/ANI28 pin                              |
| 0     | 1    | 1         | 1        | 0    | 1    | ANI29                | P31/ANI29 pin                              |
| 0     | 1    | 1         | 1        | 1    | 0    | ANI30                | P41/ANI30 pin                              |
| 0     | 1    | 1         | 1        | 1    | 1    | Setting prohibited   |                                            |
| 1     | 0    | 0         | 0        | 0    | 0    | _                    | Temperature sensor 0 output                |
| 1     | 0    | 0         | 0        | 0    | 1    | _                    | Internal reference voltage output (1.45 V) |
|       |      | Other tha | an above |      |      | Setting prohibited   |                                            |

Setting up end of A/D conversion interrupts

- Interrupt request flag register (IF1H) Clears the interrupt request flag.
- Interrupt mask flag register (MK1H) Disables interrupts.

### Symbol: IF1H

| 7      | 6      | 5       | 4       | 3    | 2     | 1     | 0    |
|--------|--------|---------|---------|------|-------|-------|------|
|        |        | SRIF3   | STIF3   |      |       |       |      |
| TMIF04 | TMIF13 | CSIIF31 | CSIIF30 | KRIF | ITIIF | RTCIF | ADIF |
|        |        | IICIF31 | IICIF30 |      |       |       |      |
| Х      | Х      | Х       | Х       | Х    | Х     | Х     | 0    |

#### Bit 0

| ADIF | Interrupt request flag                                   |
|------|----------------------------------------------------------|
| 0    | No interrupt request signal is generated.                |
| 1    | Interrupt request is generated, interrupt request status |

#### Symbol: MK1H

| 7      | 6      | 5       | 4       | 3    | 2     | 1     | 0    |
|--------|--------|---------|---------|------|-------|-------|------|
|        |        | SRMK3   | STMK3   |      |       |       |      |
| TMMK04 | TMMK13 | CSIMK31 | CSIMK30 | KRMK | ITIMK | RTCMK | ADMK |
|        |        | IICMK31 | IICMK30 |      |       |       |      |
| х      | х      | Х       | Х       | Х    | х     | х     | 1    |

#### Bit 0

| ADMK | Interrupt processing control   |
|------|--------------------------------|
| 0    | Enables interrupt processing.  |
| 1    | Disables interrupt processing. |

### 5.6.6 Main Processing

Figure 5.7 shows the flowchart for the main processing routine.



Figure 5.7 Main Processing

### 5.6.7 Enabling the A/D Voltage Comparator

Figure 5.8 shows the flowchart for enabling the A/D voltage comparator.



Figure 5.8 Enabling the A/D Voltage Comparator

Starting the A/D voltage comparator

• A/D converter mode register 0 (ADM0) Controls the operation of the A/D voltage comparator.

Symbol: ADM0

| 7    | 6    | 5   | 4   | 3   | 2   | 1   | 0    |
|------|------|-----|-----|-----|-----|-----|------|
| ADCS | ADMD | FR2 | FR1 | FR0 | LV1 | LV0 | ADCE |
| Х    | Х    | Х   | Х   | Х   | Х   | Х   | 1    |

Bit 0

| 1    | Enables A/D voltage comparator operation. |
|------|-------------------------------------------|
| 0    | Stops A/D voltage comparator operation.   |
| ADCE | A/D voltage comparator operation control  |

### 5.6.8 Starting A/D Conversion

Figure 5.9 shows the flowchart for starting A/D conversion processing.



Figure 5.9 Starting A/D Conversion

Starting conversion operation

• A/D converter mode register 0 (ADM0) Controls the A/D conversion operation.

Symbol: ADM0

| 7    | 6    | 5   | 4   | 3   | 2   | 1   | 0    |
|------|------|-----|-----|-----|-----|-----|------|
| ADCS | ADMD | FR2 | FR1 | FR0 | LV1 | LV2 | ADCE |
| 1    | Х    | Х   | Х   | Х   | Х   | Х   | 1    |

Bit 7

| ADCS | A/D conversion operation control |
|------|----------------------------------|
| 0    | Stops conversion operation.      |
| 1    | Enables conversion operation.    |

#### 5.6.9 Storing A/D Conversion Results in On-chip RAM

Figure 5.10 shows the flowchart for storing the A/D conversion results in RAM.



Figure 5.10 Storing the A/D Conversion Results in RAM

### 6. Sample Code

The sample code is available on the Renesas Electronics Website.

#### 7. Documents for Reference

RL78/G1A User's Manual: Hardware (R01UH0305E)

RL78 Family User's Manual: Software (R01US0015E)

(The latest versions of the documents are available on the Renesas Electronics Website.)

Technical Updates/Technical Brochures

(The latest versions of the documents are available on the Renesas Electronics Website.)

## **Website and Support**

Renesas Electronics Website

• <a href="http://www.renesas.com/index.jsp">http://www.renesas.com/index.jsp</a>

#### Inquiries

• <a href="http://www.renesas.com/contact/">http://www.renesas.com/contact/</a>

| Revision Record | RL78/G1A A/D Converter |
|-----------------|------------------------|
|                 |                        |

| Rev. | Date          | Description |                                       |  |
|------|---------------|-------------|---------------------------------------|--|
|      |               | Page        | Summary                               |  |
| 1.00 | Mar. 31, 2015 | _           | First edition issued                  |  |
| 2.00 | Nov. 11, 2015 | 4           | Table2.1: Added e <sup>2</sup> studio |  |

All trademarks and registered trademarks are the property of their respective owners.

## **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

The characteristics of an MPU or MCU in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal elect

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics and the environmental compatibility of each Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### **SALES OFFICES**

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Boume End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: 486-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2865-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 TE: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.
Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd.
No.777C, 100 Feet Road, HALII Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141