

## 2017年12月25日

## R-Car V3M スタータキットの主な仕様

| Board<br>Function | Item                         | Description                                                                                                                                    | Note                                                                                                 |
|-------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| CPU               | Arm® Cortex®-A53             | 800 MHz dual core, with<br>NEON/VFPv4, L1\$ I/D<br>32K/32K, L2\$ 512K                                                                          |                                                                                                      |
|                   | Arm Cortex R7                | 800 MHz, with VFPv3,<br>L1\$ I/D 32K/32K,<br>I/D-TCM 32K/32K,<br>lock-step                                                                     |                                                                                                      |
| Memory            | SoC Internal                 | 448KBytes System<br>RAM                                                                                                                        |                                                                                                      |
|                   | DDR                          | 2 GBytes (6.4 GBytes/s)<br>DDR3L-1600, 32-bit<br>wide                                                                                          |                                                                                                      |
|                   | HyperFlash<br>(bootable)     | 64 MiBytes Hyper Flash<br>(RPC, reduced<br>pin-count)<br>(512 Mbits, 160 MHz,<br>320 MBytes/s)                                                 | alternatively to on-board Hyper/QSPI flash memory: 2ch QSPI (max. 80 MHz, 80 MBytes/s)               |
|                   | QSPI Flash<br>(bootable)     | 64MiBytes QSPI (512<br>Mbits, 80 MHz, 80<br>MBytes/s)                                                                                          |                                                                                                      |
|                   | еММС                         | 32GiBytes eMMC<br>(HS200) [available only<br>for PCB V3.00 and later]                                                                          | available                                                                                            |
|                   | Parallel SRAM/ROM (bootable) | -                                                                                                                                              | Available (shared with many other functions)                                                         |
| Video out         | HDMI                         | no native HDMI; derived<br>from LVDS by converter<br>HDMI connector (type<br>A, 19 pins)<br>HDMI 1.4, up to<br>1080p60, 165 MHz, (no<br>audio) | alternatively to on-board connector (shared with trace and LVDI)                                     |
|                   | RGB (parallel)               | -                                                                                                                                              | RGB888 (shared with many other functions)                                                            |
|                   | LVDS                         | -                                                                                                                                              | 1 channel (4+1CLK differential pairs)<br>TIA/EIA-644, max 148.5 MHz,<br>(shared with trace and HDMI) |

| Video in    | Serial         | -                                                             | MIPI-CSI2, 1 channel (4-lanes)                                     |
|-------------|----------------|---------------------------------------------------------------|--------------------------------------------------------------------|
|             |                |                                                               | VC/DT supported, up to 1.5Gbps/lane                                |
|             | Parallel       | -                                                             | 2 channels, RGB/YCbCr/Raw, max<br>100 MHz                          |
|             |                |                                                               | (shared with many other functions)                                 |
| Interfaces  | EthrnetAVB     | PHY + RJ45 connector<br>(100/1000)                            | alternatively to on-board PHY:<br>RGMII V1.3 interface (2.5V)      |
|             | SCIF           | 1 channel via<br>Mini-USB-B (via FT232<br>USB-to-UART bridge) | up to 3 additional channels (shared) (on-board channel optionally) |
|             | HSCIF          | -                                                             | up to 4 channels (shared)                                          |
|             | MSIOF (SPI)    | -                                                             | up to 3 channels (SPI/IIS,<br>master/slave, 66 MHz) (shared)       |
|             | CAN-FD         | -                                                             | up to 2 channels, 8Mbps (shared)                                   |
|             | 12C            | For on-board peripherals                                      | up to 5 channels, 400kHz, master/slave (shared)                    |
|             | DigRF          | -                                                             | available                                                          |
| Timer       | PWM            | -                                                             | Up to 5 channels (shared)                                          |
| HMI         | output         | 3 LEDs at GPIOs                                               | -                                                                  |
|             | input          | 4 DIP-switches at GPIOs                                       | -                                                                  |
| ADC         |                | -                                                             | 8 channels, 12-bit                                                 |
| GPIOs       |                | -                                                             | 14 GPIOs by default, up to 105 GPIOs (shared)                      |
| Reset       |                | Reset button (and LED)                                        | Input and output                                                   |
| Power       |                | 5V/3A input                                                   | Power-up/down signals                                              |
|             |                | PMIC for all required voltages (OTP)                          | Power-good status                                                  |
|             |                | Power button                                                  |                                                                    |
| Boot Source |                | HyperFlash, QSPI,<br>SCIF, JTAG debugger                      | QSPI Flash, SCIF, JTAG debugger, parallel ROM                      |
| Debug IF    | JTAG debug     | 20-pin (2.54mm)<br>Arm_EML<br>("Lauterbach")                  | available                                                          |
|             | JTAG trace     | EMT-A53-16K/R7-4K                                             | available                                                          |
|             | Parallel trace | On-board connector for LVDS pod (shared with LVDS)            | Available (shared with LVDS and HDMI)                              |
| Clocks      |                | All necessary clocks on-board                                 | -                                                                  |
| Mode        |                | Can be configured by CPLD, DIPSW, USB or software             | -                                                                  |
| Cooling     |                | Heat-sink and fan                                             | -                                                                  |

| Expansion  | -                                             | CoM Express connector (440-pin) backwards-compatible to R-Car スタータキット Premier(R-Car H3搭載) |
|------------|-----------------------------------------------|-------------------------------------------------------------------------------------------|
| Interrupts | -                                             | NMI, IRQ on GPIOs                                                                         |
| Size       | 95 x 95 mm (equivalent to CoM Express type 6) | -                                                                                         |
| SoC        | Soldered                                      | -                                                                                         |

<sup>\*</sup> Arm、Cortex は Arm Limited の登録商標または商標です。本リリース中の製品名やサービス名は全てそれぞれの所有者に属する商標または登録商標です。