X9250 Low Noise/Low Power/SPI Bus/256 Taps Quad Digitally Controlled Potentiometers (XDCP™) FN8165 Rev.3.00 August 29, 2006 #### **FEATURES** - · Four potentiometers in one package - 256 resistor taps/pot 0.4% resolution - · SPI serial interface - Wiper resistance, 40 $\Omega$ typical @ V<sub>CC</sub> = 5V - Four nonvolatile data registers for each pot - · Nonvolatile storage of wiper position - Standby current < 5µA max (total package)</li> - Power supplies - $-V_{CC} = 2.7V \text{ to } 5.5V$ - -V+ = 2.7V to 5.5V - -V- = -2.7V to -5.5V - 100k $\Omega$ , 50k $\Omega$ total pot resistance - · High reliability - —Endurance 100,000 data changes per bit per register - -Register data retention 100 years - 24 Ld SOIC, 24 Ld TSSOP - Dual supply version of X9251 - Pb-free plus anneal available (RoHS compliant) #### **DESCRIPTION** The X9250 integrates 4 digitally controlled potentiometers (XDCP) on a monolithic CMOS integrated circuit. The digitally controlled potentiometer is implemented using 255 resistive elements in a series array. Between each element are tap points connected to the wiper terminal through switches. The position of the wiper on the array is controlled by the user through the SPI bus interface. Each potentiometer has associated with it a volatile Wiper Counter Register (WCR) and 4 nonvolatile Data Registers (DR0:DR3) that can be directly written to and read by the user. The contents of the WCR controls the position of the wiper on the resistor array though the switches. Power up recalls the contents of DR0 to the WCR. The XDCP can be used as a three-terminal potentiometer or as a two-terminal variable resistor in a wide variety of applications including control, parameter adjustments, and signal processing. #### **BLOCK DIAGRAM** # **Ordering Information** | PART NUMBER | PART<br>MARKING | V <sub>CC</sub> LIMITS (V) | POTENTIOMETER ORGANIZATION (kΩ) | TEMP. RANGE<br>(°C) | PACKAGE | PKG. DWG. # | |----------------------------|-----------------|----------------------------|---------------------------------|---------------------|-----------------------------------|-------------| | X9250TS24I | X9250TS I | 5 ±10% | 100 | -40 to +85 | 24 Ld SOIC (300 mil) | M24.3 | | X9250TS24IZ (Note) | X9250TS ZI | | | -40 to +85 | 24 Ld SOIC (300 mil)<br>(Pb-free) | M24.3 | | X9250TV24I | X9250TV I | | | -40 to +85 | 24 Ld TSSOP<br>(4.4mm) | MDP0044 | | X9250TV24IZ (Note) | X9250TV ZI | | | -40 to +85 | 24 Ld TSSOP<br>(4.4mm) (Pb-free) | MDP0044 | | X9250US24 | X9250US | | 50 | 0 to +70 | 24 Ld SOIC (300 mil) | M24.3 | | X9250US24Z (Note) | X9250US Z | | | 0 to +70 | 24 Ld SOIC (300 mil)<br>(Pb-free) | M24.3 | | X9250US24I | X9250US I | | | -40 to +85 | 24 Ld SOIC (300 mil) | M24.3 | | X9250US24IZ (Note) | X9250US ZI | | | -40 to +85 | 24 Ld SOIC (300 mil)<br>(Pb-free) | M24.3 | | X9250UV24I | X9250UV I | | | -40 to +85 | 24 Ld TSSOP<br>(4.4mm) | MDP0044 | | X9250UV24IZ (Note) | X9250UV ZI | | | -40 to +85 | 24 Ld TSSOP<br>(4.4mm) (Pb-free) | MDP0044 | | X9250TS24-2.7 | X9250TS F | -2.7 to 5.5 | 100 | 0 to +70 | 24 Ld SOIC (300 mil) | M24.3 | | X9250TS24Z-2.7 (Note) | X9250TS ZF | | | 0 to +70 | 24 Ld SOIC (300 mil)<br>(Pb-free) | M24.3 | | X9250TS24I-2.7* | X9250TS G | | | -40 to +85 | 24 Ld SOIC (300 mil) | M24.3 | | X9250TS24IZ-2.7*<br>(Note) | X9250TS ZG | | | -40 to +85 | 24 Ld SOIC (300 mil)<br>(Pb-free) | M24.3 | | X9250TV24I-2.7 | X9250TV G | | | -40 to +85 | 24 Ld TSSOP<br>(4.4mm) | MDP0044 | | X9250TV24IZ-2.7 (Note) | X9250TV ZG | | | -40 to +85 | 24 Ld TSSOP<br>(4.4mm) (Pb-free) | MDP0044 | | X9250US24-2.7* | X9250US F | | 50 | 0 to +70 | 24 Ld SOIC (300 mil) | M24.3 | | X9250US24Z-2.7* (Note) | X9250US ZF | | | 0 to +70 | 24 Ld SOIC (300 mil)<br>(Pb-free) | M24.3 | | X9250US24I-2.7 | X9250US G | | | -40 to +85 | 24 Ld SOIC (300 mil) | M24.3 | | X9250US24IZ-2.7 (Note) | X9250US ZG | | | -40 to +85 | 24 Ld SOIC (300 mil)<br>(Pb-free) | M24.3 | | X9250UV24-2.7 | X9250UV F | | | 0 to +70 | 24 Ld TSSOP<br>(4.4mm) | MDP0044 | | X9250UV24Z-2.7 (Note) | X9250UV ZF | | | 0 to +70 | 24 Ld TSSOP<br>(4.4mm) (Pb-free) | MDP0044 | | X9250UV24I-2.7 | X9250UV G | | | -40 to +85 | 24 Ld TSSOP<br>(4.4mm) | MDP0044 | | X9250UV24IZ-2.7 (Note) | X9250UV ZG | | | -40 to +85 | 24 Ld TSSOP<br>(4.4mm) (Pb-free) | MDP0044 | <sup>\*</sup>Add "T1" suffix for tape and reel. NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. #### PIN DESCRIPTIONS ### Serial Output (SO) SO is a serial data output pin. During a read cycle, data is shifted out on this pin. Data is clocked out by the falling edge of the serial clock. ### **Serial Input** SI is the serial data input pin. All opcodes, byte addresses and data to be written to the pots and pot registers are input on this pin. Data is latched by the rising edge of the serial clock. ### Serial Clock (SCK) The SCK input is used to clock data into and out of the X9250. ## Chip Select (CS) When $\overline{\text{CS}}$ is HIGH, the X9250 is deselected and the SO pin is at high impedance, and (unless an internal write cycle is underway) the device will be in the standby state. $\overline{\text{CS}}$ LOW enables the X9250, placing it in the active power mode. It should be noted that after a power-up, a HIGH to LOW transition on $\overline{\text{CS}}$ is required prior to the start of any operation. ## Hold (HOLD) HOLD is used in conjunction with the $\overline{CS}$ pin to select the device. Once the <u>part</u> is selected and a serial sequence is underway, HOLD may be used to pause the serial communication with the controller without resetting the serial sequence. To pause, HOLD must be brought LOW while SCK is LOW. To resume communication, HOLD is brought HIGH, again while SCK is LOW. If the pause feature is not used, HOLD should be held HIGH at all times. #### Device Address $(A_0 - A_1)$ The address inputs are used to set the least significant 2 bits of the 8-bit slave address. A match in the slave address serial data stream must be made with the address input in order to initiate communication with the X9250. A maximum of 4 devices may occupy the SPI serial bus. #### **Potentiometer Pins** ### $V_{H}/R_{H}$ ( $V_{H0}/R_{H0} - V_{H3}/R_{H3}$ ), $V_{L}/R_{L}$ ( $V_{L0}/R_{L0} - V_{L3}/R_{L3}$ ) The $R_H$ and $R_L$ pins are equivalent to the terminal connections on a mechanical potentiometer. ### $V_W/R_W (V_{W0}/R_{W0} - V_{W3}/R_{W3})$ The wiper pins are equivalent to the wiper terminal of a mechanical potentiometer. ## Hardware Write Protect Input (WP) The WP pin when LOW prevents nonvolatile writes to the Data Registers. #### Analog Supplies (V+, V-) The analog supplies V+, V- are the supply voltages for the XDCP analog section. #### PIN CONFIGURATION ### **PIN NAMES** | Symbol | Description | |--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | SCK | Serial Clock | | SI, SO | Serial Data | | A <sub>0</sub> -A <sub>1</sub> | Device Address | | V <sub>H0</sub> /R <sub>H0</sub> _V <sub>H3</sub> /R <sub>H3</sub> ,<br>V <sub>L0</sub> /R <sub>L0</sub> _V <sub>L3</sub> /R <sub>L3</sub> | Potentiometer Pins (terminal equivalent) | | V <sub>W0</sub> /R <sub>W0</sub> _V <sub>W3</sub> /R <sub>W3</sub> | Potentiometer Pins (wiper equivalent) | | WP | Hardware Write Protection | | V+,V- | Analog Supplies | | V <sub>CC</sub> | System Supply Voltage | | $V_{SS}$ | System Ground | | NC | No Connection | #### **DEVICE DESCRIPTION** #### Serial Interface The X9250 supports the SPI interface hardware conventions. The device is accessed via the SI input with data clocked in on the rising SCK. $\overline{\text{CS}}$ must be LOW and the $\overline{\text{HOLD}}$ and $\overline{\text{WP}}$ pins must be HIGH during the entire operation. The SO and SI pins can be connected together, since they have three state outputs. This can help to reduce system pin count. ### **Array Description** The X9250 is comprised of four resistor arrays. Each array contains 255 discrete resistive segments that are connected in series. The physical ends of each array are equivalent to the fixed terminals of a mechanical potentiometer ( $V_H/R_H$ and $V_I/R_I$ inputs). At both ends of each array and between each resistor segment is a CMOS switch connected to the wiper $(V_W/R_W)$ output. Within each individual array only one switch may be turned on at a time. These switches are controlled by a Wiper Counter Register (WCR). The 8 bits of the WCR are decoded to select, and enable, one of 256 switches. ### Wiper Counter Register (WCR) The X9250 contains four Wiper Counter Registers, one for each XDCP potentiometer. The WCR is equivalent to a serial-in, parallel-out register/counter with its outputs decoded to select one of 256 switches along its resistor array. The contents of the WCR can be altered in four ways: it may be written directly by the host via the write Wiper Counter Register instruction (serial load); it may be written indirectly by transferring the contents of one of four associated Data Registers via the XFR Data Register or Global XFR Data Register instructions (parallel load); it can be modified one step at a time by the increment/decrement instruction. Finally, it is loaded with the contents of its Data Register zero (DR0) upon power-up. The Wiper Counter Register is a volatile register; that is, its contents are lost when the X9250 is powered-down. Although the register is automatically loaded with the value in R0 upon power-up, this may be different from the value present at power-down. #### **Data Registers** Each potentiometer has four 8-bit nonvolatile Data Registers. These can be read or written directly by the host. Data can also be transferred between any of the four Data Registers and the associated Wiper Counter Register. All operations changing data in one of the Data Registers is a nonvolatile operation and will take a maximum of 10ms. If the application does not require storage of multiple settings for the potentiometer, the Data Registers can be used as regular memory locations for system parameters or user preference data. #### **Data Register Detail** | (MSB) | | | | | | | (LSB) | |-------|----|----|----|----|----|----|-------| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | NV Figure 1. Detailed Potentiometer Block Diagram #### Write in Process The contents of the Data Registers are saved to nonvolatile memory when the $\overline{CS}$ pin goes from LOW to HIGH after a complete write sequence is received by the device. The progress of this internal write operation can be monitored by a write in process bit (WIP). The WIP bit is read with a read status command. #### **INSTRUCTIONS** #### Identification (ID) Byte The first byte sent to the X9250 from the host, following a $\overline{CS}$ going HIGH to LOW, is called the Identification byte. The most significant four bits of the slave address are a device type identifier, for the X9250 this is fixed as 0101[B] (refer to Figure 2). The two least significant bits in the ID byte select one of four devices on the bus. The physical device address is defined by the state of the $A_0$ - $A_1$ input pins. The X9250 compares the serial data stream with the address input state; a successful compare of both address bits is required for the X9250 to successfully continue the command sequence. The $A_0$ - $A_1$ inputs can be actively driven by CMOS input signals or tied to $V_{CC}$ or $V_{SS}$ . The remaining two bits in the slave byte must be set to 0. The four high order bits of the instruction byte specify the operation. The next two bits $(R_1 \text{ and } R_0)$ select one of the four registers that is to be acted upon when a Figure 2. Identification Byte Format ### **Instruction Byte** The next byte sent to the X9250 contains the instruction and register pointer information. The four most significant bits are the instruction. The next four bits point to one of the four pots and, when applicable, they point to one of four associated registers. The format is shown below in Figure 3. Figure 3. Instruction Byte Format register oriented instruction is issued. The last two bits (P1 and $P_0$ ) selects which one of the four potentiometers is to be affected by the instruction. Four of the ten instructions are two bytes in length and end with the transmission of the instruction byte. These instructions are: - XFR Data Register to Wiper Counter Register—This transfers the contents of one specified Data Register to the associated Wiper Counter Register. - XFR Wiper Counter Register to Data Register—This transfers the contents of the specified Wiper Counter Register to the specified associated Data Register. - Global XFR Data Register to Wiper Counter Regiter— This transfers the contents of all specified Data Registers to the associated Wiper Counter Registers. - Global XFR Wiper Counter Register to Data Regiter— This transfers the contents of all Wiper Counter Registers to the specified associated Data Registers. The basic sequence of the two byte instructions is illustrated in Figure 4. These two-byte instructions exchange data between the WCR and one of the Data Registers. A transfer from a Data Register to a WCR is essentially a write to a static RAM, with the static RAM controlling the wiper position. The response of the wiper to this action will be delayed by two A transfer from the WCR (current wiper position), to a Data Register is a write to nonvolatile memory and takes a minimum of two complete. The transfer can occur between one of the four potentiometers and one of its associated registers; or it may occur globally, where the transfer occurs between all potentiometers and one associated register. Five instructions require a three-byte sequence to complete. These instructions transfer data between the host and the X9250; either between the host and one of the data registers or directly between the host and the Wiper Counter Register. These instructions are: - Read Wiper Counter Register—read the current wiper position of the selected pot, - Write Wiper Counter Register—change current wiper position of the selected pot, - Read Data Register—read the contents of the selected data register; - Write Data Register—write a new value to the selected data register. - Read Status—This command returns the contents of the WIP bit which indicates if the internal write cycle is in progress. The sequence of these operations is shown in Figure 5 and Figure 6. The final command is Increment/Decrement. It is different from the other commands, because it's length is indeterminate. Once the command is issued, the master can clock the selected wiper up and/or down in one resistor segment steps; thereby, providing a fine tuning capability to the host. For each SCK clock pulse ( $t_{HIGH}$ ) while SI is HIGH, the selected wiper will move one resistor segment towards the $V_H/R_H$ terminal. Similarly, for each SCK clock pulse while SI is LOW, the selected wiper will move one resistor segment towards the $V_L/R_L$ terminal. A detailed illustration of the sequence and timing for this operation are shown in Figure 7 and Figure 8. Figure 4. Two-Byte Instruction Sequence Figure 5. Three-Byte Instruction Sequence (Write) Figure 6. Three-Byte Instruction Sequence (Read) Figure 7. Increment/Decrement Instruction Sequence Figure 8. Increment/Decrement Timing Limits **Table 1. Instruction Set** | | | | In | stru | ction | Set | | | | |-------------------------------------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | Instruction | l <sub>3</sub> | l <sub>2</sub> | l <sub>1</sub> | I <sub>0</sub> | R <sub>1</sub> | R <sub>0</sub> | P <sub>1</sub> | P <sub>0</sub> | Operation | | Read Wiper Counter<br>Register | 1 | 0 | 0 | 1 | 0 | 0 | P <sub>1</sub> | P <sub>0</sub> | Read the contents of the Wiper Counter<br>Register pointed to by P <sub>1</sub> - P <sub>0</sub> | | Write Wiper Counter<br>Register | 1 | 0 | 1 | 0 | 0 | 0 | P <sub>1</sub> | P <sub>0</sub> | Write new value to the Wiper Counter Register pointed to by P <sub>1</sub> - P <sub>0</sub> | | Read Data Register | 1 | 0 | 1 | 1 | R <sub>1</sub> | R <sub>0</sub> | P <sub>1</sub> | P <sub>0</sub> | Read the contents of the Data Register pointed to by $P_1$ - $P_0$ and $P_1$ - $P_0$ | | Write Data Register | 1 | 1 | 0 | 0 | R <sub>1</sub> | R <sub>0</sub> | P <sub>1</sub> | P <sub>0</sub> | Write new value to the Data Register pointed to by $P_1$ - $P_0$ and $R_1$ - $R_0$ | | XFR Data Register to<br>Wiper Counter Register | 1 | 1 | 0 | 1 | R <sub>1</sub> | R <sub>0</sub> | P <sub>1</sub> | P <sub>0</sub> | Transfer the contents of the Data Register pointed to by $R_1$ - $R_0$ to the Wiper Counter Register pointed to by $P_1$ - $P_0$ | | XFR Wiper Counter<br>Register to Data Register | 1 | 1 | 1 | 0 | R <sub>1</sub> | R <sub>0</sub> | P <sub>1</sub> | P <sub>0</sub> | Transfer the contents of the Wiper Counter Register pointed to by $P_1$ - $P_0$ to the Register pointed to by $R_1$ - $R_0$ | | Global XFR Data Register to Wiper Counter Register | 0 | 0 | 0 | 1 | R <sub>1</sub> | R <sub>0</sub> | 0 | 0 | Transfer the contents of the Data Registers pointed to by R <sub>1</sub> - R <sub>0</sub> of all four pots to their respective Wiper Counter Register | | Global XFR Wiper Counter<br>Register to Data Register | 1 | 0 | 0 | 0 | R <sub>1</sub> | R <sub>0</sub> | 0 | 0 | Transfer the contents of all Wiper Counter<br>Registers to their respective data Registers<br>pointed to by R <sub>1</sub> - R <sub>0</sub> of all four pots | | Increment/Decrement<br>Wiper Counter Register | 0 | 0 | 1 | 0 | 0 | 0 | P <sub>1</sub> | P <sub>0</sub> | Enable Increment/decrement of the Wiper Counter Register pointed to by P <sub>1</sub> - P <sub>0</sub> | | Read Status (WIP bit) | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | Read the status of the internal write cycle, by checking the WIP bit. | #### **Instruction Format** Notes: (1) "A1 $\sim$ A0": stands for the device addresses sent by the master. - (2) WPx refers to wiper position data in the Counter Register - (2) "I": stands for the increment operation, SI held HIGH during active SCK phase (high). - (3) "D": stands for the decrement operation, SI held LOW during active SCK phase (high). ## Read Wiper Counter Register(WCR) | | de | vic | e ty | ре | | de | vice | | in | stru | ıctic | on | | W | CR | | | | wip | er p | osi | tion | | | | |-----------------|----|-----|-------|----|---|-----|--------|--------|----|------|-------|----|---|-----|--------|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|----------------| | CS | | den | tifie | r | а | ddr | esse | es | | opc | ode | • | а | ddr | esse | es | (5 | sen | t by | X9 | 250 | on ( | SC | )) | CS | | Falling<br>Edge | 0 | 1 | 0 | 1 | 0 | 0 | A<br>1 | A<br>0 | 1 | 0 | 0 | 1 | 0 | 0 | P<br>1 | P<br>0 | W<br>P<br>7 | W<br>P<br>6 | W<br>P<br>5 | W<br>P<br>4 | W<br>P<br>3 | W<br>P<br>2 | W<br>P<br>1 | W<br>P<br>0 | Rising<br>Edge | ### Write Wiper Counter Register (WCR) | | de | vic | e ty | ре | | de | vice | | in | stru | ıctic | n | | W | CR | | | | D | ata | Ву | te | | | | |-----------------|----|-----|-------|----|---|-----|--------|--------|----|------|-------|---|---|------|--------|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|----------------| | CS | ic | den | tifie | r | а | ddr | esse | es | | opc | ode | ; | а | ıddr | esse | es | | (se | nt b | у⊢ | lost | on | SI) | | CS | | Falling<br>Edge | 0 | 1 | 0 | 1 | 0 | 0 | A<br>1 | A<br>0 | 1 | 0 | 1 | 0 | 0 | 0 | P<br>1 | P<br>0 | W<br>P<br>7 | W<br>P<br>6 | W<br>P<br>5 | W<br>P<br>4 | W<br>P<br>3 | W<br>P<br>2 | W<br>P<br>1 | W<br>P<br>0 | Rising<br>Edge | ### Read Data Register (DR) | <del>CS</del> | | | e ty<br>tifie | • | а | | vice<br>esse | | | stru<br>opc | | | | | d Wo | _ | | sent | | | By1<br>250 | | sc | )) | CS | |-----------------|---|---|---------------|---|---|---|--------------|--------|---|-------------|---|---|--------|--------|--------|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|----------------| | Falling<br>Edge | 0 | 1 | 0 | 1 | 0 | 0 | A<br>1 | A<br>0 | 1 | 0 | 1 | 1 | R<br>1 | R<br>0 | P<br>1 | P<br>0 | W<br>P<br>7 | W<br>P<br>6 | W<br>P<br>5 | W<br>P<br>4 | W<br>P<br>3 | W<br>P<br>2 | W<br>P<br>1 | W<br>P<br>0 | Rising<br>Edge | ## Write Data Register (DR) | <u>cs</u> | | vice<br>den | , | • | а | | vice<br>ess | | | | ode | | | | d W | | | (seı | | | Byt<br>ost | | SI) | | <del>CS</del> | HIGH-VOLTAGE | |-----------------|---|-------------|---|---|---|---|-------------|--------|---|---|-----|---|--------|--------|--------|--------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|----------------|--------------| | Falling<br>Edge | 0 | 1 | 0 | 1 | 0 | 0 | A<br>1 | A<br>0 | 1 | 1 | 0 | 0 | R<br>1 | R<br>0 | P<br>1 | P<br>0 | W<br>P<br>7 | W<br>P<br>6 | W<br>P<br>5 | W<br>P<br>4 | W<br>P<br>3 | W<br>P<br>2 | W<br>P<br>1 | W<br>P<br>0 | Rising<br>Edge | WRITE CYCLE | ### Transfer Data Register (DR) to Wiper Counter Register (WCR) | CS<br>Falling | | | e ty<br>tifie | • | а | | vice<br>esse | | | | ode | | | | d WC | | CS<br>Rising | |---------------|---|---|---------------|---|---|---|--------------|--------|---|---|-----|---|----|----|------|----|--------------| | Edge | 0 | 1 | 0 | 1 | 0 | 0 | A<br>1 | A<br>0 | 1 | 1 | 0 | 1 | R1 | R0 | P1 | P0 | Edge | ## Transfer Wiper Counter Register (WCR) to Data Register (DR) | | de | vic | e ty | ре | | de | vice | | in | stru | ictio | on | DF | and | d W | CR | | | |---------------|----|-----|-------|----|---|-----|--------|--------|----|------|-------|----|--------|--------|--------|--------|--------------|--------------| | CS<br>Falling | į | den | tifie | r | а | ddr | esse | es | • | орс | ode | ) | а | ddre | esse | s | CS<br>Rising | HIGH-VOLTAGE | | Edge | 0 | 1 | 0 | 1 | 0 | 0 | A<br>1 | A<br>0 | 1 | 1 | 1 | 0 | R<br>1 | R<br>0 | P<br>1 | P<br>0 | Edge | WRITE CYCLE | ## Increment/Decrement Wiper Counter Register (WCR) | CS<br>Falling | | | e ty<br>tifie | • | | | vice<br>esse | | | stru<br>opc | | | a | | CR<br>esse | es | | | | | nent<br>n SI) | | CS<br>Rising | |---------------|---|---|---------------|---|---|---|--------------|--------|---|-------------|---|---|---|---|------------|--------|-----|-----|--|--|---------------|-----|--------------| | Edge | 0 | 1 | 0 | 1 | 0 | 0 | A<br>1 | A<br>0 | 0 | 0 | 1 | 0 | Х | Х | P<br>1 | P<br>0 | I/D | I/D | | | I/D | I/D | Edge | ### Global Transfer Data Register (DR) to Wiper Counter Register (WCR) | CS<br>Falling | | | e ty<br>tifie | • | | | /ice<br>esse | | | | ictic<br>ode | | a | D<br>ddre | • • | es | CS<br>Rising | |---------------|---|---|---------------|---|---|---|--------------|--------|---|---|--------------|---|--------|-----------|-----|----|--------------| | Edge | 0 | 1 | 0 | 1 | 0 | 0 | A<br>1 | A<br>0 | 0 | 0 | 0 | 1 | R<br>1 | R<br>0 | 0 | 0 | Edge | # Global Transfer Wiper Counter Register (WCR) to Data Register (DR) | CS<br>Falling | | | e ty<br>tifie | • | | dev<br>ddre | | | | stru<br>opc | | | ac | D<br>ddre | R<br>esse | es | CS<br>Rising | HIGH-VOLTAGE | |---------------|---|---|---------------|---|---|-------------|--------|--------|---|-------------|---|---|--------|-----------|-----------|----|--------------|--------------| | Edge | 0 | 1 | 0 | 1 | 0 | 0 | A<br>1 | A<br>0 | 1 | 0 | 0 | 0 | R<br>1 | R<br>0 | 0 | 0 | Edge | WRITE CYCLE | ### **Read Status** | CS | | | e ty<br>tifie | • | | | /ice<br>esse | | | | ode | | | | | | (8 | sent | | ata<br>X9 | , | 0 on SO) | | | <u>CS</u> | |-----------------|---|---|---------------|---|---|---|--------------|--------|---|---|-----|---|---|---|---|---|----|------|---|-----------|---|----------|---|-------------|----------------| | Falling<br>Edge | 0 | 1 | 0 | 1 | 0 | 0 | A<br>1 | A<br>0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | W<br>I<br>P | Rising<br>Edge | #### **ABSOLUTE MAXIMUM RATINGS** | Temperature under bias | 65 to +135°C | |------------------------------------------------|--------------| | Storage temperature | 65 to +150°C | | Voltage on SCK, SCL or any address i | nput | | with respect to V <sub>SS</sub> | 1V to +7V | | Voltage on V+ (referenced to V <sub>SS</sub> ) | 10V | | Voltage on V- (referenced to V <sub>SS</sub> ) | 10V | | (V+) - (V-) | 12V | | Any V <sub>H</sub> /R <sub>H</sub> | V+ | | Any V <sub>L</sub> /R <sub>L</sub> | V- | | Lead temperature (soldering, 10s) | +300°C | | I <sub>W</sub> (10s) | ±15mA | #### COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### RECOMMENDED OPERATING CONDITIONS | Temp | Min. | Max. | |------------|-------|-------| | Commercial | 0°C | +70°C | | Industrial | -40°C | +85°C | | Device | Supply Voltage (V <sub>CC</sub> ) Limits <sup>(4)</sup> | |-----------|---------------------------------------------------------| | X9250 | 5V ±10% | | X9250-2.7 | 2.7V to 5.5V | ### POTENTIOMETER CHARACTERISTICS (Over recommended operating conditions unless otherwise stated.) | | | | | Lin | nits | | | |------------------------------------------------|----------------------------------------|-----------------------------------------|------|----------|------|-------------------|---------------------------------------------------------| | Symbol | Parame | ter | Min. | Тур. | Max. | Unit | Test Conditions | | | End to end resistance | e tolerance | | | ±20 | % | | | | Power rating | | | | 50 | mW | +25°C, each pot | | I <sub>W</sub> | Wiper current | | | ±7.5 | mA | | | | R <sub>W</sub> | Wiper resistance | | | 150 | 250 | Ω | Wiper current = ± 1mA | | Vv+ | Voltage on V+ pin | X9250 | +4.5 | | +5.5 | V | | | | | X9250-2.7 | +2.7 | | +5.5 | | | | Vv- | Voltage on V- pin | X9250 | -5.5 | | -4.5 | V | | | | | X9250-2.7 | -5.5 | | -2.7 | | | | V <sub>TERM</sub> | Voltage on any V <sub>H</sub> /R | H or V <sub>L</sub> /R <sub>L</sub> pin | V- | | V+ | V | | | | Noise | | | -120 | | dBV | Ref: 1kHz | | | Resolution (4) | | | 0.6 | | % | | | | Absolute linearity (1) | | | | ±1 | MI <sup>(3)</sup> | V <sub>w(n)(actual)</sub> - V <sub>w(n)(expected)</sub> | | | Relative linearity (2) | | | | ±0.6 | MI <sup>(3)</sup> | $V_{w(n + 1 - [V_{w(n) + MI}]}$ | | | Temperature coefficie | ent of R <sub>TOTAL</sub> | | ±300 | | ppm/°C | | | | Ratiometric Temperature<br>Coefficient | | | | ±20 | ppm/°C | | | C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub> | Potentiometer Capac | itances | | 10/10/25 | | pF | See Circuit #3 | **Notes:** (1) Absolute linearity is utilized to determine actual wiper voltage versus expected voltage as determined by wiper position when used as a potentiometer. - (3) MI = RTOT/255 or $(V_H/R_H V_L/R_L)/255$ , single pot - (4) Individual array resolutions. <sup>(2)</sup> Relative linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potentiometer. It is a measure of the error in step size. ### **D.C. OPERATING CHARACTERISTICS** (Over the recommended operating conditions unless otherwise specified.) | | | | Li | mits | | | |------------------|----------------------------------------------------|-----------------------|------|-----------------------|------|-----------------------------------------------------------------------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | | I <sub>CC1</sub> | V <sub>CC</sub> supply current (active) | | | 400 | μA | f <sub>SCK</sub> = 2MHz, SO = Open,<br>Other Inputs = V <sub>SS</sub> | | I <sub>CC2</sub> | V <sub>CC</sub> supply current (nonvolatile write) | | | 1 | mA | f <sub>SCK</sub> = 2MHz, SO = Open,<br>Other Inputs = V <sub>SS</sub> | | I <sub>SB</sub> | V <sub>CC</sub> current (standby) | | | 5 | μA | SCK = SI = V <sub>SS</sub> , Addr. = V <sub>SS</sub> | | ILI | Input leakage current | | | 10 | μA | V <sub>IN</sub> = V <sub>SS</sub> to V <sub>CC</sub> | | I <sub>LO</sub> | Output leakage current | | | 10 | μA | V <sub>OUT</sub> = V <sub>SS</sub> to V <sub>CC</sub> | | V <sub>IH</sub> | Input HIGH voltage | V <sub>CC</sub> x 0.7 | | V <sub>CC</sub> + 0.1 | V | | | V <sub>IL</sub> | Input LOW voltage | -0.5 | | V <sub>CC</sub> x 0.3 | V | | | V <sub>OL</sub> | Output LOW voltage | | | 0.4 | V | I <sub>OL</sub> = 3mA | #### **ENDURANCE AND DATA RETENTION** | Parameter | Min. | Unit | |-------------------|---------|-----------------------------------| | Minimum endurance | 100,000 | Data changes per bit per register | | Data retention | 100 | Years | #### **CAPACITANCE** | Symbol | Test | Max. | Unit | Test Conditions | |---------------------------------|---------------------------------------------|------|------|-----------------------| | C <sub>OUT</sub> <sup>(5)</sup> | Output capacitance (SO) | 8 | pF | V <sub>OUT</sub> = 0V | | C <sub>IN</sub> <sup>(5)</sup> | Input capacitance (A0, A1, SI, and SCK, CS) | 6 | pF | $V_{IN} = 0V$ | #### **POWER-UP TIMING** | Symbol | | | Max. | Unit | |-----------------------------------------------|-------------------------------------------|-----|------|--------| | t <sub>PUR</sub> (6) | Power-up to initiation of read operation | | 1 | ms | | t <sub>PUW</sub> <sup>(6)</sup> | Power-up to initiation of write operation | | 5 | ms | | t <sub>R</sub> V <sub>CC</sub> <sup>(7)</sup> | V <sub>CC</sub> power up ramp rate | 0.2 | 50 | V/msec | #### **POWER UP AND DOWN REQUIREMENT** The are no restrictions on the sequencing of the bias supplies $V_{CC}$ , $V_{+}$ , and $V_{-}$ provided that all three supplies reach their final values within 1msec of each other. At all times, the voltages on the potentiometer pins must be less than $V_{+}$ and more than $V_{-}$ . The recall of the wiper position from nonvolatile memory is not in effect until all supplies reach their final value. The $V_{CC}$ ramp rate spec is always in effect. Notes: (5) This parameter is periodically sampled and not 100% tested - (6) tpuR and tpuW are the delays required from the time the third (last) power supply (V<sub>CC</sub>, V+ or V-) is stable until the specific instruction can be issued. These parameters are periodically sampled and not 100% tested. - (7) Sample tested only. ### **A.C. TEST CONDITIONS** | Input pulse levels | V <sub>CC</sub> x 0.1 to V <sub>CC</sub> x 0.9 | |-------------------------------|------------------------------------------------| | Input rise and fall times | 10ns | | Input and output timing level | V <sub>CC</sub> x 0.5 | ### **Circuit #3 SPICE Macro Model** ### **EQUIVALENT A.C. LOAD CIRCUIT** ### **AC TIMING** | Symbol | Parameter | Min. | Max. | Unit | |------------------|-------------------------------------------------------------------------------|------|------|------| | fsck | SSI/SPI clock frequency | | 2.0 | MHz | | tcyc | SSI/SPI clock cycle time | 500 | | ns | | twH | SSI/SPI clock high time | 200 | | ns | | t <sub>WL</sub> | SSI/SPI clock low time | 200 | | ns | | tLEAD | Lead time | 250 | | ns | | t <sub>LAG</sub> | Lag time | 250 | | ns | | tsu | SI, SCK, $\overline{\text{HOLD}}$ and $\overline{\text{CS}}$ input setup time | 50 | | ns | | t <sub>H</sub> | SI, SCK, $\overline{\text{HOLD}}$ and $\overline{\text{CS}}$ input hold time | 75 | | ns | | t <sub>RI</sub> | SI, SCK, $\overline{\text{HOLD}}$ and $\overline{\text{CS}}$ input rise time | | 2 | μs | | t <sub>FI</sub> | SI, SCK, HOLD and CS input fall time | | 2 | μs | | t <sub>DIS</sub> | SO output disable Time | 0 | 500 | ns | | t <sub>V</sub> | SO output valid time | | 100 | ns | | t <sub>HO</sub> | SO output hold time | 0 | | ns | | t <sub>RO</sub> | SO output rise time | | 50 | ns | | t <sub>FO</sub> | SO output fall time | | 50 | ns | | tHOLD | HOLD time | 400 | | ns | | <sup>t</sup> HSU | HOLD setup time | 100 | | ns | | t <sub>HH</sub> | HOLD hold time | 100 | | ns | | t <sub>HZ</sub> | HOLD low to output in high Z | | 100 | ns | | t <sub>LZ</sub> | HOLD high to output in low Z | | 100 | ns | | T <sub>I</sub> | Noise suppression time constant at SI, SCK, HOLD and CS inputs | | TBD | ns | | t <sub>CS</sub> | CS deselect time | 2 | | μs | | twpasu | WP, A0 and A1 setup time | 0 | | ns | | twpah | WP, A0 and A1 hold time | 0 | | ns | ## **HIGH-VOLTAGE WRITE CYCLE TIMING** | Symbol | Parameter | Тур. | Max. | Unit | |-----------------|----------------------------------------------------|------|------|------| | t <sub>WR</sub> | High-voltage write cycle time (store instructions) | 5 | 10 | ms | ### **XDCP TIMING** | Symbol | Parameter | Min. | Max. | Unit | |------------------|-----------------------------------------------------------------------------------|------|------|------| | twrpo | Wiper response time after the third (last) power supply is stable | | 10 | μs | | t <sub>WRL</sub> | Wiper response time after instruction issued (all load instructions) | | 10 | μs | | tWRID | Wiper response time from an active SCL/SCK edge (increment/decrement instruction) | | 40 | μs | ### **SYMBOL TABLE** | WAVEFORM | INPUTS | OUTPUTS | |----------|-----------------------------------|-------------------------------------| | | Must be steady | Will be<br>steady | | | May change<br>from Low to<br>High | Will change<br>from Low to<br>High | | | May change<br>from High to<br>Low | Will change<br>from High to<br>Low | | | Don't Care:<br>Changes<br>Allowed | Changing:<br>State Not<br>Known | | | N/A | Center Line<br>is High<br>Impedance | ### **TIMING DIAGRAMS** ## **Input Timing** ## **Output Timing** ## **Hold Timing** # **XDCP Timing (for all Load Instructions)** ## **XDCP Timing (for Increment/Decrement Instruction)** ## Write Protect and Device Address Pins Timing ### **APPLICATIONS INFORMATION** ## **Basic Configurations of Electronic Potentiometers** Three terminal Potentiometer; Variable voltage divider Two terminal Variable Resistor; Variable current ## **Application Circuits** ### **Noninverting Amplifier** $V_{O} = (1+R_{2}/R_{1})V_{S}$ ### Voltage Regulator $V_O (REG) = 1.25V (1+R_2/R_1)+I_{adj} R_2$ ### Offset Voltage Adjustment ### **Comparator with Hysterisis** $$\begin{split} &V_{UL} = \{R_1/(R_1 + R_2) \ V_O(max) \\ &V_{LL} = \{R_1/(R_1 + R_2) \ V_O(min) \end{split}$$ ## **Application Circuits (continued)** #### Attenuator ## Inverting Amplifier #### Filter ## **Equivalent L-R Circuit** $$Z_{IN} = R_2 + s R_2 (R_1 + R_3) C_1 = R_2 + s Leq$$ $(R_1 + R_3) >> R_2$ $\begin{array}{l} frequency \propto R_1,\,R_2,\,C \\ amplitude \propto R_A,\,R_B \end{array}$ # Thin Shrink Small Outline Package Family (TSSOP) ### MDP0044 #### THIN SHRINK SMALL OUTLINE PACKAGE FAMILY | SYMBOL | 14 LD | 16 LD | 20 LD | 24 LD | 28 LD | TOLERANCE | |--------|-------|-------|-------|-------|-------|-------------| | Α | 1.20 | 1.20 | 1.20 | 1.20 | 1.20 | Max | | A1 | 0.10 | 0.10 | 0.10 | 0.10 | 0.10 | ±0.05 | | A2 | 0.90 | 0.90 | 0.90 | 0.90 | 0.90 | ±0.05 | | b | 0.25 | 0.25 | 0.25 | 0.25 | 0.25 | +0.05/-0.06 | | С | 0.15 | 0.15 | 0.15 | 0.15 | 0.15 | +0.05/-0.06 | | D | 5.00 | 5.00 | 6.50 | 7.80 | 9.70 | ±0.10 | | E | 6.40 | 6.40 | 6.40 | 6.40 | 6.40 | Basic | | E1 | 4.40 | 4.40 | 4.40 | 4.40 | 4.40 | ±0.10 | | е | 0.65 | 0.65 | 0.65 | 0.65 | 0.65 | Basic | | L | 0.60 | 0.60 | 0.60 | 0.60 | 0.60 | ±0.15 | | L1 | 1.00 | 1.00 | 1.00 | 1.00 | 1.00 | Reference | Rev. E 12/02 #### NOTES: - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15mm per side. - Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm per side. - 3. Dimensions "D" and "E1" are measured at dAtum Plane H. - 4. Dimensioning and tolerancing per ASME Y14.5M-1994. # Small Outline Plastic Packages (SOIC) #### NOTES: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch) - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. M24.3 (JEDEC MS-013-AD ISSUE C) 24 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE | | INCHES | | MILLIMETERS | | | |--------|----------|--------|-------------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.0926 | 0.1043 | 2.35 | 2.65 | - | | A1 | 0.0040 | 0.0118 | 0.10 | 0.30 | - | | В | 0.013 | 0.020 | 0.33 | 0.51 | 9 | | С | 0.0091 | 0.0125 | 0.23 | 0.32 | - | | D | 0.5985 | 0.6141 | 15.20 | 15.60 | 3 | | Е | 0.2914 | 0.2992 | 7.40 | 7.60 | 4 | | е | 0.05 BSC | | 1.27 BSC | | - | | Н | 0.394 | 0.419 | 10.00 | 10.65 | - | | h | 0.010 | 0.029 | 0.25 | 0.75 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 24 | | 24 | | 7 | | α | 0° | 8° | 0° | 8° | - | Rev. 1 4/06 © Copyright Intersil Americas LLC 2005-2006. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>