

### RC22112A

FemtoClock Clock Generator

### **Description**

The RC22112A is a fully integrated, low-power, highperformance clock generator.

The RC22112A is ideal for providing reference clocks for high-speed serial links up to 28Gbps Ethernet in fabric cards in data center equipment. The device is a member of Renesas' high-performance FemtoClock family.

### **Applications**

- **Switches/routers**
- Clock generation for 10 / 25 / 40 / 100 / 200 / 400 Gbps Ethernet PHYs in Switch Fabric Cards
- **Medical Imaging**
- Professional Audio and Video

### **Product Options**

- $\cdot$  10  $\times$  10  $\times$  0.9 mm 72-VFQFPN package
- 12 differential or 24 single-ended outputs

### **Block Diagram**



### **Features**

- Low power, less than 1.4W typical
- Low jitter, less than 100 fs-RMS
- PCIe Gen 1-6 CC, SRIS, and SRNS support
- Up to six fractional output dividers and 12 integer output dividers
	- Each fractional output divider is free-run and locked to APLL
- Each fractional output divider can be configured as NCO or DCO
- LVCMOS, LVPECL, LVDS, HCSL, CML, SSTL, HSTL output modes supported with programmable output swing and common mode voltage
- One crystal/XO input
- Up to nine GPIO pins programmable to device select or system monitor options
- Supports 1MHz I2C, 400kHz SMBus, or 50MHz SPI serial port
- Internal non-volatile memory (up to 16 different configurations), or external serial I2C EEPROM provide default device settings on power-up.
- 2.5V and 3.3V core and 1.8V, 2.5V, and 3.3V output operation
- -40° to +85°C industrial temperature operation

### **Typical Application Diagram**





## **Contents**







### <span id="page-3-0"></span>**1. Pin Information**

### <span id="page-3-1"></span>**1.1 Pin Assignments[1]**



### <span id="page-3-2"></span>**1.2 Pin Descriptions**

**Table 1. Pin Descriptions [1]**

| <b>Number</b> | Name                       | <b>Type</b> | <b>Description</b>                                                                                                                                                                                             |
|---------------|----------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | OSCO                       | Output      | Crystal Output. This pin should be connected to a crystal. If an<br>oscillator is connected to the OSCI pin, this pin should be left<br>unconnected.                                                           |
|               | OSCI                       | Input       | Crystal Input. Accepts a reference from a clock oscillator or a<br>fundamental mode parallel-resonant crystal.                                                                                                 |
| 3             | V <sub>DDA</sub> PDCP_XTAL | Power       | Analog power supply voltage for System Analog PLL's phase<br>detector and charge pump, as well as the oscillator circuit associated<br>with OSCI / OSCO pins. 2.5V or 3.3V operation supported. <sup>[2]</sup> |

1. Indexed signals (e.g., GPIO[5]) are not necessarily numbered sequentially (i.e., some indexes may be skipped). This is to maintain software compatibility with other members of the family of devices.



### **Table 1. Pin Descriptions [1] (Cont.)**





### **Table 1. Pin Descriptions [1] (Cont.)**





#### **Table 1. Pin Descriptions [1] (Cont.)**

1. Pull-up and pull-down refer to internal input resistors (see [Table](#page-6-4) 2, Pin Characteristics*,* for typical values).

<span id="page-6-1"></span>2. V<sub>DDA</sub> PDCP XTAL and V<sub>DDALC</sub> BG can be driven with either 2.5V or 3.3V; however, both must use the same voltage level. Register programming is required to configure the device for either 2.5V or 3.3V operation. For more information, see the *8A3xxxx Family Programming Guide*.

<span id="page-6-3"></span>3. GPIO pins can be configured via EEPROM and/or OTP with a pull-up or a pull-down. Pull-up is the default configuration.

<span id="page-6-2"></span>4. For voltages supported, see [Clock Outputs](#page-25-3).

### <span id="page-6-0"></span>**1.3 Pin Characteristics**

#### **Table 2. Pin Characteristics**

<span id="page-6-4"></span>

1. V<sub>DDO\_Qx</sub> denotes: V<sub>DDO\_Q0</sub>, V<sub>DDO\_Q1</sub>, V<sub>DDO\_Q2</sub>, V<sub>DDO\_Q3</sub>, V<sub>DDO\_Q4</sub>, V<sub>DDO\_Q5,</sub> V<sub>DDO\_Q6,</sub> V<sub>DDO\_Q7</sub>, V<sub>DDO\_Q8</sub>, V<sub>DDO\_Q9</sub>, V<sub>DDO\_Q10</sub>, or  $V<sub>DDO_Q11</sub>$ 

2. Output impedance values for the Qx / nQx outputs are provided in [Table](#page-26-2) 21.



## <span id="page-7-0"></span>**2. Specifications**

### <span id="page-7-1"></span>**2.1 Abbreviations Used**

Many signals will be concatenated for simplicity in the specification tables that follow. [Table](#page-7-3) 3 lists the abbreviations used and is referred to in footnotes for the various other tables.

<span id="page-7-3"></span>

#### **Table 3. Abbreviated Signal Names and Referenced Signal Names**

### <span id="page-7-2"></span>**2.2 Absolute Maximum Ratings**

The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the RC22112A at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions may affect device reliability.





<span id="page-7-4"></span>1. For information on the signals referenced by this abbreviation, see [Table](#page-7-3) 3.

2. This limit only applies to the OSCI input when being over-driven by an external signal. No limit is implied when this is connected directly to a crystal.



### <span id="page-8-0"></span>**2.3 Recommended Operating Conditions**

**Table 5. Recommended Operating Conditions [1]**



1. It is the user's responsibility to ensure that device junction temperature remains below the maximum allowed.

2. Measured at solder connection to Printed Circuit Board on any signal, voltage, or ePAD.

### <span id="page-8-1"></span>**2.4 Supply Voltage Characteristics**

**Table 6. Power Supply DC Characteristics [1][2]**

| Symbol                                  | <b>Parameter</b>                                                                            | <b>Test Condition</b>                                                            | <b>Minimum</b> | <b>Typical</b> | <b>Maximum</b> | Unit   |
|-----------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------|----------------|----------------|--------|
| $V_{DD\_CLK}$                           | Supply Voltage for Input<br><b>Clock Buffers and Dividers</b>                               |                                                                                  | 1.71           | $[3]$          | 3.465          | $\vee$ |
| $I_{DD\_CLKx}$ <sup>[4]</sup>           | Supply Current for V <sub>DD CLK</sub>                                                      |                                                                                  |                | $\mathbf{1}$   |                | mA     |
| V <sub>DDA_PDCP_XTAL</sub>              | Analog Supply Voltage for<br>oscillator and for APLL Phase<br>detector and Charge Pump      |                                                                                  | 2.375          | [5]            | 3.465          | $\vee$ |
|                                         | Supply Current for                                                                          | $V_{DDA\_PDCP\_XTAL} = 3.3V$                                                     |                | 48             |                | mA     |
| DDA_PDCP_XTAL                           | V <sub>DDA</sub> PDCP XTAL                                                                  | $V_{DDA}$ PDCP $XTAL = 2.5V$                                                     |                | 33             |                | mA     |
| V <sub>DDA FB</sub>                     | Analog Supply Voltage for<br><b>APLL Feedback Divider</b>                                   |                                                                                  | 1.71           | 1.8            | 1.89           | $\vee$ |
| <b>I</b> DDA_FB                         | Supply Current for V <sub>DDA FB</sub>                                                      | $V_{DDAFB}$ = 1.89V                                                              |                | 22             |                | mA     |
| V <sub>DDA</sub> _BG_LC                 | Analog Supply Voltage for<br>APLL Bandgap reference and<br><b>LC Resonator</b>              |                                                                                  | 2.375          | $[5]$          | 3.465          | V      |
| I <sub>DDA_BG_LC</sub>                  | Supply Current for                                                                          | $VDDA_BG_LC = 3.465V$                                                            |                | 125            |                | mA     |
|                                         | V <sub>DDA</sub> BG LC                                                                      | $V_{DDA BG LC} = 2.625V$                                                         |                | 88             |                | mA     |
| $V_{DD\_DIS}$                           | Digital Supply Voltage                                                                      |                                                                                  | 1.14           | [6]            | 1.89           | $\vee$ |
|                                         | Supply Current for V <sub>DD DIG</sub>                                                      | $V_{DD\; DIG} = 1.89V$                                                           |                | 190            |                | mA     |
| <b>DD_DIG</b>                           |                                                                                             | $V_{DD$ $_{DIS}}$ = 1.26V                                                        |                | 180            |                | mA     |
| V <sub>DD_GPIO_FOD</sub>                | Power Supply Voltage for<br>FOD blocks FOD 5, GPIO<br>and other status / control<br>signals |                                                                                  | 1.71           | 1.8            | 1.89           | V      |
| I <sub>DD_GPIO_FOD</sub> <sup>[7]</sup> |                                                                                             | $V_{DD}$ GPIO FOD = 1.89V<br>Base current (FOD Off)<br>I <sub>DD</sub> (FODBASE) |                | 30             |                | mA     |
|                                         | Supply Current for<br>V <sub>DD_GPIO_FOD</sub> <sup>[8]</sup>                               | Adder for FOD at<br>500MHz<br>I <sub>DD</sub> (FODPERFOD)                        |                | 27             |                | mA     |
|                                         |                                                                                             | Adder per 1MHz over<br>500MHz on FOD<br>DD(FODPERMHZ)                            |                | 0.012          |                | mA/MHz |





#### **Table 6. Power Supply DC Characteristics [1][2]**

1.  $V_{SS} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C.

2. Current consumption figures represent a worst-case consumption with all functions associated with the particular voltage supply being all enabled and running at full capacity. This information is provided to allow for design of appropriate power supply circuits that will support all possible register-based configurations for the device.

- 3. Supports  $1.8V +5\%$ ,  $2.5V +5\%$ , or  $3.3V +5\%$  operation, not a continuous range.
- 4.  $I_{DDCLK}$  denotes the current consumed by the V<sub>DD\_CLK</sub> supply voltage.
- <span id="page-9-0"></span>5. Supports 2.5V +5% or 3.3V +5% operation, not a continuous range.
- 6. Supports  $1.2V + 5\%$  or  $1.8V + 5\%$  operation, not a continuous range.
- 7. I<sub>DD\_DCO\_Qx</sub> denotes the current consumed by the appropriate V<sub>DD\_DCO\_Qx</sub> supply voltage. This is the current consumption for each  $s_{\text{up}}$  supply, not the total for all  $V_{\text{DD\_DCO\_Qx}}$ .
- 8. The I<sub>DD</sub> GPIO FOD current consumed is dependent on the number of FODs attached to the voltage rail that are supported and the frequency of operation of those FODs. For information on which FODs are supported by which power supply, see [Pin Descriptions](#page-3-2) and [Pin Characteristics.](#page-6-0) A calculation needs to be performed using the formula below, where  $f_{FOD}$  is the operating frequency of each FOD, NumFOD is the number of FODs on that supply that are enabled. Note that only the base current is needed if all FODs are disabled.

$$
I_{DD(FOD)} = I_{DD(FODBASE)} + NumFOD \times I_{DD(FODPERFOD)} + \sum_{operating DCO} (f_{FOD} - 500) \times I_{DD(FODPERMHZ)}
$$

<span id="page-9-1"></span>9. The I<sub>DDA DIA</sub> current consumed is dependent on the number of FODs attached to the voltage rail that are supported and the frequency of operation of those FODs. For information on which FODs are supported by which power supply, see [Pin Descriptions](#page-3-2) and [Pin](#page-6-0)  [Characteristics](#page-6-0). A calculation needs to be performed using the formula below, where  $f_{FOD}$  is the operating frequency of each FOD, NumFOD is the number of FODs on that supply that are enabled. Note that only the base current is needed if all FODs are disabled.

$$
I_{DD(DIA)} = I_{DD(DIABASE)} + NumFOD \times I_{DD(DIAPERFOD)} + \sum_{operatingDCO} (f_{FOD} - 500) \times I_{DD(DIAPERMHZ)}
$$

- 10. V<sub>DDA\_DIA\_FOD\_B</sub> consumes higher current than V<sub>DDA\_DIA\_FOD\_A</sub> because it has some additional circuitry, besides the FODs on it. 11. For information on the signals referenced by this abbreviation, see [Table](#page-7-3) 3.
- 12. Currents for the outputs are shown in [Table](#page-10-0) 7 or [Table](#page-10-1) 8 as appropriate for the mode the individual output is operating in.

<span id="page-10-0"></span>

#### **Table 7. Output Supply Current (Output Configured as Differential) [1][2][3]**

1. Output current consumption is not affected by any of the core device power supply voltage levels.

2. Internal dynamic switching current at maximum  $f_{\text{OUT}}$  is included.

3. V<sub>DDO\_Qx</sub> = 3.3V  $\pm$ 5% or 2.5V  $\pm$ 5%, or 1.8V  $\pm$ 5%, V<sub>SS</sub> = 0V, T<sub>A</sub> = -40°C to 85°C.

4. Refers to the output voltage (swing) setting programed into device registers for each output.

5.  $I_{DDO-Qx}$  denotes the current consumed by each V<sub>DDO Qx</sub> supply.

6. Measured with outputs unloaded.

7. For information on the signals referenced by this abbreviation, see [Table](#page-7-3) 3.

<span id="page-10-1"></span>

#### **Table 8. Output Supply Current (Output Configured as LVCMOS) [1][2][3]**

1. Output current consumption is not affected by any of the core device power supply voltage levels.

2. Internal dynamic switching current at maximum  $f_{\text{OUT}}$  is included.

3.  $V_{SS} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C.

4. Refers to the LVCMOS output drive strength (termination) setting programed into device registers for each output.

5.  $I_{DDO-Qx}$  denotes the current consumed by each V<sub>DDO-Qx</sub> supply.

6. Measured with outputs unloaded.

7. For information on the signals referenced by this abbreviation, see [Table](#page-7-3) 3.

8. Measured with outputs unloaded.



### <span id="page-11-0"></span>**2.5 DC Electrical Characteristics**

**Table 9. LVCMOS/LVTTL DC Characteristics [1][2][3][4]**

| Symbol          |                          | <b>Parameter</b>                                                               | <b>Test Condition</b>                                     | <b>Minimum</b>             | <b>Typical</b> | <b>Maximum</b>             | <b>Unit</b> |
|-----------------|--------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------|----------------|----------------------------|-------------|
| $V_{IH}$        | Input<br>High<br>Voltage | nMR, nTEST,<br>GPIO[9,8,5:0], SCLK,<br>SDIO, SDI_A1, CS_A0,<br>SDA M           | $V_{DD}$ GPIO = 1.8V $\pm$ 5%                             | $0.65 \times V_{DD\_GPIO}$ |                | $V_{DD\_GPIO}$ + 0.3       | $\vee$      |
| $V_{IL}$        | Input<br>Low<br>Voltage  | nMR, nTEST,<br>GPIO[9,5:0], SCLK,<br>SDIO, SDI A1, CS A0,<br>SDA M             | $V_{DD\_GPIO} = 1.8V + 5\%$                               | $-0.3$                     |                | $0.35 \times V_{DD\_GPIO}$ | $\vee$      |
| Iщ              | Input<br>High<br>Current | nMR, nTEST,<br>GPIO[9,5:0], SDA_M,<br>SCLK, SDIO, SDI_A1,<br>CS A0             | $V_{IN} = V_{DD}$ GPIO =<br>$V_{DD}$ GPIO (max)           |                            |                | 5                          | μA          |
| I <sub>IL</sub> | Input<br>Low<br>Current  | nMR, nTEST,<br>GPIO[9,5:0], SDA_M,<br>SCLK, SDIO, SDI_A1,<br>CS A <sub>0</sub> | $V_{IN} = 0V$ ,<br>$V_{DD}$ GPIO = $V_{DD}$ GPIO<br>(max) | $-150$                     |                |                            | μA          |
| $V_{OH}$        | Output<br>High           | GPIO[9,5:0], SDA_M,                                                            | $V_{DD}$ GPIO = 1.8V $\pm$ 5%,<br>$I_{OH} = -100 \mu A$   | $V_{DD}$ GPIO - 0.2        |                |                            | $\vee$      |
| Voltage         | SCL_M, SCLK, SDIO        | $V_{DD GPIO} = 1.8V + 5\%,$<br>$I_{OH}$ = -2mA                                 | $V_{DD\_GPIO}$ - 0.45                                     |                            |                |                            |             |
| $V_{OL}$        | Output<br>Low            | GPIO[9,5:0], SDA_M,<br>SCL_M, SCLK, SDIO                                       | $V_{DD GPIO} = 1.8V \pm 5\%,$<br>$I_{OL}$ = 100µA         |                            |                | 0.2                        | $\vee$      |
|                 | Voltage                  |                                                                                | $V_{DD}$ GPIO = 1.8V $\pm$ 5%,<br>$I_{OL}$ = 2mA          |                            |                | 0.45                       |             |

1.  $V_{IL}$  should not be less than -0.3V.

2. 3.3V characteristics in accordance with JESD8C-01, 2.5V characteristics in accordance with JESD8-5A.01, 1.8V characteristics in accordance with JESD8-7A, 1.5V characteristics in accordance with JESD8-11A.01, 1.2V characteristics in accordance with JESD8- 12A.01.

3.  $V_{SS} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C.

4. When Output Q are configured as LVCMOS, their output characteristics are specified in [Table](#page-14-0) 13.





#### Table 10. Differential Output DC Characteristics (V<sub>DDO\_Qx</sub> = 3.3V +5%, V<sub>SS</sub> = 0V, T<sub>A</sub> = -40°C to 85°C)<sup>[1][2][3][4]</sup>

<span id="page-12-0"></span>1. For information on the signals referenced by this abbreviation, see [Table](#page-7-3) 3.

2. Terminated with 100Ω across Qx and nQx.

- 3. If LVDS operation is desired, select SWING = 00 and CENTER = 001 or 010.
- 4. If LVPECL operation is desired, select SWING = 10 and CENTER = 101 or 110 for 3.3V LVPECL, and SWING = 10 and CENTER = 001 or 010 for 2.5V LVPECL operation.
- 5.  $V_{OVS}$  is the single-ended amplitude of the output signal. The differential specs is 2  $V_{OVS}$ .
- 6. Refers to the differential voltage swing setting programed into device registers for each output.

7. Not all  $V_{CMR}$  selections can be supported with particular  $V_{DDO-Qx}$  and  $V_{OVS}$  settings.

8. Refers to the differential voltage crossing point (center voltage) setting programed into device registers for each output.





<span id="page-12-1"></span>1. For information on the signals referenced by this abbreviation, see [Table](#page-7-3) 3.

2. Terminated with 100Ω across Qx and nQx.

3. If LVDS operation is desired, select SWING = 00 and CENTER = 001 or 010.

4. If LVPECL operation is desired, select SWING = 10 and CENTER = 001 or 010 for 2.5V LVPECL operation. For V<sub>DDO</sub> = 2.5V, 3.3V LVPECL levels cannot be generated.



- 5. V<sub>OVS</sub> is the single-ended amplitude of the output signal. The differential specs is 2  $*$  V<sub>OVS</sub>.
- 6. Refers to the differential voltage swing setting programed into device registers for each output.
- 7. Not all V<sub>CMR</sub> selections can be supported with particular V<sub>DDO Qx</sub> and V<sub>OVS</sub> settings.
- 8. Refers to the differential voltage crossing point (center voltage) setting programed into device registers for each output.

| Symbol                          | <b>Parameter</b>                 |                   | <b>Test Condition</b> | <b>Minimum</b> | <b>Typical</b> | <b>Maximum</b> | Unit   |  |
|---------------------------------|----------------------------------|-------------------|-----------------------|----------------|----------------|----------------|--------|--|
| $V_{\text{OVS}}$ <sup>[4]</sup> |                                  | Output Q<br>$[1]$ | SWING = $00^{5}$      | 299            | 411            | 485            |        |  |
|                                 | Output                           |                   | $SWING = 01$          | 470            | 586            | 700            |        |  |
|                                 | <b>Voltage Swing</b>             |                   | $SWING = 10$          | 582            | 713            | 852            | mV     |  |
|                                 |                                  |                   | $SWING = 11$          | 612            | 750            | 899            |        |  |
|                                 | Output<br>Common<br>Mode Voltage | Output Q<br>$[1]$ | CENTER = $000$ [7]    | 0.84           | 0.91           | 0.99           |        |  |
|                                 |                                  |                   | $CENTER = 001$        | 0.91           | 1.05           | 1.18           |        |  |
|                                 |                                  |                   | $CENTER = 010$        | 1.05           | 1.21           | 1.36           |        |  |
| $V_{CMR}$ [6]                   |                                  |                   | $CENTER = 011$        |                |                |                | $\vee$ |  |
|                                 |                                  |                   | $CENTER = 100$        |                |                |                |        |  |
|                                 |                                  |                   | $CENTER = 101$        |                | Not Supported  |                |        |  |
|                                 |                                  |                   | $CENTER = 110$        |                |                |                |        |  |
|                                 |                                  |                   | $CENTER = 111$        |                |                |                |        |  |

Table 12. Differential Output DC Characteristics (V<sub>DDO\_Qx</sub> = 1.8V +5%, V<sub>SS</sub> = 0V, T<sub>A</sub> = -40°C to 85°C)<sup>[1][2][3]</sup>

<span id="page-13-0"></span>1. For information on the signals referenced by this abbreviation, see [Table](#page-7-3) 3.

2. Terminated with 100Ω across Qx and nQx.

3. If LVDS operation is desired, select SWING = 00 and CENTER = 010.

4. V<sub>OVS</sub> is the single-ended amplitude of the output signal. The differential specs is 2  $*$  V<sub>OVS</sub>.

5. Refers to the differential voltage swing setting programed into device registers for each output.

6. Not all V<sub>CMR</sub> selections can be supported with particular V<sub>DDO\_Qx</sub> and V<sub>OVS</sub> settings.

7. Refers to the differential voltage crossing point (center voltage) setting programed into device registers for each output.



<span id="page-14-0"></span>

| Symbol<br>Parameter |                                      | <b>Test</b>                       |                                         | $TERM[3] = 00$ |                                                 |                                      | $TERM = 01$ |                                      |                                      | $TERM = 10$ |                                      |                                      | $TERM = 11$ |                                      |        |
|---------------------|--------------------------------------|-----------------------------------|-----------------------------------------|----------------|-------------------------------------------------|--------------------------------------|-------------|--------------------------------------|--------------------------------------|-------------|--------------------------------------|--------------------------------------|-------------|--------------------------------------|--------|
|                     |                                      | Condition                         | Min.                                    | Typ.           | Max.                                            | Min.                                 | Typ.        | Max.                                 | Min.                                 | Typ.        | Max.                                 | Min.                                 | Typ.        | Max.                                 | Unit   |
| $V_{OH}$            |                                      | $V_{DDO_Qx} =$<br>$3.3V + 5%$     | $0.74 \times$<br>V <sub>DDO</sub><br>Qx |                |                                                 | $0.75 \times$<br>$V_{DDO_{-}}$<br>Qx |             |                                      | $0.75 \times$<br>$V_{DDO_{-}}$<br>Qx |             |                                      | $0.75 \times$<br>$V_{DDO_{-}}$<br>Qx |             |                                      |        |
|                     |                                      | $V_{DDO_Qx} =$<br>$2.5V + 5%$     | $0.70 \times$<br>V <sub>DDO</sub><br>QX |                |                                                 | $0.75 \times$<br>$V_{DDO_{-}}$<br>QX |             |                                      | $0.75 \times$<br>$V_{DDO_{-}}$<br>QX |             |                                      | $0.75 \times$<br>$V_{DDO_{-}}$<br>QX |             |                                      |        |
|                     | Output<br>High<br>Voltage            | $V_{DDO, Qx}$ =<br>$1.8V \pm 5\%$ | $0.65 \times$<br>$V_{DDO}$<br>Qx        |                |                                                 | $0.71 \times$<br>$V_{DDO}$<br>QX     |             |                                      | $0.75 \times$<br>$\rm V_{DDO}$<br>Qx |             |                                      | $0.75 \times$<br>$V_{DDO}$<br>QX     |             |                                      | $\vee$ |
|                     |                                      | $V_{DDO_Qx} =$<br>$1.5V + 5%$     | $0.61 \times$<br>V <sub>DDO</sub><br>Qx |                |                                                 | $0.66 \times$<br>$\rm V_{DDO}$<br>QX |             |                                      | $0.70 \times$<br>$V_{DDO}$<br>QX     |             |                                      | $0.72 \times$<br>$V_{DDO_{-}}$<br>QX |             |                                      |        |
|                     |                                      | $V_{DDO_Qx}$ =<br>$1.2V \pm 5%$   | $0.56 \times$<br>$V_{DDO_{-}}$<br>Qx    |                |                                                 | $0.59 \times$<br>$V_{DDO_{-}}$<br>QX |             |                                      | $0.63 \times$<br>$V_{DDO}$<br>Qx     |             |                                      | $0.66 \times$<br>$V_{DDO_{-}}$<br>QX |             |                                      |        |
|                     | Output<br>Low<br>$V_{OL}$<br>Voltage | $V_{DDO_Qx} =$<br>$3.3V + 5%$     |                                         |                | $0.29 \times$<br>$V_{DDO_{-}}$<br>Qx            |                                      |             | $0.25 \times$<br>$V_{DDO_{-}}$<br>Qx |                                      |             | $0.25 \times$<br>$V_{DDO_{-}}$<br>QX |                                      |             | $0.25 \times$<br>$V_{DDO_{-}}$<br>QX |        |
|                     |                                      | $V_{DDO, Qx}$ =<br>$2.5V + 5%$    |                                         |                | $0.32 \times$<br>$V_{DDO_{-}}$<br>Qx            |                                      |             | $0.27 \times$<br>$V_{DDO}$<br>Qx     |                                      |             | $0.25 \times$<br>$V_{DDO_{-}}$<br>QX |                                      |             | $0.25 \times$<br>$V_{DDO_{-}}$<br>Qx |        |
|                     |                                      | $V_{DDO, Qx}$ =<br>$1.8V \pm 5%$  |                                         |                | $0.39 \times$<br>$V_{DDO_{-}}$<br>$\mathsf{Qx}$ |                                      |             | $0.33 \times$<br>$V_{DDO_{-}}$<br>QX |                                      |             | $0.30 \times$<br>$V_{DDO_{-}}$<br>QX |                                      |             | $0.26 \times$<br>$V_{DDO_{-}}$<br>QX | $\vee$ |
|                     |                                      | $V_{DDO Qx}$ =<br>$1.5V \pm 5%$   |                                         |                | $0.44 \times$<br>$V_{DDO_{-}}$<br>Qx            |                                      |             | $0.38 \times$<br>$V_{DDO_{-}}$<br>Qx |                                      |             | $0.35 \times$<br>$V_{DDO_{-}}$<br>QX |                                      |             | $0.31 \times$<br>$V_{DDO_{-}}$<br>QX |        |
|                     |                                      | $V_{DDO_Qx}$ =<br>$1.2V\pm 5%$    |                                         |                | $0.50 \times$<br>$V_{DDO_{-}}$<br>QX            |                                      |             | $0.46 \times$<br>$V_{DDO_{-}}$<br>Qx |                                      |             | $0.42 \times$<br>$V_{DDO_{-}}$<br>Qx |                                      |             | $0.38 \times$<br>$V_{DDO_{-}}$<br>QX |        |
|                     |                                      | $V_{DDO_Qx}$ =<br>$3.3V_{\pm}5%$  |                                         | 35             |                                                 |                                      | 25          |                                      |                                      | 21          |                                      |                                      | 18          |                                      |        |
|                     |                                      | $V_{DDO Qx}$ =<br>$2.5V_{\pm}5%$  |                                         | 31             |                                                 |                                      | 23          |                                      |                                      | 20          |                                      |                                      | 17          |                                      |        |
| $Z_{OUT}$           | Output<br>Impedance                  | $V_{DDO, Qx}$ =<br>$1.8V_{\pm}5%$ |                                         | 42             |                                                 |                                      | 31          |                                      |                                      | 25          |                                      |                                      | 21          |                                      | Ω      |
|                     |                                      | $V_{DDO Qx}$ =<br>$1.5V_{\pm}5%$  |                                         | 71             |                                                 |                                      | 47          |                                      |                                      | 35          |                                      |                                      | 29          |                                      |        |
|                     |                                      | $V_{DDO Qx}$ =<br>$1.2V + 5%$     |                                         | 101            |                                                 |                                      | 86          |                                      |                                      | 66          |                                      |                                      | 49          |                                      |        |

**Table 13. LVCMOS Clock Output DC Characteristics [1][2]**

1.  $V_{SS} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C.

2.  $\rm~V_{DDO\_\alpha}$  is used to refer to the appropriate V<sub>DDO\_Qx</sub> power supply voltage for each output. For more information, see [Table](#page-7-3) 3 and [Table](#page-6-4) 2.

3. This refers to the register settings for the LVCMOS output drive strength within the device.



#### **Table 14. Input Frequency Characteristics [1]**

1.  $V_{SS} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C.

2. For crystal characteristics, see [Table](#page-15-1) 15.

3. Refer to [Overdriving the XTAL Interface](#page-39-5).

#### **Table 15. Crystal Characteristics [1]**

<span id="page-15-1"></span>

1.  $V_{SS} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C.

### <span id="page-15-0"></span>**2.6 AC Electrical Characteristics**

#### **Table 16. AC Characteristics [1][2]**





#### **Table 16. AC Characteristics [1][2] (Cont.)**



#### **Table 16. AC Characteristics [1][2] (Cont.)**



#### **Table 16. AC Characteristics [1][2] (Cont.)**

1.  $V_{SS} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C.

2. Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

- <span id="page-18-0"></span>3.  $V_{DDA,X}$  refers to  $V_{DDA\_PDCP}$ ,  $V_{DDA\_XTAL}$ ,  $V_{DDA\_LC}$ , and  $V_{DDA\_BG}$ .
- 5. Defined as the time between the rising edges of two outputs of the same frequency, configuration, loading, and supply voltage
- 6. This parameter is defined in accordance with JEDEC Standard 65.
- <span id="page-18-3"></span>7. Measured at the differential cross points.
- <span id="page-18-2"></span>8. Measured at  $V_{DDO_Qx}/2$ .

4.

- <span id="page-18-1"></span>9. Using LVCMOS with V<sub>DDO,  $Q_x$ </sub> = 1.5V or 1.2V will result in much larger skews and is not recommended for skew-sensitive applications.
- 10. Banks are defined as a list of outputs driven by a specific FOD. Results do not apply if the output is driven by a different FOD.
- 11. This parameter is measured across the full operating temperature range and the difference between the slowest and fastest numbers is the variation.
- 12. Rise and fall times on differential outputs are independent of the power supply voltage on the output.
- 13. Measured with outputs terminated with 50Ω to GND.
- 14. For information on the signals referenced by this abbreviation, see [Table](#page-7-3) 3.
- 15. Refers to the differential voltage swing setting programed into device registers for each output.
- 16. Measured with outputs terminated with 50Ω to V<sub>DDO,  $Q_X / 2$ </sub>.
- 17. Refers to the LVCMOS output drive strength (termination) setting programed into device registers for each output.
- <span id="page-18-4"></span>18. This parameter has been characterized with  $F_{OUT} = 50$ MHz.
- 19. Measured from the rising edge of nMR after all power supplies have reached > 80% of nominal voltage to the first stable clock edge on the output. A stable clock is defined as one generated from a locked analog or digital PLL (as appropriate for the configuration listed) with no further perturbations in frequency expected.
- 20. At power-up, the nMR signal must be asserted for at least this period of time.
- 21. Noise spur amplitude measured relative to 156.25MHz carrier.
- 22. Typical PSNR values specified over the modulation frequency range of 10kHz to 1MHz.
- 23. Injected as sinusoidal noise to the specified power rail only.
- 24. 0.1uF capacitor placed on modulated power rail.





#### **Table 17. Phase Jitter and Phase Noise**





**Figure 1. I 2C Slave Timing Diagram**

| <b>Parameter</b>               | <b>Description</b>                        | <b>Minimum</b> | <b>Typical</b> | <b>Maximum</b> | <b>Unit</b> |
|--------------------------------|-------------------------------------------|----------------|----------------|----------------|-------------|
| $f_{SCLK}$                     | <b>SCLK Operating Frequency</b>           |                |                |                | <b>MHz</b>  |
| t <sub>LOW</sub>               | <b>SCLK Pulse Width Low</b>               |                | 130            |                | ns          |
| <sup>t</sup> HIGH              | <b>SCLK Pulse Width High</b>              |                | 9              |                | ns          |
| $t_{\mathsf{SU}:\mathsf{STA}}$ | Start or Repeat Start Setup Time to SCLK  |                | 6              |                | ns          |
| <sup>t</sup> HD:STA            | Start or Repeat Start Hold Time from SCLK |                | 18             |                | ns          |
| t <sub>SU:DAT</sub>            | Data Setup Time to SCLK rising edge       |                | 5              |                | ns          |
| <sup>t</sup> HD:DAT            | Data Hold Time from SCLK rising edge      |                | $\Omega$       |                | ns          |
| t <sub>SU:STO</sub>            | Stop Setup Time to SCLK                   |                | 12             |                | ns          |
| <sup>t</sup> BUF               | Minimum Time from Stop to Next Start      |                | 0.5            |                | ns          |

**Table 18. I 2C Slave Timing**



**SPI\_CLOCK\_SELECTION = 0**



#### **SPI\_CLOCK\_SELECTION = 1**





#### **Table 19. SPI Timing**

<span id="page-21-0"></span>

1. Measurement performed approximately 1cm away from device pad. Observing at a greater distance on a heavily loaded trace may show slower edge rates and longer delays. This is highly dependent on PCB loading.



b = Delay variation





**Figure 4. Phase Noise of 156.25MHz Output in Clock Generator Mode**





**Figure 5. Phase Noise of 106.25MHz Output in Clock Generator Mode**



## <span id="page-24-0"></span>**3. Functional Description**

The RC22112A is a fully integrated, low-power, high-performance frequency synthesizer. The device can be set up as a clock generator that is locked to the external crystal or oscillator and providing free-run clock outputs.

The device is optimized to deliver excellent phase noise as required for driving up to 28Gbps Ethernet PHYs, ASICs, or FPGAs in 10G, 25G, 40G, 100G, 200G, or 400G switch fabric cards.

### <span id="page-24-1"></span>**3.1 Clock Generator Mode**

The RC22112A is set in Clock Generator mode by completing the following steps:

- 1. APLL is locked to external crystal or oscillator and provides high-frequency clocks to FOD\_0, FOD\_1, FOD\_2, FOD 3, FOD 5, and FOD 7.
- 2. Free-run clock outputs are generated from FOD 0, FOD 1, FOD 2, FOD 3, FOD 5, or FOD 7, and each FOD can be independently set to integer or fractional divide values.

*Note*: Up to six unrelated clock frequency domains can be achieved.

### <span id="page-24-2"></span>**3.2 Power-Up, Configuration, and Serial Interfaces**

The RC22112A can be powered up and configured in three ways:

- From internal non-volatile memory using OTP user configurations (UserCfgs)
- From its slave serial interface
- From an external I2C EEPROM

The RC22112A supports three slave serial interfaces: I2C, SPI, and SMBUS, and one serial master interface (I2C). These interfaces share the same pins, so only one is available at a time. Additionally, all of the device GPIO pins are sampled at the rising edge of the nMR (master reset) signal and some of them can be used in setting the initial configuration.

### <span id="page-24-3"></span>**3.3 Input Clocks**

The RC22112A supports one crystal/reference input that is used as a reference to the analog PLL (APLL).

### <span id="page-24-4"></span>**3.3.1 Crystal/Oscillator Input**

The crystal input supports crystal frequencies of 25 to 54 MHz with a recommended load capacitance of 12pF. The crystal input can be over-driven with differential or single-ended inputs with proper external terminations. The supported frequency range is 25 to 62.5 MHz when doubler logic for APLL is enabled, and 50 to 125 MHz when doubler logic for APLL is disabled. An available LOS monitor detects the loss of signal on crystal input.

### <span id="page-24-5"></span>**3.4 APLL**

The APLL is an integer LC-VCO based PLL with an operating range from 13.4 to 13.9 GHz. The crystal or oscillator input clock is used to drive the APLL, and can be frequency doubled for increased performance. The APLL is temperature compensated for utmost frequency stability. The high-frequency clock output from the APLL is provided to each of the six fractional output dividers (FOD 0, FOD 1, FOD 2, FOD 3, FOD 5, and FOD\_7).

### <span id="page-24-6"></span>**3.4.1 APLL Lock Detector**

The APLL lock detector indicates whether the APLL is locked to a functioning crystal or reference input by monitoring the phase errors. Lock status is available on a GPIO pin or in the register map.

### <span id="page-25-0"></span>**3.5 Output Dividers**

The RC22112A provides six fractional output dividers (FODs) and 12 integer output dividers (IODs).

### <span id="page-25-1"></span>**3.5.1 Integer Output Dividers**

All 12 IODs are identical and derive their input clock from the output of either of the six FODs. Each IOD uses a 32-bit divider to provide output frequencies from 0.5Hz to 1GHz. Changing IOD values results in an immediate change to the new frequency. Glitchless squelch and release of the IOD clock is supported. When enabled, this mimics a gapped clock behavior when an IOD frequency is changed.

### <span id="page-25-2"></span>**3.5.2 Fractional Output Dividers**

There are six FODs. Each FOD can divide down the APLL VCO clock to provide frequencies of 500MHz to 1GHz. The fractional divide value involves two unsigned integer values, representing the integer (INT) and fraction (FRAC) portion of the divide ratio. The fraction portion is an integer representing the 43-bit numerator of a fraction, where the denominator of that fraction is fixed at  $2^{43}$ . The equation for the FOD output frequency is as follows.

$$
f_{\text{FOD}} = \frac{f_{\text{APLL}}}{\left( INT + \frac{\text{FRAC}}{2^{43}} \right)}
$$

*Note*: Fractions that approach 0, 1, or 1/2 can result in increased phase noise on the output signal due to integerboundary spurs. It is recommended that APLL frequency and FOD divider settings be coordinated to avoid such fractions.

#### **3.5.2.1 Output Phase Adjustment**

Fine phase adjustments of the FOD output can be performed by increasing or decreasing the frequency of operation of the FOD for a period of time. This results in the clock edges of the FOD output clock being advanced (increased FOD output frequency will move edges to the left as seen on an oscilloscope relative to some fixed reference point) or delayed (decreased FOD output frequency moves edges to the right) by some amount.

Coarse phase adjustments of the IOD output can be performed, and is the same as FOD phase adjustment but with a step size of one FOD output clock period.

#### **3.5.2.2 Numerically Controlled Oscillator (NCO) Mode**

In NCO mode, each FOD can adjust its output clock frequency with a step size of  $(1/2^{43})$ /N where N is the nominal fractional output divide value, and is based on incrementing the numerator where the denominator of that fraction is fixed at  $2^{43}$ . This frequency change at the output clock is gradual without glitches.

### <span id="page-25-3"></span>**3.6 Clock Outputs**

The RC22112A supports up to 12 differential or 24 single-ended clock outputs or any combination of differential and single-ended clock outputs. Every differential clock output can be programmed as two single-ended clock outputs.

### <span id="page-25-4"></span>**3.6.1 Output Buffer in Single-Ended Mode**

When used as a single-ended output buffer, two copies of the same output clock are created with LVCMOS output levels. Each clock will have the same frequency, phase, voltage, and current characteristics. The only exception is that the user can program the clock from the nQx output pad to be inverted in phase relative to the one coming from the Qx output pin. The non-inverted setting can result in greater noise on these outputs and increased coupling to other output clocks in the device, so it should be used with caution.

In this mode of operation, the output buffer supports 1.2V, 1.5V, 1.8V, 2.5V, or 3.3V V<sub>DDO\_Qx</sub> voltages. For each output voltage, there are four impedance options that can be selected from. For actual voltage and impedance values under different conditions, see [Table](#page-14-0) 13.

#### <span id="page-26-0"></span>**3.6.2 Output Buffer in Differential Mode**

When used as a differential output buffer, the user can control the output voltage swing ( $V_{OVS}$ ) and common mode voltage (V<sub>CMR</sub>) of the buffer. The V<sub>OVS</sub> and V<sub>SWING</sub> settings that can be used with a specific V<sub>DDO\_Qx</sub> voltage are listed in [Table](#page-26-3) 20. Note that  $V_{DDO-Qx}$  options of 1.5V or 1.2V cannot be used in differential mode.

<span id="page-26-3"></span>



#### <span id="page-26-1"></span>**3.6.3 Output Banks**

<span id="page-26-2"></span>The RC22112A maps the internal and external frequency sources to output banks (that can be programmed in the register map) according to [Table](#page-26-2) 21. There are up to 12 clock outputs that can be derived from each of the four FODs.







### <span id="page-27-0"></span>**3.7 General Purpose Input/Outputs (GPIOs)**

The GPIO signals provide a flexible method to manage the control and status of the device via pins without providing dedicated pins for each possible function that may be wasted in a lot of applications. The GPIOs are fully configurable so that any GPIO can perform any function on any target logic block.

### <span id="page-27-1"></span>**3.7.1 GPIO Modes**

Each GPIO pin can be individually configured to operate in one of the following modes. Note that these modes are effective only when the RC22112A has completed its reset sequence. During the reset sequence one or more of these pins may have different functions as outlined in [Use of GPIO Pins at Reset:](#page-28-1)

- General Purpose Input In this operating mode, the GPIO pin will act as an input whose logic level will be monitored and reflected in an internal register that may be read over the serial port. This is the default mode if no other option is programmed in OTP or EEPROM.
- General Purpose Output In this operating mode, the GPIO pin will act as an output that is driven to the logic level specified in an internal register. That register may be written over the serial port.
- Alarm output In this operating mode, the GPIO pin will act as a single-purpose alarm or Alert (aggregated alarm) output. For information on when an alarm output will be asserted or released and alarm sources, see [Temperature Sensor.](#page-27-3) Note that each GPIO can be independently configured and so if multiple GPIOs are configured the same way, they will all have the same output values.
	- Loss-of-Lock status In this operating mode, the GPIO pin will act as an active-high Loss-of-Lock output. When the GPIO output is asserted, that indicates the System APLL has lost lock. This is a latched or "sticky" signal and so must be cleared by register access to the sticky bit clear register to remove the alarm signal.
	- Alert (aggregated alarm) status In this operating mode, the GPIO will act as the logical OR of all alarm indicators that are enabled to drive this output. Only "sticky" bits are available to drive the GPIO in this mode. This output will be asserted if any of the sticky bits are asserted and enabled to cause the Alert (aggregated alarm). To clear this output, all contributing sticky bits must be individually cleared This output will be activehigh to indicate one or more alarms are asserted.
- Output Disable control In this operating mode, the GPIO pin will act as a control input. When the GPIO input is high, the selected output clock(s) will be disabled then placed in high-impedance state. When the GPIO pin is low, the selected output clock(s) will be enabled and will drive their outputs as configured. Selection of which output(s) are controlled by which GPIO(s) is configured via registers over the serial port or by OTP or EEPROM at reset. Each GPIO can be configured to control any or all outputs (or none). As such, all combinations can be set up from a single GPIO controlling all outputs, to all outputs responding to individual GPIO signals and any grouping in between.

#### <span id="page-27-2"></span>**3.7.2 GPIO Pin Configuration**

The GPIO pins are all powered off a single voltage supply that only supports 1.8V operation. An internal register must be set to indicate 1.8V. This setting is a global one for all GPIOs.

In addition, each GPIO can be enabled or disabled under register control. If enabled and configured in an operating mode that makes it an output, the user can choose if the GPIO output will behave as an open-drain output or a CMOS output. The open-drain output drives low but is pulled high by a pull-up resistor. There is a very weak pull-up internal to the RC22112A, but an external pull-up is strongly recommended. In CMOS mode, the output voltage will be driven actively both high and low as needed. Register control may also enable a pull-up (default) or pull-down.

### <span id="page-27-3"></span>**3.8 Temperature Sensor**

The RC22112A includes a temperature sensor. The accuracy of the sensor is ±2°C. The temperature can be read in degrees Celsius from registers. The reading is updated once every 10 seconds.

### <span id="page-28-0"></span>**3.9 Device Initial Configuration**

During its reset sequence, the RC22112A will load its initial configuration, enable internal regulators, establish and enable internal clocks, perform initial calibration of the Analog PLL, and lock it to the reference on the OSCI / OSCO pins.

There are four mechanisms that can be used to establish the initial configuration during the reset sequence:

- State of certain GPIO pins (see [Table](#page-28-2) 22) at the rising edge of the nMR signal
- Configuration previously stored in One-Time Programmable memory
- Configuration stored in an external I<sup>2</sup>C EEPROM
- Default values for internal registers

Each of these is discussed in the following sections and then integrated into the reset sequence.

#### <span id="page-28-1"></span>**3.9.1 Use of GPIO Pins at Reset**

Several of the device GPIO pins are sampled at the rising edge of the nMR (master reset) signal and used in setting the initial configuration. [Table](#page-28-2) 22 shows which pins are used to control what aspects of the initial configuration. All of these register settings can be over-written later using serial port accesses.

<span id="page-28-2"></span>



<span id="page-28-3"></span>1. Selection of this mode for a GPIO is performed using the Device Information block in the OTP memory, which is programmed by Renesas at the factory for dash codes that are non-zero. "-000" dash code devices are considered unprogrammed and so will have the default behavior indicated above.

<span id="page-28-4"></span>2. For more information, see details below this table.

Any of the available GPIOs can be used as follows:

• I<sup>2</sup>C base address bit A2

This is for the serial port, whichever is selected as I<sup>2</sup>C during the start-up sequence using GPIO[9]. If no GPIOs are configured in this mode, bit A2 of the slave serial port base address will be zero. The value of the I<sup>2</sup>C base address and the serial port configuration can be over-written by SCSR configuration data or serial port accesses later in the start-up sequence. If more than one GPIO is programmed with this functionality, only the one with the highest index will be used.

**• EEPROM Access Disable control** 

A high input value on a GPIO programmed with this function prevents the device from attempting to read device update information or SCSR configuration data from an external I2C EEPROM. This will speed up device reset time but will prevent access to updated information that may be stored in EEPROM. If no GPIOs are configured in this mode, then the device will attempt to locate an external EEPROM at the appropriate point in the start-up

sequence. If multiple GPIOs are configured to perform this function, then any one of them being active will disable EEPROM accesses, so it is recommended that no more than one GPIO be programmed for this function.

▪ Default Configuration Select control

If no GPIOs are selected then GPIO[3:0] will be assumed and the value on those pins at the rising edge of the nMR signal will be used to select which of the SCSR configurations in OTP memory is to be used. Note that since a GPIO is pulled-up by default, unless these pins are pulled or driven low during the reset period, this will select SCSR Configuration 15.

If one or more GPIOs are selected for this function, then the value on those pins at the rising edge of nMR will be used to select the SCSR configuration to be loaded. The Device Information block of the OTP can be configured to select any of up to four GPIO pins to be used for this purpose if the default GPIOs are not convenient. The GPIOs chosen do not have to be sequential, but whichever ones are chosen, the one with the lowest index number will be the LSB and so on in order of the index until the GPIO with the highest index is the MSB. No GPIO that appears elsewhere in this table should be used for this purpose.

If less than four GPIO pins are selected, then the selected GPIOs will be used as the least-significant bits of a 4 bit selection value, with the upper bits set to zero. If more than four GPIOs are programmed for this function, then the GPIOs will form a larger bit-length word for selection of internal configuration.

#### <span id="page-29-0"></span>**3.9.2 Default Values for Registers**

All registers are defined so that the default state (without any configuration data from OTP or EEPROM being loaded) will cause the device to power-up with none of the outputs enabled and all GPIO signals in General-Purpose Input mode. Users can then program any desired configuration data over the serial port once the reset sequence has completed.

### <span id="page-29-1"></span>**3.10 One-Time Programmable (OTP) Memory**

The RC22112A contains a 32KB (OTP memory block that is factory programmable. The term "one-time programmable" refers to individual blocks within the memory structure. Different blocks can be programmed at different times, but each block can only be programmed once. The data structure within the OTP is designed to facilitate multiple updates and multiple configurations being stored, up to the limit of the physical memory space.

Access to OTP memory is via serial port through registers that communicate with an internal OTP controller state machine. The state machine protocol is handled via Timing Commander GUI software, which is the recommended access mechanism. For customers that wish to program OTP via another method, such as in their own production processes should contact [Renesas](https://en-support.renesas.com/mytickets) for details on this state machine interface. Note that OTP programming is considered an "offline" function and should not be performed while the device is in an operational system.

After reset of the RC22112A, all internal registers are reset to their default values then OTP contents are loaded into the device's internal registers. A Device Information block programmed by Renesas at Final Test will always be loaded. This provides information that is specific to the device, including product ID codes and revision information. In addition, there are zero or more device configurations stored in the OTP by customer programming or by Renesas at the factory if a special dash-code part number is requested. Certain GPIO pins are sampled at the rising edge of the external nMR input signal. The state of those pins at that time will be used by the RC22112A to determine which of up to 16 configurations stored in the OTP to load into the device registers. For information on how to select a configuration, see [Use of GPIO Pins at Reset](#page-28-1).

Storage of configuration data in OTP does not require having a value stored for every register in the device. Register default values are defined to ensure that most functions will be disabled or otherwise made as neutral as possible. This allows only features that are being used in any particular configuration (and their associated trigger registers as defined in the 8A3xxxx Family Programming Guide) to need to be stored in OTP for that configuration. The intent of this is to minimize the size a configuration takes in OTP to allow more configurations to be stored there. For this reason, the exact number of configurations storable in OTP cannot be predetermined. There will be a minimum of two configurations and a maximum of 16 configuration capacity in the OTP.



Part numbers with -000 as the dash code number are considered "unprogrammed" parts, but are shipped with at least a Device Information block pre-programmed with Renesas-proprietary information including parameters needed to successfully boot the device to the point where it can read its configuration data. One Device Update block can also be programmed if determined to be appropriate by Renesas.

Custom user configurations indicated with non-zero dash code part numbers will in addition have one or more SCSR Configuration sections pre-programmed as indicated in the datasheet addendum for that particular dash code part number.

A programmed configuration, Device Information block, or Device Update block, can be invalidated via the OTP programming interface and if sufficient OTP space remains a new one added to replace it. Note that this does not erase or remove the original data and the space it consumes. It just marks it to be ignored by the device. This allows for a limited ability to update a device in the field either from a device functional update or configuration data perspective. This is a purely software-driven process handled over the serial port. If this type of in-field upgrade / change is desired, contact [Renesas](https://en-support.renesas.com/mytickets) for support. Note that the ability to perform this type of in-field update is highly dependent on the size of the change versus the remaining space in OTP, so will not be possible in all cases.

#### <span id="page-30-0"></span>**3.10.1 Configuration Data in OTP**

Users can program multiple configurations into the internal One-Time Programmable memory. The Timing Commander GUI Software can perform this function. If this needs to be performed in another way by the end-user, contact [Renesas](https://en-support.renesas.com/mytickets) for sample code. By using the GPIO pins at start-up as outlined in [Use of GPIO Pins at Reset](#page-28-1), one of those configurations can be chosen for use as the initial values in the device registers after reset. Register values can be changed at any time over the serial port, but any such changes are not stored in OTP and will be lost on reset or power-down.

The OTP is organized so that only configuration data that changes from the register default values needs to be stored. This saves OTP space and allows the potential for more configurations to be stored in the OTP.

If the indicated configuration in OTP has a checksum error, it will not be loaded and registers will be left at their default values.

#### <span id="page-30-1"></span>**3.10.2 Configuration Data in External I2C EEPROM**

As a final option, the initial configuration can be read from one or more external I<sup>2</sup>C EEPROMs. The Timing Commander GUI Software can generate the necessary EEPROM load information as an Intel HEX file for this purpose. The RC22112A will search each EEPROM for a valid configuration data block (valid header and checksum). The first valid block found will be loaded into internal registers after checksum validation. The search will terminate after the first valid block is found and loaded. This means that only a single valid configuration block can be stored via the EEPROM method.

The RC22112A will look for EEPROMs at  $1^2C$  base addresses of 1010xxx (binary), and search each EEPROM from the lowest address to the highest. When the device searches for an EEPROM configuration, it will check for a valid block at address offsets 0x0000 and 0xF000 within an EEPROM. If using this configuration method, see the warning in [Step 5 – Search for Configuration in External EEPROM.](#page-32-2)



### <span id="page-31-0"></span>**3.11 Reset Sequence**

[Figure](#page-31-4) 6 shows the relationship between the master reset signal (nMR) and the supply voltages for the RC22112A. There are no power sequencing requirements between the power rails, so  $V_{DD}$  in the diagram represents any of the supply voltages. To ensure there is no anomalous behavior from the device as it powers up, it is recommended that the nMR signal be asserted (low) before any voltage supply reaches the minimum voltage shown in the figure. nMR should remain asserted until a short hold time ( $t_{HOLD}$  ~10nsec) after all supply voltages reach the operating window of 95% of nominal voltage. nMR must be asserted or the device will not function correctly after power-up.

One additional consideration is that once minimum voltage is reached on all voltage supplies, internal regulators and voltage references will take up to 3µsec to reach stability. If the time t<sub>RAMP</sub> shown in the figure is less than the voltage regulator startup time of 3μsec, then release of nMR should be delayed.



**Figure 6. Power-Up Reset Sequencing**

<span id="page-31-4"></span>In cases where the device is not powering up and just being reset, a low pulse on nMR of 20ns will be sufficient to reset the device.

The following reset sequence will begin from the rising (negating) edge of the nMR (master reset) signal.

#### <span id="page-31-1"></span>**3.11.1 Step 0 – Reset Sequence Starting Condition**

When the power rails reach nominal values and the nMR signal has been asserted, the RC22112A will be in the following state:

- All Qx / nQx outputs will be in a high-impedance state.
- All GPIO pins will be set to General-Purpose Inputs, so none will be driving the output.
- The serial port protocols are not set at this point in the reset sequence, so the ports will not respond.
- OTP will be checked for any device patch information. If one is found, it will be loaded and the device reinitialized.
- Device Information block loaded from internal OTP to configure what GPIOs will be used for what start-up functions in Step 1.

### <span id="page-31-2"></span>**3.11.2 Step 1 – Negation of nMR (Rising Edge)**

At the rising edge of the nMR signal, the state on the GPIO pins at that time is latched. After a short hold time, the GPIOs can release their reset levels and assume their normal operation modes. The latched values will be used in later stages of the reset sequence.

### <span id="page-31-3"></span>**3.11.3 Step 2 – Internally Set Default Conditions**

An internal image of all the device registers will be created in internal RAM with all registers set to their default values. This will not result in any changes to the GPIO or output clock signals from their Step 0 condition.



Based on the serial port protocol selection made via the GPIO pin in Step 1, serial port configuration will be completed as indicated by the GPIO input pin. If SPI mode is selected by the GPIO, the register default values will configure it to use 4-wire SPI mode.

#### <span id="page-32-0"></span>**3.11.4 Step 3 – Scan for Device Updates in EEPROM**

Unless a GPIO is configured to control this in Step 0 and in Step 1 is sampled in the state requesting no EEPROM read, this step will be performed by the RC22112A. The RC22112A will use the I2C Master port (if available) to check for device functional update information. If such information is found, it will be loaded, the device functionality updated and then the part will reinitialize to Step 0.

### <span id="page-32-1"></span>**3.11.5 Step 4 – Read Configuration from OTP**

Using the GPIO values latched in Step 1, the device will search the internal OTP memory for the indicated configuration number. If no such configuration is found or the configuration has an invalid checksum, the device will skip to Step 6. Any errors in this process will be reported. If loading from OTP was successful, which configuration number was loaded will be reported.

If the requested configuration is found and is valid, the device will load the registers indicated in the configuration data with the stored data values in the internal register image. Any register not included in the configuration data set will remain at its default value in the register image.

*Note*: Many register modules have explicitly defined trigger registers that when written will cause the other register settings in that module to take effect. Users must ensure that the configuration in OTP will cause a write to all applicable trigger registers, even if that register's contents would be all zero. Multi-byte register fields also require all bytes of the field to be written to ensuring triggering. Please refer to the *8A3xxxx Family Programming Guide* for indications of which trigger registers are associated with which other registers.

The contents of several of the registers will be used to guide the remainder of the reset sequence.

- If the APLL feedback divider value was programmed in this step, perform APLL calibration in parallel with remaining reset activities.
- **•** Re-configure serial ports to use  $1^2C$  or SPI protocols as indicated (for information, see [I2C Slave Operation](#page-35-0) or [SPI Operation](#page-37-0)).

### <span id="page-32-2"></span>**3.11.6 Step 5 – Search for Configuration in External EEPROM**

Unless a GPIO is configured to control this in Step 0 and in Step 1 is sampled in the state requesting no EEPROM read, this step will be performed by the RC22112A.

The device will use its I<sup>2</sup>C Master Port to attempt to access an external I<sup>2</sup>C EEPROM at base address 1010000 (binary) at an I2C frequency of 1MHz. If there is no response, this will be repeated at base address 1010001 (binary) at 1MHz. This will repeat up to address 1010111 (binary) at 1MHz. If there are still no responses, the search will be repeated at 400kHz and then again at 100kHz. If no response is received after this whole sequence, the device will proceed to Step 6. Any errors in the process will be reported in status registers.

If at any point in the above search sequence a response is received from an EEPROM, the device will read data from the EEPROM at address offsets 0x0000 and 0xF000 in the EEPROM. If a valid configuration data block is found, it will be read, its checksum validated and if that passes, loaded into internal the internal register image similarly to OTP configuration data described in Step 4. If the data found is not of the correct format or the data block fails a checksum comparison, it will be ignored. The search will continue through the EEPROM and on to the next EEPROM address until the whole range has been searched or a valid configuration block has been found and applied to the internal register image. Then the sequence will proceed to Step 6.

*Warning*: Since OTP and EEPROM configuration data rarely consists of a full register image, reading of configuration data from OTP and then from one or more configuration blocks stored in EEPROM may result in internal registers being loaded with conflicting settings drawn partially from each of the configuration data sets being loaded. It is strongly recommended that a configuration block placed in EEPROM only be used when no valid configuration is being pointed to in OTP by GPIO signals (or there is no valid configuration in OTP at all).



If multiple configurations are to be used then the user must ensure all registers are set to the desired values by the final configuration block to be loaded.

### <span id="page-33-0"></span>**3.11.7 Step 6 – Complete Configuration**

The RC22112A will complete the reset and initial configuration process at this point and begin normal operations. Completion steps include:

- 1. Calibrate the System APLL and lock it to the reference clock on the OSCI input,
- 2. Perform a temperature sensor cycle to establish an initial value in internal registers,
- 3. Enable serial port operation as configured,
- 4. Apply configuration settings from the internal register image to the actual registers and enable output clocks and GPIOs as configured.
- 5. Enable alarm operation as configured.

Note that there are several scenarios in which the reset sequence will reach this point without retrieving any configuration data and with all registers in the default state. This may be intentional for users who wish to configure only via the serial port or the result of a problem in the loading of a configuration. Users may read appropriate status bits to determine what failures, if any, occurred during the reset sequence.

### <span id="page-33-1"></span>**3.12 Clock Gating and Logic Power-Down Control**

The RC22112A can disable the clocks to many logic blocks inside the device. It can also turn off internal power regulators, disabling individual power domains within the part. Because of the potentially complex interactions of the logic blocks within the device, logic within the part will handle the decision-making of what will be powered off versus clock-gated versus fully operational at any time. By default, the device will configure itself with functions in the lowest power-consuming state consistent with powering up the part and reading a user configuration. User configurations, whether stored in internal OTP, external EEPROM, or manually adjusted over the serial port, should make use of register bits to turn on functions only that are needed. Also, if a function is no longer needed, register bits should be used to indicate it is no longer required. Internal logic will reduce its power consumption state in reaction to these indicators to the greatest extent possible.

### <span id="page-33-2"></span>**3.13 Serial Port Functions**

The RC22112A supports one serial port. The signals on the port share the functions of an  ${}^{12}C$  Master port used for loading configuration data at reset and a configurable slave I<sup>2</sup>C or SPI port that can be used at any time after the reset sequence is complete to monitor and/or configure the device. Note that the I<sup>2</sup>C master port can only be used when the slave port is configured in  ${}^{12}C$  mode. Since  ${}^{12}C$  master operation only occurs immediately after reset, while configuration or other data is being loaded from an external I<sup>2</sup>C serial EEPROM, I<sup>2</sup>C mode for the serial port can be selected suing GPIOs as indicated in [Use of GPIO Pins at Reset](#page-28-1).

The operation of the serial port when in  ${}^{12}C$  master operation (during self-configuration only) is described in I2C [Master.](#page-36-0) The SCL and SDIO pins are used for this purpose. For information on the operation of the master I<sup>2</sup>C and slave I<sup>2</sup>C or SPI ports, see the appropriate section below.

A slave serial port can be reconfigured at any time by accessing the appropriate registers within a single burst write. This includes configuration options with each protocol or switching between protocols (I<sup>2</sup>C to SPI, or vice versa). However, it is recommended that the full operating mode configuration, including page sizes for registers, and for a serial port, be set in the initial configuration data read from OTP or external EEPROM (for information, see [Device Initial Configuration](#page-28-0)).



#### *Note on Signal Naming in the Remainder of the Serial Port Sections*

The pin names indicated in [Pin Descriptions](#page-3-2) are meant to indicate the function of that signal when used in SPI mode and also the function when in <sup>12</sup>C mode. In the remainder of the Serial Port Functions descriptions, the SPI descriptions will refer to the signals by their function in the selected mode, as shown in [Table](#page-34-1) 23.

<span id="page-34-1"></span>

| <b>SPI Mode</b><br><b>Signal Name</b> | <b>Function</b>                                                | $12C$ Mode<br><b>Signal Name</b> | <b>Function</b>                      | Package Pin Name |
|---------------------------------------|----------------------------------------------------------------|----------------------------------|--------------------------------------|------------------|
| <b>SCLK</b>                           | SPI Clock Input                                                | <b>SCLK</b>                      | <sup>2</sup> C Clock Input           | <b>SCLK</b>      |
| <b>CS</b>                             | <b>SPI Chip Select</b><br>(active low)                         | A0                               | $12C$ Slave Address Bit 0            | CS AO            |
| <b>SDI</b>                            | SPI Data Input<br>(unused in 3-wire mode)                      | A <sub>1</sub>                   | I <sup>2</sup> C Slave Address Bit 1 | SDI A1           |
| <b>SDIO</b>                           | SPI Data Out (4-wire mode)<br>SPI Data In/Out (3-wire<br>mode) | <b>SDA</b>                       | $12C$ Data In/Out                    | <b>SDIO</b>      |

**Table 23. Serial Port Pin to Function Mapping**

#### <span id="page-34-0"></span>**3.13.1 Addressing Registers within the RC22112A**

The address space that is externally accessible within the RC22112A is 64KB in size and so needs 16 bit of address offset information to be provided during slave serial port accesses. Of that 64KB, only the upper 32KB contains user accessible registers.

The user can choose to operate the serial port providing the full offset address within each burst, or to operate in a paged mode where part of the address offset is provided in each transaction and part comes from an internal page register in each serial port. [Figure](#page-34-2) 7 shows how page register and offset bytes from each serial transaction interact to address a register within the RC22112A.



<span id="page-34-2"></span>**Figure 7. Register Addressing Modes via Serial Port**

#### <span id="page-35-0"></span>**3.13.2 I 2C Slave Operation**

The I<sup>2</sup>C slave protocol of the RC22112A complies with Rev.6 of the I<sup>2</sup>C specification. [Figure](#page-35-1) 8 shows the sequence of states on the I<sup>2</sup>C SDA signal for the supported modes of operation.



#### **Figure 8. I 2C Slave Sequencing**

<span id="page-35-1"></span>The Dev Addr shown in the figure represents the base address of the RC22112A. This 7-bit value can be set in an internal register which can have a user-defined value loaded at reset from internal OTP memory or an external EEPROM. The default value is 1011000b if those methods are not used. Note that the levels on the A0 and A1 signals can be used to control Bit 0 and Bit 1 (respectively) of this address. There is also an option, as described in [Use of GPIO Pins at Reset,](#page-28-1) to designate the reset state of a GPIO pin to set the default value of the A2 bit of the <sup>12</sup>C slave port base address. In 1<sup>2</sup>C operation these inputs are expected to remain static. They have different functions when the part is in SPI mode. The resulting base address is the I2C bus address that this device will respond to.

When I<sup>2</sup>C operation is selected for a slave serial port, the selection of 1-byte (1B) or 2-byte (2B) offset addressing must also be configured. These offsets are used in conjunction with the page register for each serial port to access registers internal to the device. Because the <sup>12</sup>C protocol already includes a read/write bit with the Dev Addr, all bits of the 1B or 2B offset field can be used to address internal registers.

▪ In 1B mode, the lower 8 bits of the register offset address come from the Offset Addr byte and the upper 8 bits come from the page register.

The page register can be accessed at any time using an offset byte value of FCh. This 4-byte register must be written in a single burst write transaction.

• In 2B mode, the full 16-bit register address can be obtained from the Offset Addr bytes, so the page register only needs to be set up once after reset using a 4-byte burst access at offset FFFCh.

*Note*: I<sup>2</sup>C burst mode operation is required to ensure data integrity of multi-byte registers. When accessing a multi-byte register, all data bytes must be written or read in a single  ${}^{12}C$  burst access. Bursts can be longer if desired, but must not extend beyond the end of the register page (offset Addr FFh in 1B mode, no limit in 2B mode). An internal address pointer is incremented automatically as each data byte is written or read.



#### **3.13.2.1 I 2C 1-byte (1B) Addressing Examples**

RC22112A  $I^2C$  7-bit  $I^2C$  address is 0x5B with LSB = R/W

#### Example write "0x50" to register 0xCBE4:

B6\* FC 00 CB 10 20#Set Page Register, \*I<sup>2</sup>C Address is left-shifted one bit. B6 E4 50 #Write data 5B to CB E4

#### Example read from register 0xC024:

```
B6* FC 00 C0 10 20#Set Page Register, *I<sup>2</sup>C Address is left-shifted one bit.
  B6 24* * #Set I<sup>2</sup>C pointer to 0xC024, *1^2C instruction should use "No
Stop"
  B7 <read back data>#Send address with Read bit set.
```
#### **3.13.2.2 I 2C 2-byte (2B) Addressing**

RC22112A  $I^2C$  7-bit  $I^2C$  address is 0x5B with LSB = R/W

Example write "50" to register 0xCBE4:

```
B6* FF FD 00 10 20#Set Page Register, *I<sup>2</sup>C Address is left-shifted one bit.<br>B6 CB E4 50 #Write data to CB E4
                          #Write data to CB E4
```
#### Example read from register 0xC024:

```
B6* FF FD 00 10 20#Set Page Register (*I^2C Address is left-shifted one bit.)
  B6 C0 24* * #Set I<sup>2</sup>C pointer to 0xC024, *1^2C instruction should use "No
Stop"
```
B7 <read back data>#Send address with Read bit set.

#### <span id="page-36-0"></span>**3.13.3 I 2C Master**

The RC22112A can load its register configuration from an external I<sup>2</sup>C EEPROM during its reset sequence, but only if the serial port is configured in I<sup>2</sup>C mode. For information on what accesses occur under what conditions, see [Reset Sequence](#page-31-0).

As needed during the reset sequence, the RC22112A will arbitrate for the I<sup>2</sup>C bus and attempt to access an external I<sup>2</sup>C EEPROM using the access sequence shown in [Figure](#page-36-1) 9. The I<sup>2</sup>C master protocol of the RC22112A complies with Rev.6 of the I2C specification. As displayed in the figure, the I2C master port can be configured to support I<sup>2</sup>C EEPROMs with either 1-byte or 2-byte offset addressing. The I<sup>2</sup>C master logic will negotiate with any EEPROMs found to use the highest speed of 1MHz, 400kHz, or 100kHz.

**Sequential Read (1-byte Offset Address)**



**Sequential Read (2-byte Offset Address)**

<span id="page-36-1"></span>From master to slave  $\Box$  From slave to master



```
S = Start
Sr = Repeated start
 A = Acknowledge
A = Non-acknowledge
```
P = Stop

**Figure 9. I 2C Master Sequencing**



#### <span id="page-37-0"></span>**3.13.4 SPI Operation**

The RC22112A supports SPI operation as a selectable protocol on the serial port. The port may be configured for either 3-wire or 4-wire operation. In 4-wire mode, there are separate data in (to the RC22112A) and data out signals (SDI and SDIO respectively). In 3-wire mode, the SDIO signal is used as a single, bidirectional data signal. [Figure](#page-37-1) 10 shows the sequencing of address and data on the serial port in both 3-wire and 4-wire SPI mode. 4-wire SPI mode is the default. The R/W bit is high for Read Cycles and low for Write Cycles.



\* See the timing diagrams for exact timing relationships.

#### **Figure 10. SPI Sequencing**

<span id="page-37-1"></span>A serial port can be configured for the following settings. These settings can come from register defaults or from an internal OTP or external EEPROM configuration loaded at reset:

- 1-byte (1B) or 2-byte (2B) offset addressing (see [Figure](#page-34-2) 7)
	- In 1B operation, the 16-bit register address is formed by using the 7 bits of address supplied in the SPI access and taking the upper 9 bits from the page register. The page register is accessed using an Offset Address of 7Ch with a 4-byte burst access.
	- In 2B operation, the 16-bit register address is formed by using the 15 bits of address supplied in the SPI access and taking the upper 1 bit from the page register. Note that this bit will always be 1 for register accesses, so the page register only needs to be set once in 2B operation. The page register can be accessed using a 3-byte burst access Offset Address of 7FFDh. It should be accessed in a single burst write transaction to set it.
- Data sampling on falling or rising edge of SCLK
- Output (read) data positioning relative to active SCLK edge
- 4-wire (SCLK, CS, SDIO, SDI) or 3-wire (SCLK, CS, SDIO) operation
- In 3-wire mode, SDIO is a bi-directional data pin
- Output signal protocol compatibility / drive strength and termination voltage



*Note*: SPI burst mode operation is required to ensure data integrity of multi-byte registers. When accessing a multi-byte register, all data bytes must be written or read in a single SPI burst access. Bursts can be longer if desired, but must not extend beyond the end of the register page. An internal address pointer is incremented automatically as each data byte is written or read.

#### **3.13.4.1 SPI 1-byte (1B) Addressing Example**

Example write to "50" to register 0xCBE4

7C 80 CB 10 20 #Set Page register<br>64\* 50 #\*MSB is 0 for wri #\*MSB is 0 for write transactions

Example read from 0xC024:

7C 00 C0 10 20 #Set Page register A4\* 00 #\*MSB is set, so this is a read command

#### **3.13.4.2 SPI 2-byte (2B) Addressing Example**

Example write to "50" to register 0xCBE4

7F FD 80 10 20 #Set Page register 4B E4\* 50 #\*MSB is 0 for write transactions

Example read from 0xC024:



### <span id="page-38-0"></span>**3.14 JTAG Interface**

The RC22112A provides a JTAG interface that can be used in non-operational situations with the device when nTEST control pin is held low. The JTAG interface is compliant with IEEE-1149.1 and supports the IDCODE, BYPASS, EXTEST, SAMPLE, PRELOAD, HIGHZ, and CLAMP instructions. For information on the value the IDCODE instruction will return for the RC22112A, see the *RC22112A Programming Guide Addendum*.

<span id="page-38-1"></span>JTAG port signals share five pins with GPIO functions as outlined in [Table](#page-38-1) 24. Assertion of the nTEST input (active low) will place those pins in JTAG mode.

| <b>Function with nTEST Active (Low)</b> | Function when nTEST Inactive (High) |
|-----------------------------------------|-------------------------------------|
| TCK                                     | GPIO[0]                             |
| <b>TMS</b>                              | GPIO[1]                             |
| TDI                                     | GPIO[2]                             |
| TDO                                     | GPIO[3]                             |
| <b>TRSTn</b>                            | GPIO <sub>[4]</sub>                 |

**Table 24. JTAG Signal Mapping**



## <span id="page-39-0"></span>**4. Applications Information**

### <span id="page-39-1"></span>**4.1 Recommendations for Unused Input and Output Pins**

#### <span id="page-39-2"></span>**4.1.1 Inputs**

#### **4.1.1.1 LVCMOS Control Pins**

LVCMOS control pins have internal pull-ups. Additional resistance is not required but can be added for additional protection. A 1 $k\Omega$  resistor can be used.

#### <span id="page-39-3"></span>**4.1.2 Outputs**

#### **4.1.2.1 LVCMOS Outputs**

Any LVCMOS output can be left floating if unused. There should be no trace attached. The mode of the output buffer should be set to tri-stated to avoid any noise being generated.

#### **4.1.2.2 Differential Outputs**

All unused differential outputs can be left floating. Renesas recommends that there is no trace attached. Both sides of the differential output pair should be left floating or terminated.

#### <span id="page-39-4"></span>**4.1.3 Power Connections**

The power connections of the RC22112A can be grouped as shown if all members of the groups use the same voltage level:

- V<sub>DD</sub> DIG
- VDDA\_FB
- $\cdot$  V<sub>DDO, Qn</sub> (can share supplies if output frequencies are the same, otherwise keep separated to avoid spur coupling)
	- If all outputs, Qn/nQn, associated with any particular  $V_{DDO-Qn}$  pin are not used, the power pin can be left floating

### <span id="page-39-5"></span>**4.2 Overdriving the XTAL Interface**

The OSCI input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The OSCI input is internally biased at 1V. The OSCO pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than 0.2V/ns. For 1.8V LVCMOS, inputs can be DC-coupled into the device as shown in [Figure](#page-39-6) 11. For 3.3V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise.



**Figure 11. 1.8V LVCMOS Driver to XTAL Input Interface**

<span id="page-39-6"></span>[Figure](#page-40-2) 12 shows an example of the interface diagram for a high-speed 3.3V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the

transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most 50Ω applications, R1 and R2 can be 100Ω. This can also be done by removing R1 and changing R2 to 50Ω. The values of the resistors can be increased to reduce the loading for a slower and weaker LVCMOS driver.



**Figure 12. LVCMOS Driver to XTAL Input Interface**

<span id="page-40-2"></span>[Figure](#page-40-3) 13 shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XTAL\_IN input. It is recommended that all components in the schematics be placed in the layout. Though some components may not be used, they can be used for debugging purposes. The datasheet specifications are characterized and guaranteed using a quartz crystal as the input.



**Figure 13. LVPECL Driver to XTAL Input Interface**

### <span id="page-40-3"></span><span id="page-40-0"></span>**4.3 Wiring the Differential Input to Accept Single-Ended Levels**

For information, see [Differential Input to Accept Single-ended Levels Application Note \(AN-836\)](https://www.renesas.com/us/en/document/apn/836-differential-input-accept-single-ended-levels).

### <span id="page-40-1"></span>**4.4 Differential Output Termination**

For all types of differential protocols, the same termination schemes are recommended (see [Figure](#page-41-2) 14 and [Figure](#page-41-3) 15). These schemes are the same as normally used for an LVDS output type.

The recommended value for the termination impedance ( $Z_T$ ) is between 90 $\Omega$  and 132 $\Omega$ . The actual value should be selected to match the differential impedance  $(Z_{Diff})$  of your transmission line. A typical point-to-point LVDS design uses a 100Ω parallel resistor at the receiver and a 100Ω differential transmission-line environment. To avoid any transmission-line reflection issues, the components should be surface-mounted and must be placed as close to the receiver as possible.



Transmission Line



<span id="page-41-2"></span>



<span id="page-41-3"></span>For alternate termination schemes, see "LVDS Termination" in [Quick Guide - Output Terminations \(AN-953\),](https://www.renesas.com/us/en/document/apn/953-quick-guide-output-terminations) or contact [Renesas](https://en-support.renesas.com/mytickets) for support.

### <span id="page-41-0"></span>**4.5 External I2C Serial EEPROM Recommendation**

An external I<sup>2</sup>C EEPROM can be used to store configuration data and/or to contain device update data. An EEPROM with 8Kbit capacity is sufficient to store a full configuration. However, the recommendation is to use an EEPROM with a 1Mbit capacity in order to support future device updates. Renesas has validated and recommends the use of the Microchip 24FC1025 or OnSemi CAT24M01 1Mbit EEPROM.

### <span id="page-41-1"></span>**4.6 Schematic and Layout Information**

The RC22112A requires external load capacitors to ensure the crystal will resonate at the proper frequency. For recommendations on crystal vendors, contact [Renesas.](https://en-support.renesas.com/mytickets) For recommended values for external tuning capacitors, see [Table](#page-42-3) 25.

<span id="page-42-3"></span>

#### **Table 25. Recommended Tuning Capacitors for Crystal Input**

1. Recommendations are based on 4pF stray capacitance on each leg of the crystal. Adjust according to the PCB capacitance.

2. This will tune the crystal to a CL of 12pF, which is fine when channels are running in Jitter attenuator mode or referenced to an XO. It will present a positive ppm offset for channels running exclusively in Synthesizer mode and referenced only to the crystal.

### <span id="page-42-0"></span>**4.7 Power Considerations**

For power and current consumption calculations, see the Renesas [Timing Commander](https://www.renesas.com/us/en/products/clocks-timing/timing-commander-software-download-resource-guide) tool.

### <span id="page-42-1"></span>**5. Thermal Information**

### <span id="page-42-2"></span>**5.1 VFQFPN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in [Figure](#page-42-4) 16*.* The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes." The number of vias (i.e., "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed.

Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13 mils (0.30 to 0.33 mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern (*Note*: These recommendations are to be used as a guideline only). For more information, see the application note on the *Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Lead frame Base Package*, Amkor Technology.



<span id="page-42-4"></span>**Figure 16. PC Assembly for Exposed Pad Thermal Release Path – Side View (Drawing not to Scale)**



### <span id="page-43-0"></span>**5.2 Thermal Characteristics**

**Table 26. Thermal Characteristics**

| Symbol               | <b>Parameter</b>                                                                  |                          | Value | Unit |
|----------------------|-----------------------------------------------------------------------------------|--------------------------|-------|------|
| $\theta_{JA}$        |                                                                                   | $0 \text{ m/s}$ air flow | 13.71 | °C/W |
|                      | Theta $J_A$ . Junction to Ambient Air Thermal Coefficient <sup>[1][2]</sup>       | 1 m/s air flow           | 10.67 | °C/W |
|                      |                                                                                   | 2 m/s air flow           | 9.46  | °C/W |
| $\theta_{JB}$        | Theta $J_R$ . Junction to Board Thermal Coefficient <sup>[1]</sup>                |                          | 0.702 | °C/W |
| $\theta_{\text{JC}}$ | Theta J <sub>C</sub> . Junction to Device Case Thermal Coefficient <sup>[1]</sup> |                          | 12.87 | °C/W |
| ۰.                   | Moisture Sensitivity Rating (Per J-STD-020)                                       | 3                        |       |      |

<span id="page-43-3"></span>1. Multi-Layer PCB with two ground and two voltage planes.

2. Assumes ePAD is connected to a ground plane using a grid of  $9 \times 9$  thermal vias.

## <span id="page-43-1"></span>**6. Package Outline Drawings**

The package outline drawings are located at the end of this document and are accessible from the Renesas website (see package links in Ordering Information). The package information is the most current data available and is subject to change without revision of this document.

## <span id="page-43-2"></span>**7. Marking Diagram**



 $\bullet$  LOT COO

- Lines 2 and 3 indicate the part number.
- $\blacksquare$  Line 4:
	- "#" denotes the stepping number.
	- "YYWW" denotes the last two digits of the year and the work week the part was assembled.
	- "\$" indicates the mark code.
- "LOT" denotes the lot number and "COO" the country of origin.



## <span id="page-44-0"></span>**8. Ordering Information**



1. Replace "ddd" with the desired pre-programmed configuration code provided by Renesas in response to a custom configuration request or use "000" for unprogrammed parts.





### <span id="page-44-1"></span>**9. Revision History**





# RENESAS

### **Package Outline Drawing**

Package Code:NLG72P4 72-VFQFPN 10.0 x 10.0 x 0.90 mm Body, 0.50 mm Pitch PSC-4208-04, Revision: 05, Date Created: Jul 6, 2023



© Renesas Electronics Corporation

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www[.r](https://www.renesas.com)enesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit www.renesas.com[/](https://www.renesas.com/contact-us)contact-us/.