

#### ISL72026CSEH

3.3V Radiation Hardened CAN Transceiver with Listen Mode and Loopback

FN8903 Rev. 1.00 Jul 27, 2017

The Intersil ISL72026CSEH is a radiation hardened, 3.3V CAN transceiver that is compatible with the ISO11898-2 standard for applications calling for Controller Area Network (CAN) serial communication in satellites and aerospace communications and telemetry data processing in harsh industrial environments.

This device can transmit and receive at bus speeds up to 5Mbps. It can drive a 40m cable at 1Mbps per the ISO11898-2 specification. The device is designed to operate over a common mode range of -7V to +12V, with a maximum of 120 nodes. The device has three discrete selectable driver rise/fall time options, a Listen mode feature, and Loopback test capability.

The receiver (Rx) inputs feature a "full fail-safe" design, which ensures a logic high Rx output if the Rx inputs are floating, shorted, or terminated but undriven.

The ISL72026CSEH is available in an 8 Ld hermetic ceramic flatpack and die form that operate across the temperature range of -55°C to +125°C.

Other CAN transceivers available are the <u>ISL72027CSEH</u> and the <u>ISL72028CSEH</u>. For a list of differences between these devices, refer to <u>Table 1 on page 4</u>.

#### **Related Literature**

- For a full list of related documents, visit our website
  - ISL72026CSEH product page.

#### **Applications**

- Satellites and aerospace communications
- Telemetry data processing
- High-end industrial environments and harsh environments

#### **Features**

- Electrically screened to SMD 5962-15228
- ESD protection on all pins: 4kV HBM
- Compatible with ISO11898-2
- Operating supply range: 3.0V to 3.6V
- Bus pin fault protection to ±20V
- Undervoltage lockout
- Cold spare: powered down devices/nodes do not affect active devices operating in parallel
- Three selectable driver rise and fall times:
  - Fast speed (RS = 0V) edges and propagation delays optimized for data rate of 1Mbps
  - Medium speed (RS =  $10k\Omega$ ) edges and propagation delays optimized for data rate of 500kbps
  - Slow speed (RS =  $50k\Omega$ ) edges and propagation delays optimized for data rate of 250kbps
- Full fail-safe (open, short, terminated/undriven) receiver
- Hi-Z input allows for 120 nodes on the bus
- High data rates: up to 5Mbps
- Quiescent supply current: 7mA (max)
- Listen mode supply current: 2mA (max)
- -7V to +12V common mode input voltage range
- 5V tolerant logic inputs
- · Thermal shutdown
- Acceptance tested to 75krad(Si) (LDR) and 100krad(Si) (HDR) wafer-by-wafer
- · Radiation hardened
  - SEL/B immune to LET<sub>TH</sub>: 86.4MeV•cm<sup>2</sup>/mg
  - Low dose rate (0.01rad(Si)/s): 75krad(Si)
  - HDR (50-300rad(Si)/s): 100krad(Si)







Figure 2. Fast Driver and Receiver Waveforms

## **Contents**

| 1.  | Overview                                       | 4  |
|-----|------------------------------------------------|----|
| 1.1 | Ordering Information                           | 4  |
| 1.2 | Pin Configuration                              | 5  |
| 1.3 | Pin Descriptions                               | 5  |
| 1.4 | Equivalent Input and Output Schematic Diagrams | 5  |
| 2.  | Specifications                                 | 7  |
| 2.1 | Absolute Maximum Ratings                       | 7  |
| 2.2 | Thermal Information                            | 7  |
| 2.3 | Recommended Operating Conditions               | 7  |
| 2.4 | Electrical Specifications                      | 8  |
| 2.5 | Test Circuits and Waveforms                    | 11 |
| 3.  | Typical Performance Curves                     | 15 |
| 4.  | Functional Description                         | 21 |
| 4.1 | Overview                                       | 21 |
| 4.2 | Slope Adjustment                               | 21 |
| 4.  | 2.1 Fast Speed Mode                            | 21 |
| 4.  | 2.2 Medium Speed Mode                          | 21 |
| 4.  | 2.3 Slow Speed Mode                            | 21 |
| 4.3 | Cable Length                                   | 21 |
| 4.4 | Cold Spare                                     | 21 |
| 4.5 | Listen Mode                                    | 22 |
| 4.6 | Loopback Mode                                  | 22 |
| 4.7 | Using 3.3V Devices in 5V Systems               | 22 |
| 5.  | Die Characteristics                            | 23 |
| 5.1 | Metallization Mask Layout                      | 24 |
| 5.2 | ISL72026CSEH Die Layout X-Y Coordinates        | 24 |
| 6.  | Revision History.                              | 26 |
| 7.  | Package Outline Drawing                        | 27 |
| 8.  | About Intersil                                 | 28 |



ISL72026CSEH 1. Overview

#### 1. Overview

### 1.1 Ordering Information

| Ordering / SMD<br>Number (Note 1) | Part Number<br>(Note 2)        | Temperature Range (°C) | Package<br>(RoHS Compliant) | Package<br>Drawing # |
|-----------------------------------|--------------------------------|------------------------|-----------------------------|----------------------|
| 5962R1522810VXC                   | ISL72026CSEHVF                 | -55 to +125            | 8 Ld Ceramic Flat Pack      | K8.A                 |
| N/A                               | ISL72026CSEHF/PROTO, (Note 3)  | -55 to +125            | 8 Ld Ceramic Flat Pack      | K8.A                 |
| 5962R1522810V9A                   | ISL72026CSEHVX                 | -55 to +125            | Die                         |                      |
| N/A                               | ISL72026CSEHX/SAMPLE, (Note 3) | -55 to +125            | Die                         |                      |
| N/A                               | ISL72026CSEHEVAL1Z, (Note 4)   | Evaluation Board       |                             |                      |

#### Notes:

- 1. Specifications for Radiation Tolerant QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers listed must be used when ordering.
- 2. These Intersil Pb-free Hermetic packaged products employ 100% Au plate e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations.
- 3. The /PROTO and /SAMPLE are not rated or certified for Total lonizing Dose (TID) or Single Event Effect (SEE) immunity. These parts are intended for engineering evaluation purposes only. The /PROTO parts meet the electrical limits and conditions overtemperature specified in the DLA SMD and are in the same form and fit as the qualified device. The /SAMPLE die is capable of meeting the electrical limits and conditions specified in the DLA SMD at +25°C only. The /SAMPLE is a die and does not receive 100% screening over-temperature to the DLA SMD electrical limits. These part types do not come with a Certificate of Conformance because there is no Radiation Assurance testing and they are not DLA qualified devices.
- 4. Evaluation boards utilize the /PROTO parts and /PROTO parts are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity.

| Specification                    | ISL72026CSEH         | ISL72027CSEH | ISL72028CSEH |
|----------------------------------|----------------------|--------------|--------------|
| Loopback Feature                 | Yes                  | No           | No           |
| VREF Output                      | No                   | Yes          | Yes          |
| Listen Mode                      | Yes                  | Yes          | No           |
| Shutdown Mode                    | No                   | No           | Yes          |
| VTHRLM                           | 900mV (Max)          | 900mV (Max)  | N/A          |
| VTHFLM                           | 325mV (Min)          | 325mV (Min)  | N/A          |
| VHYSLM                           | 40mV (Min)           | 40mV (Min)   | N/A          |
| Supply Current, Listen Mode      | 2mA (Max)            | 2mA (Max)    | N/A          |
| Supply Current, Shutdown<br>Mode | Not Applicable (N/A) | N/A          | 50μA (Max)   |
| VREF Leakage Current             | N/A                  | ±25μA (Max)  | ±25μA (Max)  |

Table 2. Product Family Comparison for Optimal Data Rate and Total Dose Radiation Testing

| Specification                                 | ISL7202xSEH | ISL7202xASEH | ISL7202xBSEH | ISL7202xCSEH |
|-----------------------------------------------|-------------|--------------|--------------|--------------|
| Data Rate: RS = 0V                            | 1Mbps       | 1Mbps        | 1Mbps        | 1Mbps        |
| Data Rate: RS = 10kΩ                          | 250kbps     | 500kbps      | 250kbps      | 500kbps      |
| Data Rate: RS = 50kΩ                          | 125kbps     | 250kbps      | 125kbps      | 250kbps      |
| High Dose Rate (HDR) -<br>100krad(Si) Testing | No          | No           | Yes          | Yes          |
| Low Dose Rate (LDR) -<br>75krad(Si) Testing   | Yes         | Yes          | Yes          | Yes          |

ISL72026CSEH 1. Overview

## 1.2 Pin Configuration

ISL72026CSEH
(8 Ld Ceramic Flatpack)
Top View

D

D

D

CANH
tied to ground.

VCC
R

ISL72026CSEH
(8 Ld Ceramic Flatpack)
Top View

RS

2 7 CANH
3 6 CANL
LBK

## 1.3 Pin Descriptions

| Pin<br>Number | Pin<br>Name | Function                                                                                                                                                                                                                    |
|---------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | D           | CAN driver digital input. A LOW bus state is Dominant and a HIGH bus state is Recessive. Internally tied HIGH.                                                                                                              |
| 2             | GND         | Ground connection.                                                                                                                                                                                                          |
| 3             | VCC         | System power supply input (3.0V to 3.6V). The typical voltage for the device is 3.3V.                                                                                                                                       |
| 4             | R           | CAN data receiver output. A LOW bus state is Dominant and a HIGH bus state is Recessive.                                                                                                                                    |
| 5             | LBK         | A HIGH on this pin places the CANH and CANL pins in a high impedance state. The rest of the circuit remains active so that the transmitter (Tx) and receiver (Rx) can loopback diagnostic information. Internally tied LOW. |
| 6             | CANL        | CAN bus line for low level output.                                                                                                                                                                                          |
| 7             | CANH        | CAN bus line for high level output.                                                                                                                                                                                         |
| 8             | RS          | A resistor to GND from this pin controls the rise and fall time of the CAN output waveform. Drive RS HIGH to put the device in Listen mode.                                                                                 |

## 1.4 Equivalent Input and Output Schematic Diagrams



Figure 4. CANH Output

Figure 5. CANL Output

ISL72026CSEH 1. Overview





Figure 9. LBK Input

## 2. Specifications

### 2.1 Absolute Maximum Ratings

| Parameter                                          | Minimum    | Maximum | Unit |
|----------------------------------------------------|------------|---------|------|
| VCC to GND With/Without Ion Beam                   | -0.3 5.5   |         | V    |
| CANH, CANL, VREF Under Ion Beam                    |            | ±20     | V    |
| CANH, CANL, VREF                                   |            | ±20     | V    |
| I/O Voltages D, R, RS                              | -0.5       | 7       | V    |
| Receiver Output Current                            | -10        | 10      | mA   |
| Output Short-Circuit Duration                      | Continuous |         |      |
| ESD Rating                                         |            | Value   | Unit |
| Human Body Model (Tested per MIL-STD-883 TM3015.7) | •          |         |      |
| CANH, CANL Bus Pins                                |            | 4       | kV   |
| All Other Pins                                     |            | kV      |      |
| Charged Device Model (Tested per JS-002-2014)      | 750        |         |      |
| Machine Model (Tested per JESD22-A115C)            |            | 200     | V    |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### 2.2 Thermal Information

| Thermal Resistance (Typical) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|------------------------------|------------------------|------------------------|
| 8 Ld FP Package (Notes 5, 6) | 39                     | 7                      |

#### Notes:

<sup>6.</sup> For  $\theta_{\text{JC}},$  the "case temp" location is the center of the package underside.

| Parameter                    | Minimum | Maximum | Unit |
|------------------------------|---------|---------|------|
| Maximum Junction Temperature |         | +150    | °C   |
| Storage Temperature Range    | -65     | +150    | °C   |

## 2.3 Recommended Operating Conditions

| Parameter                                                           | Minimum | Maximum | Unit |
|---------------------------------------------------------------------|---------|---------|------|
| Temperature Range                                                   | -55     | +125    | °C   |
| V <sub>CC</sub> Supply Voltage                                      | 3.0     | 3.6     | V    |
| Voltage on CAN I/O                                                  | -7      | 12      | V    |
| V <sub>IH</sub> D Logic Pin                                         | 2       | 5.5     | V    |
| V <sub>IL</sub> D Logic Pin                                         | 0       | 0.8     | V    |
| I <sub>OH</sub> Driver (CANH - CANL = 1.5V, V <sub>CC</sub> = 3.3V) |         | -40     | mA   |
| I <sub>OH</sub> Receiver (V <sub>OH</sub> = 2.4V)                   |         | -4      | mA   |
| I <sub>OL</sub> Driver (CANH - CANL = 1.5V, V <sub>CC</sub> = 3.3V) |         | 40      | mA   |
| I <sub>OL</sub> Receiver (V <sub>OL</sub> = 0.4V)                   |         | 4       | mA   |



θ<sub>JA</sub> is measured with the component mounted on a high-effective thermal conductivity test board (two buried 1oz copper planes) with "direct attach" features package base mounted to PCB thermal land with a 10 mil gap fill material having a thermal conductivity of 1W/m-K. Refer to <u>TB379</u>.

## 2.4 Electrical Specifications

Test Conditions:  $V_{CC} = 3.0V$  to 3.6V. Typical values are at  $T_A = +25^{\circ}C$  (Note 9), unless otherwise specified (Note 7). Boldface limits apply across the operating temperature range, -55°C to +125°C, over a total ionizing dose of 75krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s, and over a total ionizing dose of 100krad(SI) at +25°C with exposure of a high dose rate of 50 to 300krad(SI)/s.

| Parameter                                  | Symbol                                                | Test Conditions                                                                      |                               | Temp<br>(°C) | Min<br>(Note 8)     | Typ<br>(Note 9) | Max<br>(Note 8) | Unit |  |  |  |
|--------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------|--------------|---------------------|-----------------|-----------------|------|--|--|--|
| Driver Electrical Characteristics          |                                                       |                                                                                      |                               |              |                     |                 |                 |      |  |  |  |
| Dominant Bus Output<br>Voltage             | V <sub>O(DOM)</sub>                                   | D = 0V, CANH, RS = 0V,<br>Figures 10 and 11                                          | 3.0V ≤ V <sub>CC</sub> ≤ 3.6V | Full         | 2.25                | 2.85            | v <sub>cc</sub> | V    |  |  |  |
|                                            |                                                       | D = 0V, CANL, RS = 0V,<br>Figures 10 and 11                                          |                               | Full         | 0.10                | 0.65            | 1.25            | V    |  |  |  |
| Recessive Bus Output<br>Voltage            | V <sub>O(REC)</sub>                                   | D = 3V, CANH, RS = 0V,<br>$60\Omega$ and no load, <u>Figures 10</u><br>and <u>11</u> | 3.0V ≤ V <sub>CC</sub> ≤ 3.6V | Full         | 1.8                 | 2.3             | 2.7             | V    |  |  |  |
|                                            |                                                       | D = 3V, CANL, RS = 0V,<br>$60\Omega$ and no load, <u>Figures 10</u><br>and <u>11</u> |                               | Full         | 1.8                 | 2.3             | 2.8             | V    |  |  |  |
| Dominant Output<br>Differential Voltage    | V <sub>OD(DOM)</sub>                                  | D = 0V, RS = 0V, $3.0V \le V_{CC}$ : and $11$                                        | ≤ 3.6V, <u>Figures 10</u>     | Full         | 1.5                 | 2.2             | 3.0             | V    |  |  |  |
|                                            |                                                       | D = 0V, RS = 0V, $3.0V \le V_{CC} \le 3.6V$ , Figures 11 and 12                      |                               | Full         | 1.2                 | 2.1             | 3.0             | ٧    |  |  |  |
| Recessive Output<br>Differential Voltage   | V <sub>OD(REC)</sub>                                  | D = 3V, RS = 0V, $3.0V \le V_{CC} \le 3.6V$ , Figures 10 and $\underline{11}$        |                               | Full         | -120                | 0.2             | 12              | mV   |  |  |  |
|                                            | D = 3V, RS = 0V, $3.0V \le V_{CC} \le 3.6V$ , no load |                                                                                      | ≤ 3.6V, no load               | Full         | -500                | -34             | 50              | mV   |  |  |  |
| Logic Input High<br>Voltage (D, LBK)       | V <sub>IH</sub>                                       | 3.0V ≤ V <sub>CC</sub> ≤ 3.6V, ( <u>Note 10</u> )                                    |                               | Full         | 2.0                 | -               | 5.5             | ٧    |  |  |  |
| Logic Input Low Voltage (D, LBK)           | V <sub>IL</sub>                                       | 3.0V ≤ V <sub>CC</sub> ≤ 3.6V, (Note 10)                                             |                               | Full         | 0                   | -               | 0.8             | V    |  |  |  |
| Logic High Level Input<br>Current (D, LBK) | I <sub>IH</sub>                                       | $D = 2.0V, 3.0V \le V_{CC} \le 3.6V, g$                                              | (Note 11)                     | Full         | -30                 | -3              | 30              | μA   |  |  |  |
| Logic Low Level Input<br>Current (D, LBK)  | I <sub>IL</sub>                                       | $D = 0.8V, 3.0V \le V_{CC} \le 3.6V, g$                                              | (Note 11)                     | Full         | -30                 | -7              | 30              | μA   |  |  |  |
| RS Input Voltage for Listen Mode           | V <sub>IN(RS)</sub>                                   | 3.0V ≤ V <sub>CC</sub> ≤ 3.6V                                                        |                               | Full         | 0.75V <sub>CC</sub> | 1.9             | 5.5             | ٧    |  |  |  |
| Output Short-Circuit<br>Current            | l <sub>osc</sub>                                      | $V_{CANH}$ = -7V, CANL = OPEN, 3.0V $\leq$ $V_{CC}$ $\leq$ 3.6V, Figure 25           |                               | Full         | -250                | -100            | -               | mA   |  |  |  |
|                                            |                                                       | $V_{CANH}$ = +12V, CANL = OPEN<br>3.0V $\leq$ V <sub>CC</sub> $\leq$ 3.6V, Figure 25 | Ν,                            | Full         | -                   | 0.4             | 1               | mA   |  |  |  |
|                                            |                                                       | $V_{CANL}$ = -7V, CANH = OPEN, 3.0V $\leq$ $V_{CC}$ $\leq$ 3.6V, Figure 25           |                               | Full         | -1                  | -0.4            | -               | mA   |  |  |  |
|                                            |                                                       | $V_{CANL}$ = +12V, CANH = OPEN,<br>3.0V $\leq$ $V_{CC} \leq$ 3.6V, Figure 25         |                               | Full         | -                   | 100             | 250             | mA   |  |  |  |
| Thermal Shutdown<br>Temperature            | T <sub>SHDN</sub>                                     | 3.0V < V <sub>IN</sub> < 3.6V                                                        |                               | -            | -                   | 163             | -               | °C   |  |  |  |
| Thermal Shutdown<br>Hysteresis             | T <sub>HYS</sub>                                      | 3.0V < V <sub>IN</sub> < 3.6V                                                        |                               | -            | -                   | 12              | -               | °C   |  |  |  |

Test Conditions:  $V_{CC}$  = 3.0V to 3.6V. Typical values are at  $T_A$  = +25°C (Note 9), unless otherwise specified (Note 7). Boldface limits apply across the operating temperature range, -55°C to +125°C, over a total ionizing dose of 75krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s, and over a total ionizing dose of 100krad(SI) at +25°C with exposure of a high dose rate of 50 to 300krad(SI)/s. (Continued)

| Parameter                                           | Symbol               | Test Conditions                                                                       | Temp<br>(°C) | Min<br>(Note 8) | Typ<br>(Note 9)      | Max<br>(Note 8) | Unit |
|-----------------------------------------------------|----------------------|---------------------------------------------------------------------------------------|--------------|-----------------|----------------------|-----------------|------|
| Receiver Electrical Cha                             | racteristics         |                                                                                       |              | l               | I                    | I               |      |
| Input Threshold Voltage (Rising)                    | $V_{THR}$            | LBK = 0V, RS = 0V, 10k, 50k, (recessive to dominant), Figure 17 and Figure 3          | Full         | -               | 700                  | 900             | mV   |
| Input Threshold Voltage (Falling)                   | V <sub>THF</sub>     | LBK = 0V, RS = 0V, 10k, 50k, (dominant to recessive), Figure 17 and Figure 3.         | Full         | 500             | 625                  | -               | mV   |
| Input Hysteresis                                    | V <sub>HYS</sub>     | $(V_{THR} - V_{THF})$ , RS = 0V, 10k, 50k, <u>Figure 17</u> and <u>Figure 3</u>       | Full         | 40              | 80                   | -               | mV   |
| Listen Mode Input<br>Threshold Voltage<br>(Rising)  | $V_{THRLM}$          | RS = V <sub>CC</sub> , (recessive to dominant), Figure 17                             | Full         | -               | 650                  | 900             | mV   |
| Listen Mode Input<br>Threshold Voltage<br>(Falling) | V <sub>THFLM</sub>   | RS = V <sub>CC</sub> , (dominant to recessive), <u>Figure 17</u>                      | Full         | 325             | 550                  | -               | mV   |
| Listen Mode Input<br>Hysteresis                     | V <sub>HYSLM</sub>   | $(V_{THR} - V_{THF})$ , RS = $V_{CC}$ , Figure 17                                     | Full         | 40              | 100                  | -               | mV   |
| Receiver Output High<br>Voltage                     | V <sub>OH</sub>      | I <sub>O</sub> = -4mA                                                                 | Full         | 2.4             | V <sub>CC</sub> -0.2 | -               | V    |
| Receiver Output Low<br>Voltage                      | V <sub>OL</sub>      | I <sub>O</sub> = +4mA                                                                 | Full         | -               | 0.2                  | 0.4             | V    |
| Input Current for CAN<br>Bus                        | I <sub>CAN</sub>     | CANH or CANL at 12V, D = 3V, other bus pin at 0V, LBK = RS = 0V                       | Full         | -               | 470                  | 600             | μA   |
|                                                     |                      | CANH or CANL at 12V, D = 3V, V <sub>CC</sub> = 0V, other bus pin at 0V, LBK = RS = 0V | Full         | -               | 170                  | 275             | μA   |
|                                                     |                      | CANH or CANL at -7V, D = 3V, other bus pin at 0V, LBK = RS = 0V                       | Full         | -500            | -350                 | -               | μA   |
|                                                     |                      | CANH or CANL at -7V,D = 3V, V <sub>CC</sub> = 0V, other bus pin at 0V, LBK = RS = 0V  | Full         | -175            | -100                 | -               | μA   |
| Input Capacitance<br>(CANH or CANL)                 | C <sub>IN</sub>      | Input to GND, D = 3V, LBK = RS = 0V                                                   | 25           | -               | 35                   | -               | pF   |
| Differential Input<br>Capacitance                   | C <sub>IND</sub>     | Input to Input, D = 3V, LBK = RS = 0V                                                 | 25           | -               | 15                   | -               | pF   |
| Input Resistance<br>(CANH or CANL)                  | R <sub>IN</sub>      | Input to GND, D = 3V, LBK = RS = 0V                                                   | Full         | 20              | 40                   | 50              | kΩ   |
| Differential Input<br>Resistance                    | R <sub>IND</sub>     | Input to Input, D = 3V, LBK = RS = 0V                                                 | Full         | 40              | 80                   | 100             | kΩ   |
| Supply Current                                      |                      | •                                                                                     | •            |                 | •                    |                 | •    |
| Supply Current, Listen<br>Mode                      | I <sub>CC(L)</sub>   | RS = D = $V_{CC}$ , LBK = 0V, 3.0V $\leq V_{CC} \leq$ 3.6V                            | Full         | -               | 1                    | 2.0             | mA   |
| Supply Current,<br>Dominant                         | I <sub>CC(DOM)</sub> | D = LBK = RS = 0V, no load, $3.0V \le V_{CC} \le 3.6V$                                | Full         | -               | 5                    | 7.0             | mA   |
| Supply Current,<br>Recessive                        | I <sub>CC(REC)</sub> | D = $V_{CC}$ , LBK = RS = 0V, no load,<br>3.0V $\leq V_{CC} \leq$ 3.6V                | Full         | -               | 2.6                  | 5.0             | mA   |
| Cold Sparing Bus Curre                              | ent                  |                                                                                       |              |                 |                      |                 |      |
| CANH Leakage Current                                | I <sub>L(CANH)</sub> | $V_{CC}$ = 0.2V, CANH = -7V or 12V, CANL = float, D = $V_{CC}$ , RS = 0V              | Full         | -25             | -4                   | 25              | μA   |

Test Conditions:  $V_{CC}$  = 3.0V to 3.6V. Typical values are at  $T_A$  = +25°C (Note 9), unless otherwise specified (Note 7). Boldface limits apply across the operating temperature range, -55°C to +125°C, over a total ionizing dose of 75krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s, and over a total ionizing dose of 100krad(SI) at +25°C with exposure of a high dose rate of 50 to 300krad(SI)/s. (Continued)

| Parameter                                             | Symbol                |                                                                |      | Min<br>(Note 8) | <b>Typ</b> (Note 9) | Max<br>(Note 8) | Unit    |
|-------------------------------------------------------|-----------------------|----------------------------------------------------------------|------|-----------------|---------------------|-----------------|---------|
| CANL Leakage Current                                  | I <sub>L(CANL)</sub>  |                                                                |      | -25             | -4                  | 25              | μA      |
| Driver Switching Chara                                | cteristics            | -                                                              | ı    | I.              |                     | l               | <u></u> |
| Propagation Delay<br>LOW to HIGH                      | t <sub>PDLH1</sub>    | RS = 0V, <u>Figure 14</u>                                      | Full | -               | 90                  | 160             | ns      |
| Propagation Delay<br>LOW to HIGH                      | t <sub>PDLH2</sub>    | RS = $10k\Omega$ , Figure 14                                   | Full | -               | 350                 | 550             | ns      |
| Propagation Delay<br>LOW to HIGH                      | t <sub>PDLH3</sub>    | RS = $50k\Omega$ , Figure 14                                   | Full | -               | 475                 | 800             | ns      |
| Propagation Delay<br>HIGH to LOW                      | t <sub>PDHL1</sub>    | RS = 0V, <u>Figure 14</u>                                      | Full | -               | 115                 | 180             | ns      |
| Propagation Delay<br>HIGH to LOW                      | t <sub>PDHL2</sub>    | RS = $10k\Omega$ , Figure 14                                   | Full | -               | 410                 | 600             | ns      |
| Propagation Delay<br>HIGH to LOW                      | t <sub>PDHL3</sub>    | RS = $50k\Omega$ , Figure 14                                   | Full | -               | 550                 | 900             | ns      |
| Output Skew                                           | t <sub>SKEW1</sub>    | RS = 0V, ( $ t_{PHL} - t_{PLH} $ ), Figure 14                  | Full | -               | 20                  | 65              | ns      |
| Output Skew                                           | t <sub>SKEW2</sub>    | RS = $10k\Omega$ , ( $ t_{PHL} - t_{PLH} $ ), <u>Figure 14</u> | Full | -               | 60                  | 275             | ns      |
| Output Skew                                           | t <sub>SKEW3</sub>    | RS = $50k\Omega$ , ( $ t_{PHL} - t_{PLH} $ ), Figure 14        | Full | -               | 75                  | 400             | ns      |
| Output Rise Time                                      | t <sub>r1</sub>       | RS = 0V, (fast speed - 1Mbps), Figure 14                       | Full | 15              | 30                  | 85              | ns      |
| Output Fall Time                                      | t <sub>f1</sub>       |                                                                | Full | 10              | 20                  | 65              | ns      |
| Output Rise Time                                      | t <sub>r2</sub>       | RS = $10k\Omega$ , (medium speed - $500kbps$ ),                | Full | 125             | 250                 | 550             | ns      |
| Output Fall Time                                      | t <sub>f2</sub>       | Figure 14                                                      | Full | 100             | 250                 | 425             | ns      |
| Output Rise Time                                      | t <sub>r3</sub>       | RS = $50k\Omega$ , (slow speed - $250kbps$ ), Figure 14        | Full | 200             | 360                 | 800             | ns      |
| Output Fall Time                                      | t <sub>f3</sub>       |                                                                | Full | 175             | 390                 | 600             | ns      |
| Total Loop Delay, Driver                              | t <sub>(LOOP1</sub> ) | RS = 0V, Figure 21                                             | Full | -               | 140                 | 225             | ns      |
| Input to Receiver<br>Output, Recessive to<br>Dominant | ,                     | RS = $10k\Omega$ , Figure 21                                   | Full | -               | 380                 | 600             | ns      |
|                                                       |                       | RS = $50k\Omega$ , Figure 21                                   | Full | -               | 500                 | 800             | ns      |
| Total Loop Delay, Driver                              | t <sub>(LOOP2)</sub>  | RS = 0V, Figure 21                                             | Full | -               | 160                 | 285             | ns      |
| Input to Receiver Output, Dominant to                 | , ,                   | RS = $10k\Omega$ , Figure 21                                   | Full | -               | 450                 | 700             | ns      |
| Recessive                                             |                       | RS = $50k\Omega$ , Figure 21                                   | Full | -               | 575                 | 950             | ns      |
| Listen to Valid Dominant<br>Time                      | t <sub>L-DOM</sub>    | Figure 19                                                      | Full | -               | 5                   | 15              | μs      |
| Receiver Switching Cha                                | aracteristics         |                                                                | •    |                 | •                   | •               | •       |
| Propagation Delay<br>LOW to HIGH                      | t <sub>PLH</sub>      | Figure 17                                                      | Full | -               | 50                  | 110             | ns      |
| Propagation Delay<br>HIGH to LOW                      | t <sub>PHL</sub>      | Figure 17                                                      | Full | -               | 50                  | 110             | ns      |
| Rx Skew                                               | t <sub>SKEW1</sub>    | (t <sub>PHL</sub> - t <sub>PLH</sub> ) , <u>Figure 17</u>      | Full | -               | 2                   | 35              | ns      |
| Rx Rise Time                                          | t <sub>r</sub>        | Figure 17                                                      | Full | -               | 2                   | -               | ns      |
| Rx Fall Time                                          | t <sub>f</sub>        | Figure 17                                                      | Full | -               | 2                   | -               | ns      |
| LBK Delay I/O to Rx<br>Output                         | t <sub>LBK</sub>      |                                                                |      | -               | 40                  | 90              | ns      |

Test Conditions:  $V_{CC}$  = 3.0V to 3.6V. Typical values are at  $T_A$  = +25°C (Note 9), unless otherwise specified (Note 7). Boldface limits apply across the operating temperature range, -55°C to +125°C, over a total ionizing dose of 75krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s, and over a total ionizing dose of 100krad(SI) at +25°C with exposure of a high dose rate of 50 to 300krad(SI)/s. (Continued)

| Parameter              | Symbol             | Test Conditions             | Temp<br>(°C) | Min<br>(Note 8) | Typ<br>(Note 9) | Max<br>(Note 8) | Unit |
|------------------------|--------------------|-----------------------------|--------------|-----------------|-----------------|-----------------|------|
| RS Pin Characteristics |                    |                             |              |                 |                 |                 |      |
| RS Input Current       | I <sub>RS(H)</sub> | RS = 0.75 x V <sub>CC</sub> | Full         | -10             | -0.2            | -               | μA   |
|                        | I <sub>RS(L)</sub> | V <sub>RS</sub> = 0V        | Full         | -450            | -125            | 0               | μA   |

#### Notes:

- 7. All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
- 8. Parameters with MIN and/or MAX limits are 100% tested at -55°C, +25°C, and +125°C, unless otherwise specified.
- 9. Typical values are at 3.3V. Parameters with a single entry in the "TYP" column apply to 3.3V. Typical values shown are not guaranteed.
- 10. Parameter included in functional testing.
- 11. Performed during the 100% screening operations over the full operating temperature range. Not performed as part of TCI Group E and Group C. Radiation characterization testing performed as part of the initial release and any major changes in design.

#### 2.5 Test Circuits and Waveforms



Figure 10. Driver Test Circuit



Figure 11. Driver Bus Voltage Definitions



Figure 12. Driver Common Mode Circuit



 $m V_{IN}$  = 125kHz, 0V to V<sub>CC</sub>, Duty Cycle 50%,  $\rm t_r$  =  $\rm t_f$   $\leq$  6ns, Z<sub>O</sub> = 50 $\Omega$  C<sub>L</sub> includes fixture and instrumentation capacitance

Figure 13. Driver Timing Test Circuit



**Figure 14. Driver Timing Measurement Points** 



Figure 15. Receiver Voltage Definitions

Figure 16. Receiver Test Circuit



Figure 17. Receiver Test Measurement Points
Table 3. Differential Input Voltage Threshold Test

| Inj   | out   | Output | Measured |  |
|-------|-------|--------|----------|--|
| VCANH | VCANL | R      | VDIFF    |  |
| -6.1V | -7V   | L      | 900mV    |  |
| 12V   | 11.1V | L      | 900mV    |  |
| -1V   | -7V   | L      | 6V       |  |
| 12V   | 6V    | L      | 6V       |  |
| -6.5V | -7V   | Н      | 500mV    |  |
| 12V   | 11.5V | Н      | 500mV    |  |
| -7V   | -1V   | Н      | 6V       |  |
| 6V    | 12V   | Н      | 6V       |  |
| Open  | Open  | Н      | Х        |  |



 $V_{\rm IN}$  = 125kHz, 0V to  $V_{\rm CC}$ , Duty Cycle 50%,  $t_{\rm r}$  =  $t_{\rm f}$   $\leq$  6ns

Figure 18. Listen to Valid Dominant Time Test Circuit



Figure 19. Listen to Valid Dominant Time Measurement Points



 $V_{IN}$  = 125kHz, Duty Cycle 50%,  $t_r = t_f \le 6$ ns.

Figure 20. Total Loop Delay Test Circuit



Figure 21. Total Loop Delay Measurement Points



 $V_{\rm IN}$  = 125kHz, 0V to  $V_{\rm CC}$ , Duty Cycle 50%,  $t_{\rm r}$  =  $t_{\rm f}$   $\leq$  6ns

Figure 22. Loop Back Delay to Dominant Time Test Circuit



Figure 23. Loop Back Delay to Dominant Measurement Points







Figure 25. Output Short-Circuit Current Waveforms

# 3. Typical Performance Curves

 $C_L$  = 15pF,  $T_A$  = +25°C; unless otherwise specified.



Figure 26. Supply Current vs Fast Data Rate vs
Temperature



Figure 28. Supply Current vs Slow Data Rate vs
Temperature



Figure 27. Supply Current vs Medium Data Rate vs
Temperature



Figure 29. Bus Pin Leakage vs  $V_{CM}$  at  $V_{CC}$  = 0V





Figure 30. Bus Pin Leakage vs ±12V V<sub>CM</sub>



Figure 31. Bus Pin Leakage vs  $\pm 35 \text{V} \text{ V}_{\text{CM}}$ 



Figure 32. V<sub>CC</sub> Undervoltage Lockout



Figure 33. Transmitter Propagation Delay and Skew vs
Temperature at Fast Speed



Figure 34. Transmitter Propagation Delay and Skew vs
Temperature at Medium Speed



Figure 35. Transmitter Propagation Delay and Skew vs
Temperature at Slow Speed



Figure 36. Transmitter Rise and Fall Times vs
Temperature at Fast Speed



Figure 37. Transmitter Rise and Fall Times vs
Temperature at Medium Speed





Figure 38. Transmitter Rise and Fall Times vs
Temperature at Slow Speed



Figure 39. Driver Output Current vs Differential Output Voltage



Figure 40. Driver Output Current vs Short-Circuit Voltage vs Temperature



Figure 41. Driver Output Current vs Short-Circuit Voltage vs Temperature



Figure 42. Receiver Output Current vs Receiver Output Voltage at  $V_{CC} = 3V$ 



Figure 43. Receiver Output Current vs Receiver Output Voltage at V<sub>CC</sub> = 3.6V



Figure 44. Receiver Propagation Delay and Skew vs
Temperature



Figure 45. Receiver Rise and Fall Times vs Temperature



Figure 46. Supply Current vs Supply Voltage vs
Temperature



Figure 47. Fast Driver and Receiver Waveforms



Figure 48. Medium Driver and Receiver Waveforms



Figure 49. Slow Driver and Receiver Waveforms

## 4. Functional Description

#### 4.1 Overview

The Intersil ISL72026CSEH is a 3.3V radiation hardened CAN transceiver compatible with the ISO11898-2 standard for use in Controller Area Network (CAN) serial communication systems.

The device performs transmit and receive functions between the CAN controller and the CAN differential bus. It can transmit and receive at bus speeds up to 5Mbps. It is designed to operate across a common-mode range of -7V to +12V with a maximum of 120 nodes. The device is capable of withstanding  $\pm 20$ V on the CANH and CANL bus pins outside of ion beam and  $\pm 16$ V under ion beam.

### 4.2 Slope Adjustment

The transceiver driver has three programmable rise/fall time options programmed by the resistor value connected from the RS pin to GND. A  $0\Omega$  resistor sets the part in Fast Speed mode. A resistor of  $10k\Omega$  sets the part in Medium Speed mode. A resistor of  $50k\Omega$  puts the part in Slow Speed mode. Putting a high logic level on the RS pin places the part in Listen mode. Refer to "Listen Mode" on page 22 for more information.

### 4.2.1 Fast Speed Mode

Connecting the RS pin directly to GND ( $0\Omega$  resistor) results in the fastest driver output switching times, limited only by the drive capability of the output state. In Fast Speed mode (RS = 0V), the rise/fall times, propagation delays, and total loop delays are optimized for a data rate of 1Mbps.

### 4.2.2 Medium Speed Mode

In Medium Speed mode (RS =  $10k\Omega$ ), the rise/fall times, propagation delays, and total loop delays are optimized for a data rate of 500kbps. RS =  $10k\Omega$  provides for a typical slew rate of  $12V/\mu s$ . The slower edges in Medium Speed mode at 500kbps provide better EMI results than running at 500kbps in Fast Speed mode.

## 4.2.3 Slow Speed Mode

In Slow Speed mode (RS =  $50k\Omega$ ), the rise/fall times, propagation delays, and total loop delays are optimized for a data rate of 250kbps. RS =  $50k\Omega$  provides for a typical slew rate of  $8V/\mu s$ . The slower edges in Slow Speed mode at 250kbps provide better EMI results than running at 250kbps in Medium Speed mode.

## 4.3 Cable Length

The device can operate according to the ISO11898 specification with a 40m cable and stub length of 0.3m and 60 nodes at 1Mbps. These specifications are greater than the ISO requirement of 30 nodes. The cable type specified is a twisted pair (shielded or unshielded) with a characteristic impedance of  $120\Omega$ . Resistors equal to this impedance must be terminated at both ends of the cable. Keep stubs as short as possible to prevent reflections.

## 4.4 Cold Spare

To reduce the risk of a single-point failure, use redundant bus transceivers in parallel. In this arrangement, both active and quiescent devices can be present simultaneously on the bus. The quiescent devices are powered down as cold spares and do not affect the communication of the other active nodes.

The powered down transceiver ( $V_{CC}$  <200mV) has a resistance between the CANH or CANL bus pin to the  $V_{CC}$  supply rail of >480k $\Omega$  (max) with a typical resistance >2M $\Omega$ . The resistance between CANH and CANL of a powered-down transceiver is typically 80k $\Omega$ . The receiver output (R pin) of a powered-down transceiver ( $V_{CC}$  < 200mV) is internally connected to ground. Therefore, the receiver outputs of an active transceiver and a cold spare transceiver cannot be connected together in the redundant application.

#### 4.5 Listen Mode

When a high level is applied to the RS pin, the device enters Low Power Listen mode. The driver of the transceiver is switched off to conserve power while the receiver remains active. In Listen mode, the transceiver draws 2mA (max) of current.

A low level on the RS pin brings the device back to normal operation.

### 4.6 Loopback Mode

When a high level is applied to the LBK pin, the device enters the loopback state. The transceiver CANH and CANL pins are disconnected from the bus. The driver and receiver circuitry of the transceiver remains active to allow for diagnostic testing of the node.

### 4.7 Using 3.3V Devices in 5V Systems

The differential voltages and common-mode outputs are the same for both the 3.3V and 5V devices. The dominant common-mode output voltage for the 3.3V device is slightly lower than that of the 5V counterparts. The receiver specifications for both devices are also the same. Although the electrical parameters appear compatible, perform necessary system testing to verify interchangeable operation.

ISL72026CSEH 5. Die Characteristics

## 5. Die Characteristics

Table 4. Die and Assembly Related Information

| Die Information            |                                                                             |  |  |  |
|----------------------------|-----------------------------------------------------------------------------|--|--|--|
| Dimensions                 | 2413µmx3322µm (95 milsx130.79 mils) Thickness: 305µm ±25µm (12 mils ±1 mil) |  |  |  |
| Interface Materials        | •                                                                           |  |  |  |
| Glassivation               | Type: 12kÅ Silicon Nitride on 3kÅ Oxide                                     |  |  |  |
| Top Metallization          | Type: 300Å TiN on 2.8µm AlCu<br>In Bondpads, TiN has been removed.          |  |  |  |
| Backside Finish            | Silicon                                                                     |  |  |  |
| Process                    | P6SOI                                                                       |  |  |  |
| Assembly Information       |                                                                             |  |  |  |
| Substrate Potential        | Floating                                                                    |  |  |  |
| Additional Information     |                                                                             |  |  |  |
| Worst Case Current Density | 1.6x10 <sup>5</sup> A/cm <sup>2</sup>                                       |  |  |  |
| Transistor Count           | 4055                                                                        |  |  |  |
| Weight of Packaged Device  | 0.31 grams                                                                  |  |  |  |
| Lid Characteristics        | Finish: Gold<br>Potential: Grounded, tied to package Pin 2                  |  |  |  |

ISL72026CSEH 5. Die Characteristics

## 5.1 Metallization Mask Layout



## 5.2 ISL72026CSEH Die Layout X-Y Coordinates

| Pad Number | Pad Name | X (μm) | Υ (μm) | X       | Y      |
|------------|----------|--------|--------|---------|--------|
| 1          | DNC      | 90.0   | 90.0   | 901.4   | 1365.6 |
| 2          | DNC      | 90.0   | 90.0   | 767.4   | 1365.6 |
| 3          | DNC      | 90.0   | 90.0   | -183.23 | 1365.6 |
| 4          | DNC      | 90.0   | 90.0   | -333.25 | 1365.6 |
| 5          | DNC      | 90.0   | 90.0   | -483.25 | 1365.6 |
| 6          | DNC      | 90.0   | 90.0   | -633.25 | 1365.6 |
| 7          | DNC      | 90.0   | 90.0   | -783.25 | 1365.6 |
| 8          | DNC      | 90.0   | 90.0   | -933.25 | 1365.6 |
| 9          | D        | 110.0  | 110.0  | -931.1  | 901.85 |
| 10         | NC       | 110.0  | 110.0  | -931.1  | 563.25 |
| 11         | GND      | 110.0  | 180.0  | -931.1  | 342.25 |
| 12         | GND_ESD  | 110.0  | 110.05 | -931.1  | 119.42 |

ISL72026CSEH 5. Die Characteristics

## 5.2 ISL72026CSEH Die Layout X-Y Coordinates

| Pad Number | Pad Name | X (μm) | Υ (μm) | x      | Y        |
|------------|----------|--------|--------|--------|----------|
| 13         | VCC      | 110.0  | 180.0  | -931.1 | -115.05  |
| 14         | DNC      | 110.0  | 180.05 | -931.1 | -371.08  |
| 15         | R        | 110.0  | 180.0  | -931.1 | -1350.0  |
| 16         | DNC      | 90.0   | 90.0   | -711.1 | -1394.95 |
| 17         | DNC      | 90.0   | 90.0   | -561.1 | -1394.95 |
| 18         | DNC      | 90.0   | 90.0   | -411.1 | -1394.95 |
| 19         | DNC      | 90.0   | 90.0   | -261.1 | -1394.95 |
| 20         | DNC      | 90.0   | 90.0   | -111.1 | -1394.95 |
| 21         | DNC      | 90.0   | 90.0   | 38.9   | -1394.95 |
| 22         | LBK      | 110.0  | 110.0  | 756.9  | -1307.3  |
| 23         | DNC      | 110.0  | 180.0  | 775.3  | -1072.3  |
| 24         | CANL     | 110.0  | 180.0  | 772.1  | 2.15     |
| 25         | CANH     | 110.0  | 180.05 | 772.1  | 343.33   |
| 26         | RS       | 110.0  | 180.0  | 848.1  | 1140.6   |

NOTE: Origin of coordinates is the center of the die. DNC = Do Not Connect.

ISL72026CSEH 6. Revision History

# 6. Revision History

| Rev. | Date         | Description                                                                                                                                                                                                                                                           |
|------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.00 | Jul 27, 2017 | Page 9: Changed the Maximum value for Propagation Delay HIGH to LOW, $t_{PDLH2}$ , from 650ns to 600ns. Page 9: Changed the Maximum value for Total Loop Delay, Driver Input to Receiver Output, Dominant to Recessive, tLOOP2, RS = $10k\Omega$ from 750ns to 700ns. |
| 0.00 | Apr 14, 2017 | Initial revision                                                                                                                                                                                                                                                      |

## 7. Package Outline Drawing

For the most recent package outline drawing, see K8.A.

K8.A 8 LEAD CERAMIC METAL SEAL FLATPACK PACKAGE Rev 4, 12/14







#### NOTES:

SIDE VIEW

1. Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. Alternately, a tab may be used to identify pin one.

1 If a pin one identification mark is used in addition to or instead of a tab, the limits of the tab dimension do not apply.

73. The maximum limits of lead dimensions (section A-A) shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied.

4. Measure dimension at all four corners.

For bottom-brazed lead packages, no organic or polymeric materials shall be molded to the bottom of the package to cover the leads.

6. Dimension shall be measured at the point of exit (beyond the meniscus) of the lead from the body. Dimension minimum shall be reduced by 0.0015 inch (0.038mm) maximum when solder dip lead finish is applied.

- 7. Dimensioning and tolerancing per ANSI Y14.5M 1982.
- 8. Controlling dimension: INCH.

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/