## ISL43210 Low-Voltage, Single Supply, Single SPDT Analog Switch FN6563 Rev 2.00 Oct 30, 2007 The Intersil ISL43210 device is a precision, bidirectional, single SPDT analog switch designed to operate from a single +2.7V to +12V supply. Targeted applications include battery powered equipment that benefit from the devices' low power consumption (5µW), low leakage currents (3nA max), and fast switching speeds (toN = 28ns, toFF = 20ns). Cell phones, for example, often face ASIC functionality limitations. The number of analog input or GPIO pins may be limited and digital geometries are not well suited to analog switch performance. This device may be used to "mux-in" additional functionality while reducing ASIC design risk. It's small package alleviates board space limitations, making it an ideal solution. The ISL43210 is a single committed SPDT, which is perfect for use in 2-to-1 multiplexer applications. **TABLE 1. FEATURES AT A GLANCE** | | ISL43210 | |----------------------------------------|--------------------| | SW 1/SW 2 | SPDT or<br>2x1 MUX | | 3.3V r <sub>ON</sub> | <b>32</b> Ω | | 3.3V t <sub>ON</sub> /t <sub>OFF</sub> | 40ns/20ns | | 5V r <sub>ON</sub> | 19Ω | | 5V t <sub>ON</sub> /t <sub>OFF</sub> | 28ns/20ns | | 12V r <sub>ON</sub> | 11Ω | | 12V t <sub>ON</sub> /t <sub>OFF</sub> | 25ns/17ns | | Package | 6 Ld SOT-23 | ### Related Literature - Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)" - Application Note AN557 "Recommended Test Procedures for Analog Switches" #### Features - Fully specified at 12V, 5V, and 3.3V supplies for 10% tolerances - · Guaranteed break-before-make switching - · Minimum 2000V ESD protection per method 3015.7 - · TTL, CMOS compatible - · Available in 6 Ld SOT-23 package - · Pb-free available (RoHS compliant) ## **Applications** - · Battery-powered, handheld, and portable equipment - Cellular/mobile phones - Pagers - Laptops, notebooks, palmtops - · Communications systems - Radios, ADSL Modems - PBX, PABX - · Test and measurement equipment - Ultrasound - Computerized Tomography (CT) Scanner - Magnetic Resonance Image (MRI) - Positron Emission Tomography (PET) Scanner - Electrocardiograph - · Heads-up displays - · Audio and video switching - · Various circuits - +3V/+5V DACs and ADCs - Sample and hold circuits - Digital filters - Operational amplifier gain switching networks - High frequency analog switching - High speed multiplexing - Integrator reset circuits ## Pinout (Note 1) #### NOTE: 1. Switch Shown for Logic "0" Input. ### Truth Table | | ISL4 | 3210 | |-------|--------|--------| | LOGIC | PIN NC | PIN NO | | 0 | ON | OFF | | 1 | OFF | ON | NOTE: Logic "0" ≤0.8V. Logic "1" ≥2.4V. ## **Pin Descriptions** | PIN<br>NAME | PIN<br>NUMBER | FUNCTION | |-------------|---------------|-------------------------------------------| | V+ | 2 | System Power Supply Input (+2.7V to +12V) | | GND | 3 | Ground Connection | | IN | 1 | Digital Control Input | | COM | 5 | Analog Switch Common Pin | | NO | 6 | Analog Switch Normally Open Pin | | NC | 4 | Analog Switch Normally Closed Pin | ## **Ordering Information** | PART<br>NUMBER | PART<br>MARKING | TEMP.<br>RANGE<br>(°C) | PACKAGE | PKG.<br>DWG.# | |--------------------------|-----------------|------------------------|-------------------------------------------|---------------| | ISL43210IH-T* | 1231 | -40 to +85 | 6 Ld SOT-23<br>Tape and Reel | P6.064 | | ISL43210IHZ-T*<br>(Note) | 123Z | -40 to +85 | 6 Ld SOT-23<br>(Pb-free)<br>Tape and Reel | P6.064 | \*Please refer to TB347 for details on reel specifications. NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. ## **Absolute Maximum Ratings** Input Voltages IN (Note 2).....-0.3 to ((V+) + 0.3V) NO, NC (Note 2) . . . . . . . . . -0.3 to ((V+) + 0.3V) COM (Note 2) . . . . . . . . . . . -0.3 to ((V+) + 0.3V) Peak Current NO, NC, or COM (Pulsed 1ms, 10% Duty Cycle, Max) . . . . . . . . . . . . 40mA Human Body Model (Per MIL-STD-883 Method 3015) . . . . . 2kV #### Thermal Information Thermal Resistance (Typical, Note 3) $\theta_{JA}$ (°C/W) 230 Maximum Junction Temperature (Plastic Package). . . . . . +150°C Maximum Storage Temperature Range . . . . . -65°C to +150°C Pb-free reflow profile . . . . . . . . . . . . . . see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp ### **Operating Conditions** Temperature Range . . . . . . . . . . . . . . . . -40°C to +85°C CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 2. Signals on NC, NO, COM, or IN exceeding V+ or GND are clamped by internal diodes. Limit forward diode current to maximum current ratings. - 3. $\theta_{JA}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details. ### **Electrical Specifications - 5V Supply** Test Conditions: V = +4.5V to +5.5V, GND = 0V, $V_{INH} = 2.4V$ , $V_{INL} = 0.8V$ (Note 4), Unless Otherwise Specified. | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 5, 6) | TYP | MAX<br>(Notes 5, 6) | UNITS | |-----------------------------------------------------|------------------------------------------------------------------------------------------------|--------------|---------------------|------|---------------------|-------| | ANALOG SWITCH CHARACTERISTIC | cs | | | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | ٧ | | ON-Resistance, r <sub>ON</sub> | V+ = 4.5V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> or V <sub>NC</sub> = 3.5V | 25 | - | 19 | 30 | Ω | | | (See Figure 5) | Full | - | 23 | 40 | Ω | | $r_{ON}$ Matching Between Channels, $\Delta r_{ON}$ | V+ = 5V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> or V <sub>NC</sub> = 3.5V | 25 | - | 0.8 | 2 | Ω | | | | Full | - | 1 | 4 | Ω | | r <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | V+ = 5V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> or V <sub>NC</sub> = 1V, 2V, 3V (Note 7) | Full | - | 7 | 8 | Ω | | NO or NC OFF Leakage Current, | $V+ = 5.5V$ , $V_{COM} = 1V$ , $4.5V$ , $V_{NO}$ or $V_{NC} = 4.5V$ , $1V$ | 25 | -3 | 0.01 | 3 | nA | | INO(OFF) or INC(OFF) | | Full | -5 | - | 5 | nA | | COM OFF Leakage Current, I <sub>COM(OFF)</sub> | $V+ = 5.5V$ , $V_{COM} = 4.5V$ , $1V$ , $V_{NO}$ or $V_{NC} = 1V$ , $4.5V$ | 25 | -3 | - | 3 | nA | | (- , | | Full | -5 | - | 5 | nA | | COM ON Leakage Current, I <sub>COM(ON)</sub> | $V_{+} = 5.5V$ , $V_{COM} = 1V$ , 4.5V, or $V_{NO}$ or $V_{NC} = 1V$ , | 25 | -5 | - | 5 | nA | | | 4.5V or Floating | | -10 | - | 10 | nA | | DYNAMIC CHARACTERISTICS | | | | | | | | Turn-ON Time, t <sub>ON</sub> | $V_{NO}$ or $V_{NC}$ = 3V, $R_L$ = 1k $\Omega$ , $C_L$ = 35pF, | 25 | - | 28 | - | ns | | | V <sub>IN</sub> = 0V to 3V (See Figure 1) | Full | - | 40 | - | ns | | Turn-OFF Time, t <sub>OFF</sub> | $V_{NO}$ or $V_{NC}$ = 3V, $R_L$ = 1k $\Omega$ , $C_L$ = 35pF, | 25 | - | 20 | - | ns | | | V <sub>IN</sub> = 0V to 3V (See Figure 1) | | - | 30 | - | ns | | Break-Before-Make Time Delay, t <sub>D</sub> | $R_L = 300\Omega$ , $C_L = 35pF$ , $V_{NO} = V_{NC} = 3V$ , $V_{IN} = 0V$ to 3V (See Figure 3) | Full | - | 10 | - | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ (See Figure 2) | 25 | - | 3 | - | рС | | OFF Isolation | $R_L = 50\Omega$ , $C_L = 5pF$ , $f = 1MHz$ (See Figure 4) | 25 | - | 76 | - | dB | | Power Supply Rejection Ratio | $R_L = 50\Omega$ , $C_L = 5pF$ , $f = 1MHz$ | 25 | - | 60 | - | dB | | NO or NC OFF Capacitance, C <sub>OFF</sub> | $f = 1MHz$ , $V_{NO}$ or $V_{NC} = V_{COM} = 0V$ (See Figure 7) | 25 | - | 8 | - | pF | | COM OFF Capacitance, C <sub>COM(OFF)</sub> | $f = 1MHz$ , $V_{NO}$ or $V_{NC} = V_{COM} = 0V$ (See Figure 7) | 25 | - | 8 | - | pF | | COM ON Capacitance, C <sub>COM(ON)</sub> | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V (See Figure 7) | 25 | - | 28 | - | pF | ## **Electrical Specifications - 5V Supply** Test Conditions: V+ = +4.5V to +5.5V, GND = 0V, $V_{INH}$ = 2.4V, $V_{INL}$ = 0.8V (Note 4), Unless Otherwise Specified. **(Continued)** | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 5, 6) | TYP | MAX<br>(Notes 5, 6) | UNITS | |----------------------------------------------------|---------------------------------------------------------------|--------------|---------------------|--------|---------------------|-------| | POWER SUPPLY CHARACTERISTIC | | | | | | | | Power Supply Range | | Full | 2.7 | - | 12 | V | | Positive Supply Current, I+ | V+ = 5.5V, V <sub>IN</sub> = 0V or V+, all channels on or off | Full | -1 | 0.0001 | 1 | μA | | DIGITAL INPUT CHARACTERISTICS | | | | | | | | Input Voltage Low, V <sub>INL</sub> | | Full | - | - | 0.8 | V | | Input Voltage High, V <sub>INH</sub> | | Full | 2.4 | - | - | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 5.5V, V <sub>IN</sub> = 0V or V+ | Full | -1 | - | 1 | μA | ## **Electrical Specifications - 3.3V Supply** Test Conditions: V+ = +3.0V to +3.6V, GND = 0V, $V_{INH}$ = 2.4V, $V_{INL}$ = 0.8V (Note 4), Unless Otherwise Specified. | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 5, 6) | TYP | MAX<br>(Notes 5, 6) | UNITS | |-------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------|---------------------|------|---------------------|-------| | ANALOG SWITCH CHARACTERISTIC | S | <u> </u> | + | | + | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | V | | ON-Resistance, r <sub>ON</sub> | V+ = 3V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> or V <sub>NC</sub> = 1.5V | 25 | - | 32 | 50 | Ω | | | | Full | - | 40 | 60 | Ω | | r <sub>ON</sub> Matching Between Channels, ∆r <sub>ON</sub> | V+ = 3.3V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> or V <sub>NC</sub> = 1.5V | 25 | - | 8.0 | 2 | Ω | | | | Full | - | 1 | 4 | Ω | | r <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | $V+ = 3.3V$ , $I_{COM} = 1.0$ mA, $V_{NO}$ or $V_{NC} = 0.5V$ , | 25 | - | 6 | 10 | Ω | | , , | 1V, 1.5V | Full | - | 7 | 12 | Ω | | NO or NC OFF Leakage Current, | $V+ = 3.6V$ , $V_{COM} = 1V$ , $3V$ , $V_{NO}$ or $V_{NC} = 3V$ , $1V$ | 25 | -3 | 0.01 | 3 | nA | | INO(OFF) or INC(OFF) | | Full | -5 | - | 5 | nA | | COM OFF Leakage Current, I <sub>COM(OFF)</sub> | $V+ = 3.6V$ , $V_{COM} = 3V$ , $1V$ , $V_{NO}$ or $V_{NC} = 1V$ , $3V$ | 25 | -3 | 0.01 | 3 | nA | | | | Full | -5 | - | 5 | nA | | COM ON Leakage Current, I <sub>COM(ON)</sub> | $V_{+} = 3.6V$ , $V_{COM} = 1V$ , 3V, or $V_{NO}$ or $V_{NC} = 1V$ , | 25 | -5 | - | 5 | nA | | | 3V or floating | | -10 | - | 10 | nA | | DYNAMIC CHARACTERISTICS | | | 1 | | | | | Turn-ON Time, t <sub>ON</sub> | $V_{NO}$ or $V_{NC}$ = 1.5V, $R_L$ = 1k $\Omega$ , $C_L$ = 35pF, $V_{IN}$ = 0V to 3V | 25 | - | 40 | - | ns | | | | Full | - | 60 | - | ns | | Turn-OFF Time, t <sub>OFF</sub> | $V_{NO}$ or $V_{NC}$ = 1.5V, $R_L$ = 1k $\Omega$ , $C_L$ = 35pF, | 25 | - | 20 | - | ns | | | $V_{IN} = 0V \text{ to } 3V$ | Full | - | 30 | - | ns | | Break-Before-Make Time Delay, t <sub>D</sub> | $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, $V_{NO}$ or $V_{NC}$ = 1.5V, $V_{IN}$ = 0V to 3V | Full | - | 20 | - | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = $0\Omega$ | 25 | - | 1 | - | рC | | OFF Isolation | $R_L = 50\Omega$ , $C_L = 5pF$ , $f = 1MHz$ | 25 | - | 76 | - | dB | | Power Supply Rejection Ratio | $R_L = 50\Omega$ , $C_L = 5pF$ , $f = 1MHz$ | 25 | - | 56 | - | dB | | NO or NC OFF Capacitance, COFF | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V | 25 | - | 8 | - | pF | | COM OFF Capacitance, C <sub>COM(OFF)</sub> | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V | 25 | - | 8 | - | pF | | COM ON Capacitance, C <sub>COM(ON)</sub> | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V<br>(See Figure 7) | 25 | - | 28 | - | pF | | POWER SUPPLY CHARACTERISTICS | | ı | | | | 1 | | Positive Supply Current, I+ | V+ = 3.6V, V <sub>IN</sub> = 0V or V+, all channels on or off | Full | -1 | - | 1 | μA | ## **Electrical Specifications - 3.3V Supply** Test Conditions: V+ = +3.0V to +3.6V, GND = 0V, $V_{INH}$ = 2.4V, $V_{INL}$ = 0.8V (Note 4), Unless Otherwise Specified. (Continued) | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 5, 6) | TYP | MAX<br>(Notes 5, 6) | UNITS | |----------------------------------------------------|---------------------------------------|--------------|---------------------|-----|---------------------|-------| | DIGITAL INPUT CHARACTERISTICS | | | | | | | | Input Voltage Low, V <sub>INL</sub> | | Full | - | - | 0.8 | V | | Input Voltage High, V <sub>INH</sub> | | Full | 2.4 | - | - | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 3.6V, V <sub>IN</sub> = 0V or V+ | Full | -1 | - | 1 | μΑ | ## **Electrical Specifications - 12V Supply** Test Conditions: V+ = +10.8V to +13V, GND = 0V, $V_{INH}$ = 4V, $V_{INL}$ = 0.8V (Note 4), Unless Otherwise Specified. | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 5, 6) | TYP | MAX<br>(Notes 5, 6) | UNITS | |-------------------------------------------------|--------------------------------------------------------------------------------------|--------------|---------------------|------|---------------------|-------| | ANALOG SWITCH CHARACTERISTI | CS | , , | , , | | , , , | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | V | | ON-Resistance, r <sub>ON</sub> | V+ = 10.8V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> or V <sub>NC</sub> = 10V | 25 | - | 11 | 20 | Ω | | | | Full | - | 15 | 25 | Ω | | r <sub>ON</sub> Matching Between Channels, | V+ = 12V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> or V <sub>NC</sub> = 10V | 25 | - | 0.8 | 2 | Ω | | $\Delta r_{ON}$ | | Full | - | 1 | 4 | Ω | | r <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | V+ = 12V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> or V <sub>NC</sub> = 3V, 6V, 9V | 25 | - | 1 | 4 | Ω | | | (Note 7) | Full | - | - | 6 | Ω | | NO or NC OFF Leakage Current, | V+ = 13V, V <sub>COM</sub> = 1V, 12V, V <sub>NO</sub> or V <sub>NC</sub> = 12V, 1V | 25 | -3 | 0.01 | 3 | nA | | I <sub>NO(OFF)</sub> or I <sub>NC(OFF)</sub> | | Full | -5 | - | 5 | nA | | COM OFF Leakage Current, | V+ = 13V, V <sub>COM</sub> = 12V, 1V, V <sub>NO</sub> or V <sub>NC</sub> = 1V, 12V | 25 | -3 | 0.01 | 3 | nA | | I <sub>COM(OFF)</sub> | | Full | -5 | - | 5 | nA | | COM ON Leakage Current, I <sub>COM(ON)</sub> | $V_{+} = 13V$ , $V_{COM} = 1V$ , 12V, or $V_{NO}$ or $V_{NC} = 1V$ , | 25 | -5 | - | 5 | nA | | | 12V or floating | | -10 | - | 10 | nA | | DYNAMIC CHARACTERISTICS | | | | | | | | Turn-ON Time, t <sub>ON</sub> | $V_{NO}$ or $V_{NC}$ = 10V, $R_L$ = 1k $\Omega$ , $C_L$ = 35pF, $V_{IN}$ = 0V to 4V | 25 | - | 25 | - | ns | | | | Full | - | 35 | - | ns | | Turn-OFF Time, t <sub>OFF</sub> | $V_{NO}$ or $V_{NC}$ = 10V, $R_L$ = 1k $\Omega$ , $C_L$ = 35pF, $V_{IN}$ = 0V | 25 | - | 17 | - | ns | | | to 4V | Full | - | 26 | - | ns | | Break-Before-Make Time Delay, t <sub>D</sub> | $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, $V_{NO}$ or $V_{NC}$ = 10V, $V_{IN}$ = 0V to 4V | Full | - | 2 | - | ns | | Charge Injection, Q | $C_L = 1.0$ nF, $V_G = 0$ V, $R_G = 0$ Ω | 25 | - | 5 | - | pC | | OFF Isolation | $R_L = 50\Omega$ , $C_L = 5pF$ , $f = 1MHz$ | 25 | - | 76 | - | dB | | Crosstalk (Channel-to-Channel) | $R_L = 50\Omega$ , $C_L = 5pF$ , $f = 1MHz$ | 25 | - | -105 | - | dB | | Power Supply Rejection Ratio | R <sub>L</sub> = 50Ω, C <sub>L</sub> = 5pF, f = 1MHz | 25 | - | 63 | - | dB | | NO or NC OFF Capacitance, COFF | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V | 25 | - | 8 | - | pF | | COM OFF Capacitance, C <sub>COM(OFF)</sub> | $f = 1MHz$ , $V_{NO}$ or $V_{NC} = V_{COM} = 0V$ | 25 | - | 8 | - | pF | | COM ON Capacitance, C <sub>COM(ON)</sub> | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V (See Figure 7) | 25 | - | 28 | - | pF | | POWER SUPPLY CHARACTERISTIC | S | ı | 1 | | - | ı | | Positive Supply Current, I+ | V+ = 13V, V <sub>IN</sub> = 0V or V+, all channels on or off | Full | -1 | - | 1 | μA | ### **Electrical Specifications - 12V Supply** Test Conditions: V + = +10.8V to +13V, GND = 0V, $V_{INH} = 4V$ , $V_{INL} = 0.8V$ (Note 4), Unless Otherwise Specified. (**Continued**) | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(Notes 5, 6) | TYP | MAX<br>(Notes 5, 6) | UNITS | |----------------------------------------------------|--------------------------------------|--------------|---------------------|-----|---------------------|-------| | DIGITAL INPUT CHARACTERISTICS | | | | | | | | Input Voltage Low, V <sub>INL</sub> | | Full | - | - | 0.8 | V | | Input Voltage High, V <sub>INH</sub> | | Full | 4 | - | - | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 13V, V <sub>IN</sub> = 0V or V+ | Full | -1 | - | 1 | μΑ | #### NOTES: - 4. V<sub>IN</sub> = input voltage to perform proper function. - 5. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. - 6. Parts are 100% tested at +25°C. Over-temperature limits established by characterization and are not production tested. - 7. Limits established by characterization and are not production tested. ### Test Circuits and Waveforms Logic input waveform is inverted for switches that have the opposite logic sense. Repeat test for all switches. C<sub>L</sub> includes fixture and stray capacitance. $V_{OUT} = V_{(NO \text{ or NC})} \frac{R_L}{R_L + r_{ON}}$ FIGURE 1A. MEASUREMENT POINTS FIGURE 1B. TEST CIRCUIT FIGURE 1. SWITCHING TIMES FIGURE 2A. MEASUREMENT POINTS FIGURE 2B. TEST CIRCUIT FIGURE 2. CHARGE INJECTION ## Test Circuits and Waveforms (Continued) C<sub>L</sub> includes fixture and stray capacitance. FIGURE 3A. MEASUREMENT POINTS FIGURE 3B. TEST CIRCUIT FIGURE 3. BREAK-BEFORE-MAKE TIME FIGURE 4. OFF ISOLATION TEST CIRCUIT FIGURE 5. ron TEST CIRCUIT FIGURE 6. CROSSTALK TEST CIRCUIT FIGURE 7. CAPACITANCE TEST CIRCUIT ## **Detailed Description** The ISL43210 bidirectional, single SPDT analog switch offers precise switching capability from a single 2.7V to 12V supply with low ON-resistance (19 $\Omega$ ) and high speed operation (toN = 28ns, toFF = 20ns). The device is especially well suited to portable battery powered equipment thanks to the low operating supply voltage (2.7V), low power consumption (5 $\mu$ W), low leakage currents (3nA max), and the tiny SOT-23 packaging. High frequency applications also benefit from the wide bandwidth, and the very high off isolation rejection. ### Supply Sequencing and Overvoltage Protection With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to V+ and GND (see Figure 8). To prevent forward biasing these diodes, V+ must be applied before any input signals, and input signal voltages must remain between V+ and GND. If these conditions cannot be guaranteed, then one of the following two protection methods should be employed. Logic inputs can easily be protected by adding a $1k\Omega$ resistor in series with the input (see Figure 8). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation. Adding a series resistor to the switch input defeats the purpose of using a low $r_{ON}$ switch, so two small signal diodes can be added in series with the supply pins to provide overvoltage protection for all pins (see Figure 8). These additional diodes limit the analog signal from 1V below V+ to 1V above GND. The low leakage current performance is unaffected by this approach, but the switch resistance may increase, especially at low supply voltages. FIGURE 8. OVERVOLTAGE PROTECTION #### **Power-Supply Considerations** The ISL43210 construction is typical of most CMOS analog switches, except that they have only two supply pins: V+ and GND. V+ and GND drive the internal CMOS switches and set their analog voltage limits. Unlike switches with a 13V maximum supply voltage, the ISL43210 15V maximum supply voltage provides plenty of room for the 10% tolerance of 12V supplies, as well as room for overshoot and noise spikes. The minimum recommended supply voltage is 2.7V. It is important to note that the input signal range, switching times, and ON-resistance degrade at lower supply voltages. Refer to the "Electrical Specification" tables beginning on page 5 and "Typical Performance Curves" beginning on page 9 for details. V+ and GND also power the internal logic and level shifter. The level shifter convert the input logic levels to switched V+ and GND signals to drive the analog switch gate terminals. This device cannot be operated with bipolar supplies, because the input switching point becomes negative in this configuration. #### Logic-Level Thresholds This switch is TTL compatible (0.8V and 2.4V) over a supply range of 3V to 11V (see Figure 15). At 12V the $V_{IH}$ level is about 2.5V. This is still below the TTL guaranteed high output minimum level of 2.8V, but noise margin is reduced. For best results with a 12V supply, use a logic family the provides a $V_{OH}$ greater than 3V. The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to V+ with a fast transition time minimizes power dissipation. #### High-Frequency Performance In $50\Omega$ systems, signal response is reasonably flat even past 300MHz (see Figure 16). Figure 16 also illustrates that the frequency response is very consistent over a wide V+ range, and for varying analog signal levels. An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feedthrough from a switch's input to its output. Off isolation is the resistance to this feedthrough. Figure 17 details the high off isolation rejection provided by this part. At 10MHz, off isolation is about 50dB in $50\Omega$ systems, decreasing approximately 20dB per decade as frequency increases. Higher load impedances decrease off isolation rejection due to the voltage divider action of the switch OFF impedance and the load impedance. #### Leakage Considerations Reverse ESD protection diodes are internally connected between each analog-signal pin and both V+ and GND. One of these diodes conducts if any analog signal exceeds V+ or GND. Virtually all the analog leakage current comes from the ESD diodes to V+ or GND. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or GND and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the V+ and GND pins constitutes the analog-signal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and V+ or GND. ## **Typical Performance Curves** T<sub>A</sub> = +25°C, Unless Otherwise Specified. FIGURE 9. ON-RESISTANCE vs SUPPLY VOLTAGE FIGURE 10. ON-RESISTANCE vs SWITCH VOLTAGE FIGURE 11. $r_{ON}$ MATCH vs SWITCH VOLTAGE FIGURE 12. CHARGE INJECTION vs SWITCH VOLTAGE # Typical Performance Curves T<sub>A</sub> = +25°C, Unless Otherwise Specified. (Continued) FIGURE 13. TURN-ON TIME vs SUPPLY VOLTAGE FIGURE 14. TURN-OFF TIME vs SUPPLY VOLTAGE FIGURE 15. DIGITAL SWITCHING POINT vs SUPPLY VOLTAGE FIGURE 16. FREQUENCY RESPONSE FIGURE 18. ±PSRR vs FREQUENCY ### Die Characteristics SUBSTRATE POTENTIAL (POWERED UP): **GND** TRANSISTOR COUNT: ISL43210: 58 PROCESS: Si Gate CMOS © Copyright Intersil Americas LLC 2007. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="https://www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a> ## Small Outline Transistor Plastic Packages (SOT23-6) P6.064 6 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE | | INC | HES | MILLIM | ETERS | | |--------|------------|----------------|--------|----------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.036 | 0.057 | 0.90 | 1.45 | - | | A1 | 0.000 | 0.0059 | 0.00 | 0.15 | - | | A2 | 0.036 | 0.051 | 0.90 | 1.30 | - | | b | 0.012 | 0.020 | 0.30 | 0.50 | - | | b1 | 0.012 | 0.018 | 0.30 | 0.45 | | | С | 0.003 | 0.009 | 0.08 | 0.22 | 6 | | c1 | 0.003 | 0.008 | 0.08 | 0.20 | 6 | | D | 0.111 | 0.118 | 2.80 | 3.00 | 3 | | E | 0.103 | 0.118 | 2.60 | 3.00 | - | | E1 | 0.060 | 0.068 | 1.50 | 1.75 | 3 | | е | 0.0374 Ref | | 0.95 | Ref | - | | e1 | 0.074 | 0.0748 Ref | | Ref | - | | L | 0.014 | 0.022 | 0.35 | 0.55 | 4 | | L1 | 0.024 | Ref. | 0.60 | Ref. | | | L2 | 0.010 | Ref. | 0.25 | Ref. | | | N | 6 | 3 | 6 | | 5 | | R | 0.004 | - | 0.10 | - | | | R1 | 0.004 | 0.010 | 0.10 | 0.25 | | | α | 0° | 8 <sup>0</sup> | 0° | 8 <sup>o</sup> | - | Rev. 3 9/03 ### NOTES: - 1. Dimensioning and tolerance per ASME Y14.5M-1994. - 2. Package conforms to EIAJ SC-74 and JEDEC MO178AB. - 3. Dimensions D and E1 are exclusive of mold flash, protrusions, or gate burrs. - 4. Footlength L measured at reference to gauge plane. - 5. "N" is the number of terminal positions. - 6. These Dimensions apply to the flat section of the lead between 0.08mm and 0.15mm from the lead tip. - 7. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only