# **GPIO for TSMC 40nm N40EF2** #### **Overview** The 3.3V general purpose(GPIO) I/O library with over-drive 2.5V device are provided for TSMC 40nm N40EF2 process. The 5V tolerant IO and I2C are supported. ## **Key Features** - Support 3.3V general purpose IO over-drive 2.5V device - Support upto 120MHz Operating Frequency - Programmable Output four drive strength - CMOS Input and Schmitt trigger Input with programable pull-up or pull-down - Staggered CUP(Circuit Under Pad) Bonding PAD Structure - Minimized I/O size by optimized ESD structure - High reliability of ESD protection with Dual diode & RC Triggered NMOS ESD structure ### **IO Lineup** | Ю | N40EF2 | Feature | |-------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3V GPIO | • | <ul> <li>CMOS Input and Schmitt trigger Input with programable pull-up or pull-down</li> <li>Programmable Output four drive strength</li> </ul> | | High Speed IO | • | <ul> <li>Support upto 120MHz@30pF operation</li> <li>CMOS Input and Schmitt trigger Input with programable pull-up or pull-down</li> <li>Programmable Output four drive strength</li> </ul> | | 5V tolerant IO | • | <ul> <li>CMOS Input and Schmitt trigger Input with programable pull-up or pull-down</li> <li>Programmable Output four drive strength</li> </ul> | | I2C IO<br>(1 PAD) | • | <ul> <li>Supported I2C modes:</li> <li>Standard-mode, Fast-mode+</li> <li>5V input tolerant</li> </ul> | Available #### **ESD Robustness** HBM : 2000VCDM : 500V <sup>\*</sup>This IP is contract design IP. Please contact for detail.