

### DATA SHEET

## **General Description**

The ICS841604I-01 is an optimized PCIe and sRIO clock generator. The device uses a 25MHz parallel crystal to generate 100MHz and 125MHz clock signals, replacing solutions requiring multiple oscillator and fanout buffer solutions. The device has excellent phase jitter (< 1ps rms) suitable to clock components requiring precise and low-jitter PCle or sRIO or both clock signals. Designed for telecom, networking and industrial applications, the ICS841604I-01 can also drive the high-speed sRIO and PCIe SerDes clock inputs of communication processors, DSPs, switches and bridges.

#### **Features**

- Four 0.7V differential HCSL outputs: configurable for PCIe (100MHz) and sRIO (125MHz) clock signals
- Selectable crystal oscillator interface, 25MHz, 18pF parallel resonant crystal or LVCMOS/LVTTL single-ended reference clock
- Supports the following output frequencies: 100MHz or 125MHz
- VCO: 500MHz
- PLL bypass and output enable
- RMS phase jitter @ 125MHz, using a 25MHz crystal (1.875MHz - 20MHz): 0.5ps (typical)
- PCI Express (2.5 Gb/S), Gen 2 (5 Gb/s) and Gen 3 (8 Gb/s) jitter compliant
- Full 3.3V operating supply
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) package

# **Block Diagram**



# **Pin Assignment**

| REF_SEL□ | 1  | 28 | □Vdda       |
|----------|----|----|-------------|
| REF_IN□  | 2  | 27 | □BYPASS     |
| Vdd□     | 3  | 26 | IREF        |
| GND□     | 4  | 25 | □FSEL       |
| XTAL_IN□ | 5  | 24 | □Vdd        |
| XTAL_OUT | 6  | 23 | □nQ3        |
| MR□      | 7  | 22 | <b>□</b> Q3 |
| Vdd□     | 8  | 21 | □nQ2        |
| OE3□     | 9  | 20 | <b>Q</b> 2  |
| OE2□     | 10 | 19 | □GND        |
| OE1□     | 11 | 18 | □nQ1        |
| OE0□     | 12 | 17 | <b>□</b> Q1 |
| GND□     | 13 | 16 | □nQ0        |
| Vdd□     | 14 | 15 | <b>_</b> Q0 |
|          |    |    |             |

ICS841604I-01 28-Lead TSSOP, 240MIL 6.1mm x 9.7mm x 0.925mm package body **G** Package **Top View** 



**Table 1. Pin Descriptions** 

| Number           | Name                  | T      | уре      | Description                                                                                                                                                                                                   |
|------------------|-----------------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                | REF_SEL               | Input  | Pulldown | Reference select. Selects the input reference source. LVCMOS/LVTTL interface levels. See Table 3A.                                                                                                            |
| 2                | REF_IN                | Input  | Pulldown | LVCMOS/LVTTL PLL reference clock input.                                                                                                                                                                       |
| 3, 8, 14, 24     | $V_{DD}$              | Power  |          | Core supply pins.                                                                                                                                                                                             |
| 4, 13, 19        | GND                   | Power  |          | Power supply ground.                                                                                                                                                                                          |
| 5,<br>6          | XTAL_IN,<br>XTAL_OUT  | Input  |          | Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input. (PLL reference.)                                                                                                           |
| 7                | MR                    | Input  | Pulldown | Active HIGH master reset. When logic HIGH, the internal dividers are reset. When logic LOW, the internal dividers are enabled. See Table 3D. LVCMOS/LVTTL interface levels.                                   |
| 9, 10,<br>11, 12 | OE3, OE2,<br>OE1, OE0 | Input  | Pulldown | Output enable pins. LVCMOS/LVTTL interface levels. See Table 3D.                                                                                                                                              |
| 15, 16           | Q0, nQ0               | Output |          | Differential output pair. HCSL interface levels.                                                                                                                                                              |
| 17, 18           | Q1, nQ1               | Output |          | Differential output pair. HCSL interface levels.                                                                                                                                                              |
| 20, 21           | Q2, nQ2               | Output |          | Differential output pair. HCSL interface levels.                                                                                                                                                              |
| 22, 23           | Q3, nQ3               | Output |          | Differential output pair. HCSL interface levels.                                                                                                                                                              |
| 25               | FSEL                  | Input  | Pulldown | Output frequency select pin. LVCMOS/LVTTL interface levels. See Table 3B.                                                                                                                                     |
| 26               | IREF                  | Output |          | $0.7V$ current reference resistor output. An external fixed precision resistor (475 $\Omega$ ) from this pin to ground provides a reference current used for differential current-mode Qx, nQx clock outputs. |
| 27               | BYPASS                | Input  | Pulldown | Selects PLL operation/PLL bypass operation. Asynchronous function. LVCMOS/LVTTL interface levels. See Table 3C.                                                                                               |
| 28               | $V_{DDA}$             | Power  |          | Analog supply pin.                                                                                                                                                                                            |

NOTE: Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

# **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |



# **Function Tables**

### Table 3A. REF\_SEL Function Table

| Input   |                 |  |  |  |
|---------|-----------------|--|--|--|
| REF_SEL | Input Reference |  |  |  |
| 0       | XTAL (default)  |  |  |  |
| 1       | REF_IN          |  |  |  |

## Table 3B. FSEL Function Table ( $f_{REF} = 25MHz$ )

| Inputs |           | Outputs                       |
|--------|-----------|-------------------------------|
| FSEL   | N Divider | Q[0:3], nQ[0:3]               |
| 0      | 5         | VCO/5 (100MHz) PCIe (default) |
| 1      | 4         | VCO/4 (125MHz) sRIO           |

### **Table 3C. BYPASS Function Table**

| Input  |                                                       |  |  |
|--------|-------------------------------------------------------|--|--|
| BYPASS | PLL Configuration                                     |  |  |
| 0      | PLL enabled (default)                                 |  |  |
| 1      | PLL bypassed (f <sub>OUT</sub> = f <sub>REF</sub> /N) |  |  |

### Table 3D. MR, OEx Function Table

| lı        | nputs                                                             | Outputs                              |
|-----------|-------------------------------------------------------------------|--------------------------------------|
| MR        | OE[0:3]                                                           | Q[0:3], nQ[0:3]                      |
|           | OE3 = 0                                                           | Q3, nQ3 are High-Impedance (default) |
|           | OE3 = 1                                                           | Q3, nQ3 are enabled                  |
| 0         | OE2 = 0                                                           | Q2, nQ2 are High-Impedance (default) |
|           | OE2 = 1                                                           | Q2, nQ2 are enabled                  |
| (default) | OE1 = 0                                                           | Q1, nQ1 are High-Impedance (default) |
|           | OE1 = 1                                                           | Q1, nQ1 are enabled                  |
|           | OE0 = 0                                                           | Q0, nQ0 are High-Impedance (default) |
|           | OE0 = 1                                                           | Q0, nQ0 are enabled                  |
| 1         | X All outputs are High-Impedance, all internal dividers are reset |                                      |



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                        | Rating                                                   |  |
|---------------------------------------------|----------------------------------------------------------|--|
| Supply Voltage, V <sub>DD</sub>             | 4.6V                                                     |  |
| Inputs, V <sub>I</sub> XTAL_IN Other Inputs | 0V to V <sub>DD</sub><br>-0.5V to V <sub>DD</sub> + 0.5V |  |
| Outputs, V <sub>O</sub>                     | -0.5V to V <sub>DD</sub> + 0.5V                          |  |
| Package Thermal Impedance, θ <sub>JA</sub>  | 64.5°C/W (0 mps)                                         |  |
| Storage Temperature, T <sub>STG</sub>       | -65°C to 150°C                                           |  |

### **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = -40$ °C to 85°C

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum  | Units |
|------------------|-----------------------|-----------------|------------------------|---------|----------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465    | V     |
| $V_{DDA}$        | Analog Supply Voltage |                 | V <sub>DD</sub> – 0.20 | 3.3     | $V_{DD}$ | V     |
| I <sub>DD</sub>  | Power Supply Current  | OE[0:3] = 0     |                        |         | 87       | mA    |
| I <sub>DDA</sub> | Analog Supply Current | OE[0:3] = 0     |                        |         | 20       | mA    |

### Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = -40$ °C to 85°C

| Symbol          | Parameter          |                                                   | Test Conditions                                | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|---------------------------------------------------|------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage |                                                   |                                                | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  |                                                   |                                                | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current | REF_IN, REF_SEL,<br>BYPASS, F_SEL,<br>MR, OE{0:3] | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V     |         |         | 150                   | μA    |
| I <sub>IL</sub> | Input Low Current  | REF_IN, REF_SEL,<br>BYPASS, F_SEL,<br>MR, OE{0:3] | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -5      |         |                       | μA    |

#### **Table 5. Crystal Characteristics**

| Parameter                          | Test Conditions | Minimum | Typical    | Maximum | Units |
|------------------------------------|-----------------|---------|------------|---------|-------|
| Mode of Oscillation                |                 |         | Fundamenta | ıl      |       |
| Frequency                          |                 |         | 25         |         | MHz   |
| Equivalent Series Resistance (ESR) |                 |         |            | 50      | Ω     |
| Shunt Capacitance                  |                 |         |            | 7       | pF    |

NOTE: Characterized using an 18pF parallel resonant crystal.



### **AC Electrical Characteristics**

Table 6A. PCI Express Jitter Specifications,  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = -40$ °C to 85°C

| Symbol                   | Parameter                     | Test Conditions                                                                          | Minimum | Typical | Maximum | PCIe Industry<br>Specification | Units |
|--------------------------|-------------------------------|------------------------------------------------------------------------------------------|---------|---------|---------|--------------------------------|-------|
| t <sub>j</sub>           | Phase Jitter<br>Peak-to-Peak; | f = 100MHz, 25MHz Crystal Input<br>Evaluation Band: 0Hz - Nyquist<br>(clock frequency/2) |         | 12.1    | 28      | 86                             | ps    |
| (PCle Gen 1)             | NOTE 1, 4                     | f = 125MHz, 25MHz Crystal Input<br>Evaluation Band: 0Hz - Nyquist<br>(clock frequency/2) |         | 11.7    | 30      | 00                             | ps    |
| t <sub>REFCLK_HF_R</sub> | Phase Jitter RMS;             | f = 100MHz, 25MHz Crystal Input<br>High Band: 1.5MHz - Nyquist<br>(clock frequency/2)    |         | 0.82    | 2.15    | 3.1                            | ps    |
| MS<br>(PCle Gen 2)       | NOTE 2, 4                     | f = 125MHz, 25MHz Crystal Input<br>High Band: 1.5MHz - Nyquist<br>(clock frequency/2)    |         | 0.8     | 2.2     | 3.1                            | ps    |
| t <sub>REFCLK_LF_R</sub> | Phase Jitter RMS;             | f = 100MHz, 25MHz Crystal Input<br>Low Band: 10kHz - 1.5MHz                              |         | 0.15    | 0.47    | 3.0                            | ps    |
| MS<br>(PCIe Gen 2)       | NOTE 2, 4                     | f = 125MHz, 25MHz Crystal Input<br>Low Band: 10kHz - 1.5MHz                              |         | 0.15    | 0.55    | 3.0                            | ps    |
| t <sub>REFCLK_RMS</sub>  | Phase Jitter RMS;             | f = 100MHz, 25MHz Crystal Input<br>Evaluation Band: 0Hz - Nyquist<br>(clock frequency/2) |         | 0.17    | 0.41    | 0.8                            | ps    |
| (PCIe Gen 3)             | NOTE 3, 4                     | f = 125MHz, 25MHz Crystal Input<br>Evaluation Band: 0Hz - Nyquist<br>(clock frequency/2) |         | 0.17    | 0.45    | 0.0                            | ps    |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. For additional information, refer to the PCI Express Application Note section in the datasheet.

NOTE 1: Peak-to-Peak jitter after applying system transfer function for the Common Clock Architecture. Maximum limit for PCI Express Gen 1 is 86ps peak-to-peak for a sample size of 106 clock periods.

NOTE 2: RMS jitter after applying the two evaluation bands to the two transfer functions defined in the Common Clock Architecture and reporting the worst case results for each evaluation band. Maximum limit for PCI Express Generation 2 is 3.1ps RMS for tREFCLK\_HF\_RMS (High Band) and 3.0ps RMS for tREFCLK\_LF\_RMS (Low Band).

NOTE 3: RMS jitter after applying system transfer function for the common clock architecture. This specification is based on the PCI Express Base Specification Revision 0.7, October 2009 and is subject to change pending the final release version of the specification.

NOTE 4: This parameter is guaranteed by characterization. Not tested in production.



### **AC Electrical Characteristics**

Table 6B. AC Characteristics,  $V_{DD} = 3.3V \pm 5\%$ ,  $T_A = -40$ °C to 85°C

| Symbol                   | Parameter                                                | Test Conditions                   | Minimum | Typical | Maximum | Units |
|--------------------------|----------------------------------------------------------|-----------------------------------|---------|---------|---------|-------|
| f <sub>OUT</sub>         | Output Frequency                                         | VCO/5                             |         | 100     |         | MHz   |
|                          |                                                          | VCO/4                             |         | 125     |         | MHz   |
| fjit(Ø)                  | RMS Phase Jitter (Random);<br>NOTE 1                     | 100MHz (1.875MHz – 20MHz)         |         | 0.47    | 0.98    | ps    |
|                          |                                                          | 125MHz (1.875MHz – 20MHz)         |         | 0.50    | 1.02    | ps    |
| fjit(cc)                 | Cycle-to-Cycle Jitter; NOTE 2                            |                                   |         |         | 60      | ps    |
| tsk(o)                   | Output Skew; NOTE 2, 3                                   |                                   |         |         | 70      | ps    |
| V <sub>MAX</sub>         | Absolute Maximum Output<br>Voltage; NOTE 4, 5            |                                   |         |         | 1150    | mV    |
| V <sub>MIN</sub>         | Absolute Minimum Output<br>Voltage; NOTE 4, 6            |                                   | -300    |         |         | mV    |
| V <sub>RB</sub>          | Ringback Voltage; NOTE 7, 8                              |                                   | -100    |         | 100     | mV    |
| t <sub>STABLE</sub>      | Time before V <sub>RB</sub> is allowed;<br>NOTE 7, 8     |                                   | 500     |         |         | ps    |
| V <sub>CROSS</sub>       | Absolute Crossing Voltage;<br>NOTE 4, 9, 10              |                                   | 220     |         | 530     | mV    |
| $\Delta V_{	ext{CROSS}}$ | Total Variation of V <sub>CROSS</sub> ;<br>NOTE 4, 9, 11 |                                   |         |         | 150     | mV    |
| t <sub>SLEW</sub>        | Rising/Falling Edge Rate;<br>NOTE 7, 12                  | Measured between -150mV to +150mV | 0.6     |         | 4.0     | V/ns  |
| odc                      | Output Duty Cycle; NOTE 7                                |                                   | 47      |         | 53      | %     |
| t_                       | PLL Lock Time                                            |                                   |         |         | 90      | ms    |
| t <sub>PLZ, HZ</sub>     | Output Disable Time                                      |                                   |         |         | 5       | ns    |
| t <sub>PZL, ZH</sub>     | Output Enable Time                                       |                                   |         |         | 5       | ns    |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

- NOTE 1: Refer to the Phase Noise Plots.
- NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.
- NOTE 3 Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points.
- NOTE 4 Measurement taken from a single-ended waveform.
- NOTE 5: Defined as the maximum instantaneous voltage including overshoot. See Parameter Measurement Information Section.
- NOTE 6: Defined as the minimum instantaneous voltage including undershoot. See Parameter Measurement Information Section.
- NOTE 7: Measurement taken from a differential waveform.
- NOTE 8:  $T_{STABLE}$  is the time the differential clock must maintain a minimum  $\pm 150$ mV differential voltage after rising/falling edges before it is allowed to drop back into the  $V_{RB}$   $\pm 100$  differential range. See Parameter Measurement Information Section.
- NOTE 9: Measured at crossing point where the instantaneous voltage value of the rising edge of Qx equals the falling edge of nQx. See Parameter Measurement Information Section.
- NOTE 10: Refers to the total variation from the lowest crossing point to the highest, regardless of which edge is crossing. Refers to all crossing points for this measurement. See Parameter Measurement Information Section.
- NOTE 11: Defined as the total variation of all crossing voltage of rising Qx and falling nQx. This is the maximum allowed variance in the  $V_{CROSS}$  for any particular system. See Parameter Measurement Information Section.
- NOTE 12: Measured from -150mV to +150mV on the differential waveform (derived from Qx minus nQx). The signal must be monotonic through the measurement region for rise and fall time. The 300mV measurement window is centered on the differential zero crossing. See Parameter Measurement Information Section.



# **Typical Phase Noise at 100MHz**





# **Typical Phase Noise at 125MHz**





### **Parameter Measurement Information**



### 3.3V HCSL Output Load AC Test Circuit



### Cycle-to-Cycle Jitter



**RMS Phase Jitter** 



#### 3.3V HCSL Output Load AC Test Circuit



#### **Output Skew**



Differential Measurement Points for Rise/Fall Edge Rate

# **Parameter Measurement Information, continued**



**Differential Measurement Points for Ringback** 



**Single-ended Measurement Points for Absolute Cross Point/Swing** 



**PLL Locktime** 



**Differential Measurement Points for Duty Cycle/Period** 



**Single-ended Measurement Points for Delta Cross Point** 



### **Application Information**

### **Recommendations for Unused Input and Output Pins**

#### Inputs:

#### **LVCMOS Control Pins**

All control pins have internal pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### REF\_IN

For applications not requiring the use of the reference clock, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the REF\_IN to ground.

#### **Crystal Inputs**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from XTAL\_IN to ground.

#### **Outputs:**

#### **Differential Outputs**

All unused differential outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

### Overdriving the XTAL Interface

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 1A*. The XTAL\_OUT pin can be left floating. The maximum amplitude of the input signal should not exceed 2V and the input edge rate can be as slow as 10ns. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition,

matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega.$  This can also be accomplished by removing R1 and making R2  $50\Omega.$  By overdriving the crystal oscillator, the device will be functional, but note, the device performance is guaranteed by using a quartz crystal.



Figure 1A. General Diagram for LVCMOS Driver to XTAL Input Interface



Figure 1B. General Diagram for LVPECL Driver to XTAL Input Interface



### **PCI Express Application Note**

PCI Express jitter analysis methodology models the system response to reference clock jitter. The block diagram below shows the most frequently used *Common Clock Architecture* in which a copy of the reference clock is provided to both ends of the PCI Express Link.

In the jitter analysis, the transmit (Tx) and receive (Rx) serdes PLLs are modeled as well as the phase interpolator in the receiver. These transfer functions are called H1, H2, and H3 respectively. The overall system transfer function at the receiver is:

$$Ht(s) = H3(s) \times [H1(s) - H2(s)]$$

The jitter spectrum seen by the receiver is the result of applying this system transfer function to the clock spectrum X(s) and is:

$$Y(s) = X(s) \times H3(s) \times [H1(s) - H2(s)]$$

In order to generate time domain jitter numbers, an inverse Fourier Transform is performed on X(s)\*H3(s) \* [H1(s) - H2(s)].



**PCI Express Common Clock Architecture** 

For **PCI Express Gen 1**, one transfer function is defined and the evaluation is performed over the entire spectrum: DC to Nyquist (e.g for a 100MHz reference clock: 0Hz – 50MHz) and the jitter result is reported in peak-peak.



PCIe Gen 1 Magnitude of Transfer Function

For **PCI Express Gen 2**, two transfer functions are defined with 2 evaluation ranges and the final jitter number is reported in rms. The two evaluation ranges for PCI Express Gen 2 are 10kHz – 1.5MHz (Low Band) and 1.5MHz – Nyquist (High Band). The plots show the

individual transfer functions as well as the overall transfer function Ht.



PCIe Gen 2A Magnitude of Transfer Function



PCIe Gen 2B Magnitude of Transfer Function

For **PCI Express Gen 3**, one transfer function is defined and the evaluation is performed over the entire spectrum. The transfer function parameters are different from Gen 1 and the jitter result is reported in RMS.



PCIe Gen 3 Magnitude of Transfer Function

For a more thorough overview of PCI Express jitter analysis methodology, please refer to IDT Application Note *PCI Express Reference Clock Requirements*.



#### **Recommended Termination**

Figure 2A is the recommended source termination for applications where the driver and receiver will be on a separate PCBs. This termination is the standard for PCI Express™ and HCSL output

types. All traces should be  $50\Omega$  impedance single-ended or  $100\Omega$  differential.



Figure 2A. Recommended Source Termination (where the driver and receiver will be on separate PCBs)

Figure 2B is the recommended termination for applications where a point-to-point connection can be used. A point-to-point connection contains both the driver and the receiver on the same PCB. With a matched termination at the receiver, transmission-line reflections will

be minimized. In addition, a series resistor (Rs) at the driver offers flexibility and can help dampen unwanted reflections. The optional resistor can range from  $0\Omega$  to  $33\Omega.$  All traces should be  $50\Omega$  impedance single-ended or  $100\Omega$  differential.



Figure 2B. Recommended Termination (where a point-to-point connection can be used)



# **Schematic Example**

Figure 3 shows an example of ICS841604l-01 application schematic. In this example, the device is operated at  $V_{DD} = 3.3V$ . The 18pF parallel resonant 25MHz crystal is used. The load capacitance C1 =27pF and C2 = 27pF are recommended for frequency accuracy. Depending on the parasitic of the printed circuit board layout, these values might require a slight adjustment to optimize the frequency accuracy. Crystals with other load capacitance specifications can be used. This will require adjusting C1 and C2. For this device, the crystal load capacitors are required for proper operation.

As with any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS841604I-01 provides separate power supplies to isolate any high switching noise from coupling into the internal PLL. In order to achieve the best possible filtering, it is recommended that the placement of the filter components be on the device side of the PCB as close to the power

pins as possible. If space is limited, the 0.1uf capacitor in each power pin filter should be placed on the device side. The other components can be on the opposite side of the PCB. Power supply filter recommendations are a general guideline to be used for reducing external noise from coupling into the devices. The filter performance is designed for a wide range of noise frequencies. This low-pass filter starts to attenuate noise at approximately 10 kHz. If a specific frequency noise component is known, such as switching power supplies frequencies, it is recommended that component values be adjusted and if required, additional filtering be added. Additionally, good general design practices for power plane voltage stability suggests adding bulk capacitance in the local area of all devices.

The schematic example focuses on functional connections and is not configuration specific. Refer to the pin description and functional tables in the datasheet to ensure that the logic control inputs are properly set.



Figure 3. ICS841604I-01 Application Schematic



#### **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS841604I-01 Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS841604I-01 is the sum of the core power plus analog plus the power dissipation in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipation in the load.

- Power (core)<sub>MAX</sub> =  $V_{DD\ MAX}$  \* ( $I_{DD\ MAX}$  +  $I_{DDA\ MAX}$ ) = 3.465V \* (87mA + 20mA) = **370.755mW**
- Power (outputs)<sub>MAX</sub> = 44.5mW/Loaded Output pair Power (output)<sub>MAX</sub> = 44.5mW \* 4 = 178mW

Total Power\_MAX = (3.465V, with all outputs switching) = 370.755mW +178mW = **548.755mW** 

2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 64.5°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.549\text{W} * 64.5^{\circ}\text{C/W} = 120.4^{\circ}\text{C}$ . This is well below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 7. Thermal Resistance  $\theta_{JA}$  for 28 Lead TSSOP, Forced Convection

| $\theta_{JA}$ vs. Air Flow                  |          |          |          |  |
|---------------------------------------------|----------|----------|----------|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 64.5°C/W | 60.4°C/W | 58.5°C/W |  |



#### 3. Calculations and Equations.

The purpose of this section is to calculate power dissipation on the IC per HCSL output pair.

HCSL output driver circuit and termination are shown in Figure 4.



Figure 4. HCSL Driver Circuit and Termination

HCSL is a current steering output which sources a maximum of 17mA of current per output. To calculate worst case on-chip power dissipation, use the following equations which assume a  $50\Omega$  load to ground.

The highest power dissipation occurs when V<sub>DD\_MAX</sub>.

Power = 
$$(V_{DD\_MAX} - V_{OUT}) * I_{OUT}$$
,  
since  $V_{OUT} - I_{OUT} * R_L$   
=  $(V_{DD\_MAX} - I_{OUT} * R_L) * I_{OUT}$   
=  $(3.465V - 17mA * 50\Omega) * 17mA$ 

Total Power Dissipation per output pair = 44.5mW



# **Reliability Information**

Table 8.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 28 Lead TSSOP

| $\theta_{JA}$ vs. Air Flow                  |          |          |          |  |
|---------------------------------------------|----------|----------|----------|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 64.5°C/W | 60.4°C/W | 58.5°C/W |  |

#### **Transistor Count**

The transistor count for ICS841604I-01 is: 2760

# **Package Outline and Package Dimensions**

Package Outline - G Suffix for 28 Lead TSSOP



**Table 9. Package Dimensions** 

| All Dimensions in Millimeters |            |         |  |  |
|-------------------------------|------------|---------|--|--|
| Symbol                        | Minimum    | Maximum |  |  |
| N                             | 28         |         |  |  |
| Α                             |            | 1.20    |  |  |
| A1                            | 0.05       | 0.15    |  |  |
| A2                            | 0.80       | 1.05    |  |  |
| b                             | 0.19       | 0.30    |  |  |
| С                             | 0.09       | 0.20    |  |  |
| D                             | 9.60       | 9.80    |  |  |
| E                             | 8.10 Basic |         |  |  |
| E1                            | 6.00       | 6.20    |  |  |
| е                             | 0.65 Basic |         |  |  |
| L                             | 0.45       | 0.75    |  |  |
| α                             | 0°         | 8°      |  |  |
| aaa                           |            | 0.10    |  |  |

Reference Document: JEDEC Publication 95, MO-153



# **Ordering Information**

## **Table 10. Ordering Information**

| Part/Order Number | Marking         | Package                   | Shipping Packaging | Temperature   |
|-------------------|-----------------|---------------------------|--------------------|---------------|
| 841604AGI-01LF    | ICS841604AGI01L | "Lead-Free" 28 Lead TSSOP | Tube               | -40°C to 85°C |
| 841604AGI-01LFT   | ICS841604AGI01L | "Lead-Free" 28 Lead TSSOP | 1000 Tape & Reel   | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.