## **Description** The 9ZML1232E/9ZML1252E are a second generation 2-input/12-output differential mux for Intel Purley and newer platforms. It exceeds the demanding DB1200ZL performance specifications and is backwards compatible to the 9ZML1232B. It utilizes Low-Power HCSL-compatible outputs to reduce power consumption and termination resistors. It is suitable for PCI-Express Gen1–4 or QPI/UPI applications, and provides 2 configurable low-drift I2O settings, one for each input channel, to allow I2O tuning for various topologies. ## **PCIe Clocking Architectures** - Common Clocked (CC) - Separate Reference No Spread (SRNS) - Separate Reference Independent Spread (SRIS) ## **Typical Applications** Servers, Storage, Networking, SSDs ## **Output Features** - 12 Low-power HCSL (LP-HCSL) output pairs (9ZML1232E) - 12 Low-power HCSL (LP-HCSL) output pairs with 85Ω Zout (9ZML1252E) ## **Features** - 2 configurable low drift I2O delays up to 2.9ns; maintain transport delay for various topologies - LP-HCSL outputs; eliminate 24 resistors (9ZML1232E) - LP-HCSL outputs with Zout = 85Ω; eliminate 48 resistors (9ZML1252E) - 9 selectable SMBus addresses; multiple devices can share same SMBus segment - Separate VDDIO for outputs; allows maximum power savings - PLL or Bypass Mode; PLL can dejitter incoming clock - Hardware or software-selectable PLL BW; minimizes jitter peaking in downstream PLLs - Spread spectrum compatible; tracks spreading input clock for EMI reduction - SMBus interface; software can modify device settings without hardware changes - 10 × 10 mm 72-VFQFPN package; small board footprint # **Key Specifications** - Cycle-to-cycle jitter < 50ps</li> - Output-to-output skew < 50ps</li> - Input-to-output delay: Fixed at 0 ps - Input-to-output delay variation < 50ps</li> - Phase jitter: PCle Gen4 < 0.5ps rms</li> - Phase jitter: UPI > 9.6GB/s < 0.1ps rms</li> # **Block Diagram** ## **Contents** | Description | |----------------------------------------------------------------------------------------------------| | PCIe Clocking Architectures | | Typical Applications | | Output Features | | Features | | Key Specifications | | Block Diagram | | Pin Configuration | | Power Management | | PLL Operating Mode | | Power Connections (for pin compatibility with 9ZML12xxB) | | Power Connections | | Skew Programming | | Pin Descriptions | | Absolute Maximum Ratings | | Electrical Characteristics | | DIF_IN Clock Input Parameters | | SMBus | | Input/Supply/Common Parameters | | DIF HCSL/LP-HCSL Outputs | | Current Consumption | | Skew and Differential Jitter Parameters | | Filtered Phase Jitter Parameters - PCIe Common Clocked (CC) Architectures | | Filtered Phase Jitter Parameters - PCIe Separate Reference Independent Spread (SRIS) Architectures | | Filtered Phase Jitter Parameters - QPI/UPI | | Unfiltered Phase Jitter Parameters - 12kHz to 20MHz | | Clock Periods–Differential Outputs with Spread Spectrum Disabled | | Clock Periods–Differential Outputs with Spread Spectrum Enabled | | Test Loads | | General SMBus Serial Interface Information | | Package Outline Drawings | | Ordering Information | | Marking Diagrams | | Revision History | ## **Pin Configuration** ^ prefix indicates internal 120Kohm Pull Up v prefix indicates internal 120Kohm Pull down 10mm x 10mm 72-VFQFPN 0.5mm pin pitch ## **Power Management** | Inputs | | <b>Control Bits</b> | Oı | | | |-------------|---------|---------------------|---------|----------------|-----------| | | | SMBus | | | PLL State | | CKPWRGD_PD# | DIF_IN | EN bit | DIF_x | DIF_x FBOUT_NC | | | 0 | Χ | Х | Low/Low | Low/Low | OFF | | 1 | Dunning | 0 | Low/Low | Running | ON | | ' ' | Running | 1 | Running | Running | ON | ## **PLL Operating Mode** | HIBW_BYPM_LOBW# | Byte0[7:6] | |--------------------|------------| | Low ( PLL Low BW) | 00 | | Mid (Bypass) | 01 | | High (PLL High BW) | 11 | NOTE: PLL is off in Bypass mode # Power Connections (for pin compatibility with 9ZML12xxB) | Pir | Pin Number | | | | |------------|-----------------------------|---------------------|--------------|--| | VDD | D VDDIO GND | | Description | | | 1 | | 2 | Analog PLL | | | 9 | | 8 | Analog Input | | | | | <b>16</b> , 22, 27, | | | | 20 45 64 | <b>21</b> , <b>33</b> , 40, | 34, 39, 46, | DIF clocks | | | 28, 45, 64 | 52, <b>57</b> , <b>69</b> | 51, 58, 63, | DIF CIOCKS | | | | | 70 | | | ## **Power Connections** | Pin | Description | | | | |------------|-------------|------------------------------------------|--------------|--| | VDD | VDDIO | GND | Description | | | 1 | | 2 | Analog PLL | | | 9 | | 8 | Analog Input | | | 28, 45, 64 | 40, 52 | 22, 27, 34,<br>39, 46, 51,<br>58, 63, 70 | DIF clocks | | ## **Skew Programming** | | • | • | |-----------|------------|----------| | | | Skew | | Skew[2:0] | Skew Steps | (ps) | | 000 | 0 | 0 | | 001 | 1 | -416.67 | | 010 | 2 | -833.33 | | 011 | 3 | -1250.00 | | 100 | 4 | -1666.67 | | 101 | 5 | -2083.33 | | 110 | 6 | -2500.00 | | 111 | 7 | -2916.67 | # **Pin Descriptions** | PIN# | PIN NAME | PIN TYPE | DESCRIPTION | |------|---------------------------|----------|------------------------------------------------------------------------------------------| | 1 | VDDA | PWR | Power supply for PLL core. | | 2 | GNDA | GND | Ground pin for the PLL core. | | | | | Input to select differential input clock A or differential input clock B. This input has | | 3 | ^SEL_A_B# | IN | an internal pull-up resistor. | | | | | 0 = Input B selected, 1 = Input A selected. | | | | | Tri-level input to select High BW, Bypass or Low BW mode. This pin is biased to | | 4 | ^vHIBW_BYPM_LOBW# | LATCHE | VDD/2 (Bypass mode) with internal pull up/pull down resistors. See PLL | | | | D IN | Operating Mode Table for Details. | | | | | 3.3V input notifies device to sample latched inputs and start up on first high | | 5 | CKPWRGD PD# | IN | assertion, or exit Power Down Mode on subsequent assertions. Low enters | | | 014 711 (02 <u>-</u> . 27 | | Power Down Mode. | | 6 | DIF INB | IN | True input of differential clock | | 7 | DIF INB# | IN | Complement input of differential clock | | 8 | GND | GND | Ground pin. | | | | | Power supply for differential input clock (receiver). This VDD should be treated | | 9 | VDDR | PWR | as an analog power rail and filtered appropriately. Nominally 3.3V. | | 10 | DIF INA | IN | True input of differential clock | | 11 | DIF INA# | IN | Complement input of differential clock | | | | | SMBus address bit. This is a tri-level input that works in conjunction with other | | 12 | vSADR0_tri | IN | SADR pins, if present, to decode SMBus Addresses. It has an internal pull down | | '- | VO/IBINO_ui | | resistor. See the SMBus Address Selection Table. | | 13 | SMBDAT | I/O | Data pin of SMBUS circuitry | | 14 | SMBCLK | IN | Clock pin of SMBUS circuitry | | 1.7 | OWIDOLIK | " | SMBus address bit. This is a tri-level input that works in conjunction with other | | 15 | vSADR1_tri | IN | SADR pins, if present, to decode SMBus Addresses. It has an internal pull down | | '0 | VO/IDICI_ui | | resistor. See the SMBus Address Selection Table. | | 16 | NC | N/A | No connection. | | | 110 | 14,7 ( | Complementary half of differential feedback output. This pin should NOT be | | 17 | FBOUT_NC# | OUT | connected to anything outside the chip. It exists to provide delay path matching to | | | . <u>566</u> | | get 0 propagation delay. | | | | | True half of differential feedback output. This pin should NOT be connected to | | 18 | FBOUT_NC | OUT | anything outside the chip. It exists to provide delay path matching to get 0 | | | | | propagation delay. | | | | | Active low input for enabling output 0. This pin has an internal pull-up resistor. | | 19 | ^OE0# | IN | 1 = disable outputs, 0 = enable outputs. | | | | | Active low input for enabling output 1. This pin has an internal pull-up resistor. | | 20 | ^OE1# | IN | 1 = disable outputs, 0 = enable outputs. | | 21 | NC | N/A | No connection. | | 22 | GND | GND | Ground pin. | | 23 | DIF 0 | OUT | HCSL true clock output. | | 24 | <br>DIF 0# | OUT | HCSL complementary clock output. | | 25 | DIF 1 | OUT | HCSL true clock output. | | 26 | DIF 1# | OUT | HCSL complementary clock output. | | 27 | GND | GND | Ground pin. | | 28 | VDD | PWR | Power supply, nominally 3.3V. | | 29 | DIF_2 | OUT | HCSL true clock output. | | 30 | DIF_2# | OUT | HCSL complementary clock output. | | 31 | DIF_3 | OUT | HCSL true clock output. | | 32 | <br>DIF_3# | OUT | HCSL complementary clock output. | | 33 | NC _ | N/A | No connection. | | 34 | GND | GND | Ground pin. | | 2.5 | AOE2# | IN I | Active low input for enabling output 2. This pin has an internal pull-up resistor. | | 35 | ^OE2# | IN | 1 = disable outputs, 0 = enable outputs. | | PIN# | PIN NAME | PIN TYPE | DESCRIPTION | |------|----------|----------|-------------------------------------------------------------------------------------| | | | | Active low input for enabling output 3. This pin has an internal pull-up resistor. | | 36 | ^OE3# | IN | 1 = disable outputs, 0 = enable outputs. | | 27 | ^OE4# | INI | Active low input for enabling output 4. This pin has an internal pull-up resistor. | | 37 | ^UE4# | IN | 1 = disable outputs, 0 = enable outputs. | | 20 | ۸055# | INI | Active low input for enabling output 5. This pin has an internal pull-up resistor. | | 38 | ^OE5# | IN | 1 = disable outputs, 0 = enable outputs. | | 39 | GND | GND | Ground pin. | | 40 | VDDIO | PWR | Power supply for differential outputs. | | 41 | DIF_4 | OUT | HCSL true clock output. | | 42 | DIF_4# | OUT | HCSL complementary clock output. | | 43 | DIF_5 | OUT | HCSL true clock output. | | 44 | DIF_5# | OUT | HCSL complementary clock output. | | 45 | VDD | PWR | Power supply, nominally 3.3V. | | 46 | GND | GND | Ground pin. | | 47 | DIF_6 | OUT | HCSL true clock output. | | 48 | DIF_6# | OUT | HCSL complementary clock output. | | 49 | DIF_7 | OUT | HCSL true clock output. | | 50 | DIF_7# | OUT | HCSL complementary clock output. | | 51 | GND | GND | Ground pin. | | 52 | VDDIO | PWR | Power supply for differential outputs. | | 53 | ^OE6# | IN | Active low input for enabling output 6. This pin has an internal pull-up resistor. | | 33 | OLO# | IIN IIN | 1 = disable outputs, 0 = enable outputs. | | 54 | ^OE7# | IN | Active low input for enabling output 7. This pin has an internal pull-up resistor. | | J-T | OL1# | II V | 1 = disable outputs, 0 = enable outputs. | | 55 | ^OE8# | IN | Active low input for enabling output 8. This pin has an internal pull-up resistor. | | - 00 | OLOH | "" | 1 = disable outputs, 0 = enable outputs. | | 56 | ^OE9# | IN | Active low input for enabling output 9. This pin has an internal pull-up resistor. | | | | | 1 = disable outputs, 0 = enable outputs. | | 57 | NC | N/A | No connection. | | 58 | GND | GND | Ground pin. | | 59 | DIF_8 | OUT | HCSL true clock output. | | 60 | DIF_8# | OUT | HCSL complementary clock output. | | 61 | DIF_9 | OUT | HCSL true clock output. | | 62 | DIF_9# | OUT | HCSL complementary clock output. | | 63 | GND | GND | Ground pin. | | 64 | VDD | PWR | Power supply, nominally 3.3V. | | 65 | DIF_10 | OUT | HCSL true clock output. | | 66 | DIF_10# | OUT | HCSL complementary clock output. | | 67 | DIF_11 | OUT | HCSL true clock output. | | 68 | DIF_11# | OUT | HCSL complementary clock output. | | 69 | NC | N/A | No connection. | | 70 | GND | GND | Ground pin. | | 7.4 | A0540# | | Active low input for enabling output 10. This pin has an internal pull-up resistor. | | 71 | ^OE10# | IN | 1 = disable outputs, 0 = enable outputs. | | 72 | AOE11# | INI | Active low input for enabling output 11. This pin has an internal pull-up resistor. | | 72 | ^OE11# | IN | 1 = disable outputs, 0 = enable outputs. | | 73 | epad | GND | Connect to ground | ## **Absolute Maximum Ratings** Stresses above the ratings listed below can cause permanent damage to the 9ZML1232E/9ZML1252E. These ratings, which are standard values for Renesas commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range. | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |----------------------|--------------------|----------------------------|---------|-----|----------------------|-------|-------| | Supply Voltage | VDDx | | | | 3.9 | V | 1,2 | | Input Low Voltage | $V_{IL}$ | | GND-0.5 | | | V | 1 | | Input High Voltage | $V_{IH}$ | Except for SMBus interface | | | V <sub>DD</sub> +0.5 | V | 1,3 | | Input High Voltage | V <sub>IHSMB</sub> | SMBus clock and data pins | | | 3.9 | ٧ | 1 | | Storage Temperature | Ts | | -65 | | 150 | °C | 1 | | Junction Temperature | Tj | | | | 125 | °C | 1 | | Input ESD protection | ESD prot | Human Body Model | 2000 | | | V | 1 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. ## **Electrical Characteristics** ## **DIF\_IN Clock Input Parameters** Over specified temperature and voltage ranges unless otherwise indicated. See Test Loads for Loading Conditions | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |-------------------------------|--------------------|----------------------------------------|------|-----|-----|-------|-------| | Input Crossover Voltage | V <sub>CROSS</sub> | Cross Over Voltage | 150 | | 900 | mV | 1 | | Input Swing - DIF_IN | $V_{SWING}$ | Differential value | 300 | | | mV | 1 | | Input Slew Rate - DIF_IN | dv/dt | Measured differentially | 0.35 | | 8 | V/ns | 1,2 | | Input Leakage Current | I <sub>IN</sub> | $V_{IN} = V_{DD}$ , $V_{IN} = GND$ | -5 | | 5 | uA | | | Input Duty Cycle | d <sub>tin</sub> | Measurement from differential waveform | 45 | | 55 | % | 1 | | Input Jitter - Cycle to Cycle | $J_{DIFIn}$ | Differential Measurement | 0 | | 125 | ps | 1 | <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production. #### **SMBus** | | | <u> </u> | | | | | | |------------------------------|---------------------|--------------------------------------|-----|-----|-------------|-------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | | SMBus Input Low Voltage | $V_{ILSMB}$ | | | | 0.8 | V | | | SMBus Input High Voltage | $V_{IHSMB}$ | | 2.1 | | $V_{DDSMB}$ | V | | | SMBus Output Low Voltage | $V_{OLSMB}$ | @ I <sub>PULLUP</sub> | | | 0.4 | V | | | SMBus Sink Current | I <sub>PULLUP</sub> | @ V <sub>OL</sub> | 4 | | | mA | | | Nominal Bus Voltage | $V_{DDSMB}$ | | 2.7 | | 3.6 | V | 1 | | SCLK/SDATA Rise Time | t <sub>RSMB</sub> | (Max VIL - 0.15) to (Min VIH + 0.15) | | | 1000 | ns | 1 | | SCLK/SDATA Fall Time | t <sub>FSMB</sub> | (Min VIH + 0.15) to (Max VIL - 0.15) | | | 300 | ns | 1 | | SMBus Operating<br>Frequency | f <sub>MAXSMB</sub> | Maximum SMBus operating frequency | | | 400 | kHz | 5 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> Operation under these conditions is neither implied nor guaranteed. <sup>&</sup>lt;sup>3</sup> Not to exceed 3.9V. <sup>&</sup>lt;sup>2</sup>Slew rate measured through +/-75mV window centered around differential zero <sup>&</sup>lt;sup>2</sup>Control input must be monotonic from 20% to 80% of input swing. <sup>&</sup>lt;sup>3</sup>Time from deassertion until outputs are >200 mV <sup>&</sup>lt;sup>4</sup>DIF IN input <sup>&</sup>lt;sup>5</sup>The differential input clock must be running for the SMBus to be active ## **Input/Supply/Common Parameters** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |---------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|-----------------------|--------|-------| | Supply Voltage | VDDx | Supply voltage for core and analog | 3.135 | 3.3 | 3.465 | V | | | | VDDIO | Supply voltage for differential outputs | 3.135 | 3.3 | 3.465 | V | | | Ambient Operating<br>Temperature | T <sub>AMB</sub> | Industrial range | -40 | | 85 | °C | | | Input High Voltage | V <sub>IH</sub> | Single-ended inputs, except SMBus, tri-level inputs | 2 | | V <sub>DD</sub> + 0.3 | ٧ | | | Input Low Voltage | V <sub>IL</sub> | Single-ended inputs, except SMBus, tri-level inputs | GND - 0.3 | | 0.8 | ٧ | | | Input High Voltage | $V_{IH}$ | Tri-Level Inputs (_tri suffix) | 2.2 | | $V_{DD} + 0.3$ | ٧ | | | Input Mid Voltage | $V_{IL}$ | Tri-Level Inputs (_tri suffix) | 1.2 | VDD/2 | 1.8 | V | | | Input Low Voltage | $V_{IL}$ | Tri-Level Inputs (_tri suffix) | GND - 0.3 | | 0.8 | V | | | | I <sub>IN</sub> | Single-ended inputs, $V_{IN} = GND$ , $V_{IN} = VDD$ | -5 | | 5 | uA | | | Input Current | I <sub>INP</sub> | Single-ended inputs $V_{IN}$ = 0 V; Inputs with internal pull-up resistors $V_{IN}$ = VDD; Inputs with internal pull-down resistors | -100 | | 100 | uA | | | Innut Francisco | F <sub>ibyp</sub> | V <sub>DD</sub> = 3.3 V, Bypass mode | 1 | | 400 | MHz | | | Input Frequency | F <sub>ipII</sub> | V <sub>DD</sub> = 3.3 V, 100MHz PLL mode | 98.5 | 100.00 | 102 | MHz | 5 | | Pin Inductance | L <sub>pin</sub> | | | | 7 | nΗ | 1 | | | C <sub>IN</sub> | Logic Inputs, except DIF_IN | 1.5 | | 5 | pF | 1 | | Capacitance | C <sub>INDIF_IN</sub> | DIF_IN differential clock inputs | 1.5 | | 2.7 | pF | 1,4 | | | C <sub>OUT</sub> | Output pin capacitance | | | 6 | pF | 1 | | Clk Stabilization | T <sub>STAB</sub> | From V <sub>DD</sub> Power-Up and after input clock stabilization or de-assertion of PD# to 1st clock | | 1.2 | 1.8 | ms | 1,2 | | Input SS Modulation<br>Frequency PCIe | f <sub>MODINPCle</sub> | Allowable Frequency for PCIe Applications (Triangular Modulation) | 30 | 31.6 | 33 | kHz | | | OE# Latency | t <sub>LATOE#</sub> | DIF start after OE# assertion DIF stop after OE# deassertion | 4 | 5 | 10 | clocks | 1,2,3 | | Tdrive_PD# | t <sub>DRVPD</sub> | DIF output enable after<br>PD# de-assertion | | 85 | 300 | us | 1,3 | | Tfall | t <sub>F</sub> | Fall time of control inputs | | | 5 | ns | 2 | | Trise | t <sub>R</sub> | Rise time of control inputs | | | 5 | ns | 2 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup>Control input must be monotonic from 20% to 80% of input swing. <sup>&</sup>lt;sup>3</sup>Time from deassertion until outputs are >200 mV, PLL mode. <sup>&</sup>lt;sup>4</sup>DIF\_IN input <sup>&</sup>lt;sup>5</sup> This parameter reflects the operating range after locking to a 100MHz input. ## **DIF HCSL/LP-HCSL Outputs** Over specified temperature and voltage ranges unless otherwise indicated. See Test Loads for Loading Conditions | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | INDUSTRY<br>LIMIT | UNITS | NOTES | |------------------------|------------|------------------------------------------|------|-----|-----|-------------------|-------|---------| | Slew rate | dV/dt | Scope averaging on | 2.0 | 2.8 | 4.0 | 0.6 - 4.0 | V/ns | 1,2,3 | | Slew rate matching | ∆dV/dt | Slew rate matching, Scope averaging on | | 4 | 15 | 20 | % | 1,2,4,7 | | Max Voltage | Vmax | Measurement on single ended signal using | 660 | 794 | 870 | 1150 | mV | 7,8 | | Min Voltage | Vmin | absolute value. (Scope averaging off) | -111 | -49 | | -300 | IIIV | 7,8 | | Crossing Voltage (abs) | Vcross_abs | Scope averaging off | 302 | 367 | 453 | 250 - 550 | mV | 1,5,7 | | Crossing Voltage (var) | ∆-Vcross | Scope averaging off | | 32 | 74 | 140 | mV | 1,6,7 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. ## **Current Consumption** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |---------------------------------------------|--------------------|-----------------------------------------------------------------|-----|-----|-----|-------|-------| | Operating Supply Current I <sub>DDA+R</sub> | | All other VDD pins, All outputs @100MHz, CL = 2pF; Zo=85Ω | | 22 | 30 | mA | 2 | | | | VDDA+VDDR pins, All outputs @100MHz, CL = $2pF$ ; $Zo=85\Omega$ | | 56 | 65 | mA | 1,2 | | | I <sub>DDO</sub> | VDDIO pins, All outputs @100MHz, CL = 2pF; $Z_0$ =85 $\Omega$ | | 84 | 100 | mA | 2 | | | I <sub>DDx</sub> | All other VDD pins, all outputs Low/Low | | 0.9 | 2 | mA | 1,2 | | Powerdown Current | I <sub>DDA+R</sub> | VDDA+VDDR pins, all outputs Low/Low | | 4.3 | 6 | mA | 1,2 | | | I <sub>DDO</sub> | VDDIO pins, all outputs Low/Low | | 0.1 | 0.2 | mA | 1,2 | <sup>1.</sup> Includes VDDR if applicable <sup>&</sup>lt;sup>2</sup> Measured from differential waveform <sup>&</sup>lt;sup>3</sup> Slew rate is measured through the Vswing voltage range centered around differential 0V. This results in a +/-150mV window around differential 0V. <sup>&</sup>lt;sup>4</sup> Matching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a +/-75mV window centered on the average cross point where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. <sup>&</sup>lt;sup>5</sup> Vcross is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and Clock# falling). <sup>&</sup>lt;sup>6</sup> The total variation of all Vcross measurements in any particular system. Note that this is a subset of Vcross\_min/max (Vcross absolute) allowed. The intent is to limit Vcross induced modulation by setting Δ-Vcross to be smaller than Vcross absolute. <sup>&</sup>lt;sup>7</sup> At default SMBus settings. <sup>&</sup>lt;sup>8</sup> If driving a receiver with input terminations, the Vmax and Vmin values will be halved. ## **Skew and Differential Jitter Parameters** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |--------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|-------|-----------------| | CLK_IN, DIF[x:0] | t <sub>SKEW_PLL</sub> | Input-to-Output Skew in PLL mode @100MHz, nominal temperature and voltage | -100 | -4 | 100 | ps | 1,2,4,5,6,<br>8 | | CLK_IN, DIF[x:0] | t <sub>PD_BYP</sub> | Input-to-Output Skew in Bypass mode @100MHz, nominal temperature and voltage | 2.2 | 2.9 | 3.6 | ns | 1,2,3,8 | | CLK_IN, DIF[x:0] | t <sub>DSPO_PLL</sub> | Input-to-Output Skew Variation in PLL mode @100MHz, across voltage and temperature | -50 | 0.0 | 50 | ps | 1,2,3,8 | | CLK IN DIE[w0] | | Input-to-Output Skew Variation in Bypass mode<br>@100MHz, across voltage and temperature,<br>T <sub>AMB</sub> = 0C to 70C, default slew rate | -250 | 0.0 | 250 | ps | 1,2,3,8 | | CLK_IN, DIF[x:0] | t <sub>DSPO_BYP</sub> | Input-to-Output Skew Variation in Bypass mode<br>@100MHz, across voltage and temperature,<br>T <sub>AMB</sub> = -40C to 85C, default slew rate | -350 | 0.0 | 350 | ps | 1,2,3,8 | | DIF[x:0] | t <sub>SKEW_ALL</sub> | Output-to-Output Skew across all outputs,<br>common to PLL and Bypass mode, @100MHz,<br>default slew rate | | 30 | 50 | ps | 1,2,3,8 | | PLL Jitter Peaking | j <sub>peak-hibw</sub> | LOBW#_BYPASS_HIBW = 1 | 0 | 1.3 | 2.5 | dB | 7,8 | | PLL Jitter Peaking | j <sub>peak-lobw</sub> | LOBW#_BYPASS_HIBW = 0 | 0 | 1.3 | 2 | dB | 7,8 | | PLL Bandwidth | pll <sub>HIBW</sub> | LOBW#_BYPASS_HIBW = 1 | 2 | 2.6 | 4 | MHz | 8,9 | | PLL Bandwidth | $pll_LOBW$ | LOBW#_BYPASS_HIBW = 0 | 0.7 | 1.0 | 1.4 | MHz | 8,9 | | Duty Cycle | t <sub>DC</sub> | Measured differentially, PLL Mode | 45 | 50 | 55 | % | 1 | | Duty Cycle Distortion | t <sub>DCD</sub> | Measured differentially, Bypass Mode @100MHz | -1 | -0.2 | 0 | % | 1,10 | | Jitter, Cycle to cycle | t | PLL mode | | 13 | 50 | ps | 1,11 | | 1 March 1 Cycle to Cycle | t <sub>jcyc-cyc</sub> | Additive Jitter in Bypass Mode | | 0.2 | 5 | ps | 1,11 | <sup>&</sup>lt;sup>1</sup> Measured into fixed 2 pF load cap. Input to output skew is measured at the first output edge following the corresponding input. <sup>&</sup>lt;sup>2</sup> Measured from differential cross-point to differential cross-point. This parameter can be tuned with external feedback path, if present. <sup>&</sup>lt;sup>3</sup> All Bypass Mode Input-to-Output specs refer to the timing between an input edge and the specific output edge created by it. <sup>&</sup>lt;sup>4</sup> This parameter is deterministic for a given device <sup>&</sup>lt;sup>5</sup> Measured with scope averaging on to find mean value. <sup>&</sup>lt;sup>6.</sup>This value is programmable, see I2O Programming Table. <sup>&</sup>lt;sup>7</sup> Measured as maximum pass band gain. At frequencies within the loop BW, highest point of magnification is called PLL jitter peaking. <sup>8.</sup> Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>9</sup> Measured at 3 db down or half power point. <sup>&</sup>lt;sup>10</sup> Duty cycle distortion is the difference in duty cycle between the output and the input clock when the device is operated in bypass mode. <sup>&</sup>lt;sup>11</sup> Measured from differential waveform. # Filtered Phase Jitter Parameters - PCIe Common Clocked (CC) Architectures | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | INDUSTRY<br>LIMIT | UNITS | Notes | |---------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------|------|-------|------|-------------------|-------------|-------| | | t <sub>jphPCleG1-CC</sub> | PCIe Gen 1 | | 13 | 30 | 86 | ps (p-p) | 1,2,3 | | | | PCIe Gen 2 Lo Band<br>10kHz < f < 1.5MHz<br>(PLL BW of 5-16MHz or 8-5MHz,<br>CDR = 5MHz) | | 0.3 | 0.7 | 3 | ps<br>(ms) | 1,2 | | Phase Jitter,<br>PLL Mode | t <sub>jphPCleG2-CC</sub> | PCIe Gen 2 High Band<br>1.5MHz < f < Nyquist (50MHz)<br>(PLL BW of 5-16MHz or 8-5MHz,<br>CDR = 5MHz) | | 1.0 | 1.6 | 3.1 | ps<br>(ms) | 1,2 | | | t <sub>jphPCleG3-CC</sub> | PCIe Gen 3<br>(PLL BW of 2-4MHz or 2-5MHz,<br>CDR = 10MHz) | | 0.24 | 0.35 | 1 | ps<br>(ms) | 1,2 | | | t <sub>jphPCleG4-CC</sub> | PCIe Gen 4<br>(PLL BW of 2-4MHz or 2-5MHz,<br>CDR = 10MHz) | | 0.24 | 0.30 | 0.5 | ps<br>(ms) | 1,2 | | | t <sub>jphPCleG1-CC</sub> | PCIe Gen 1 | | 0.01 | 0.05 | | ps (p-p) | 1,2 | | | | PCle Gen 2 Lo Band<br>10kHz < f < 1.5MHz<br>(PLL BW of 5-16MHz or 8-5MHz,<br>CDR = 5MHz) | | 0.01 | 0.05 | | ps<br>(ms) | 1,2,4 | | Additive Phase Jitter,<br>Bypass mode | t <sub>jphPCleG2-CC</sub> | PCIe Gen 2 High Band<br>1.5MHz < f < Nyquist (50MHz)<br>(PLL BW of 5-16MHz or 8-5MHz,<br>CDR = 5MHz) | | 0.000 | 0.05 | n/a | ps<br>(ms) | 1,2,4 | | | t <sub>jphPCleG3-CC</sub> | PCIe Gen 3<br>(PLL BW of 2-4MHz or 2-5MHz,<br>CDR = 10MHz) | | 0.01 | 0.05 | | ps<br>(ms) | 1,2,4 | | | t <sub>jphPCleG4-CC</sub> | PCIe Gen 4<br>(PLL BW of 2-4MHz or 2-5MHz,<br>CDR = 10MHz) | 0.01 | | 0.05 | | ps<br>(rms) | 1,2,4 | <sup>&</sup>lt;sup>1</sup> Applies to all outputs, when driven by 9SQL4958 or equivalent. <sup>&</sup>lt;sup>2</sup> Based on PCIe Base Specification Rev4.0 version 0.7 draft. See http://www.pcisig.com for latest specifications. <sup>&</sup>lt;sup>3</sup> Sample size of at least 100K cycles. This figure extrapolates to 108ps pk-pk at 1M cycles for a BER of 1<sup>-12</sup>. <sup>&</sup>lt;sup>4</sup> For RMS values additive jitter is calculated by solving the following equation for b [ $a^2 + b^2 = c^2$ ] where "a" is rms input jitter and "c" is rms total jitter. # Filtered Phase Jitter Parameters - PCIe Separate Reference Independent Spread (SRIS) Architectures Over specified temperature and voltage ranges unless otherwise indicated. See Test Loads for Loading Conditions | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | INDUSTRY<br>LIMIT | UNITS | Notes | |---------------------------------------|----------------------------------|------------------------------------------------------------|-----|----------|------|-------------------|------------|---------| | | t <sub>jphPCleG1-</sub><br>SRIS | PCIe Gen 1 | | n/a | | n/a | ps (p-p) | 1,2,3 | | | t <sub>jphPCleG2</sub> -<br>SRIS | PCIe Gen 2<br>(PLL BW of 16MHz , CDR = 5MHz) | | 0.8 | 1.2 | 2 | ps<br>(ms) | 1,2 | | Phase Jitter, PLL<br>Mode | t <sub>jphPCleG3</sub> -<br>SRIS | PCIe Gen 3<br>(PLL BW of 2-4MHz or 2-5MHz,<br>CDR = 10MHz) | | 0.6 | 0.68 | 0.7 | ps<br>(ms) | 1,2 | | | t <sub>jphPCleG4-</sub><br>SRIS | PCIe Gen 4<br>(PLL BW of 2-4MHz or 2-5MHz,<br>CDR = 10MHz) | n/a | | | n/a | ps<br>(ms) | 1,2 | | | t <sub>jphPCleG1-</sub><br>SRIS | PCIe Gen 1 | n/a | | | | ps (p-p) | 1,2,5 | | | t <sub>jphPCleG2</sub> - | PCIe Gen 2<br>(PLL BW of 16MHz , CDR = 5MHz) | | 0.0 | 0.02 | | ps<br>(ms) | 1,2,4 | | Additive Phase Jitter,<br>Bypass mode | t <sub>jphPCleG3-</sub><br>SRIS | PCIe Gen 3<br>(PLL BW of 2-4MHz or 2-5MHz,<br>CDR = 10MHz) | | 0.0 0.02 | | n/a | ps<br>(ms) | 1,2,4 | | `` | | PCIe Gen 4<br>(PLL BW of 2-4MHz or 2-5MHz,<br>CDR = 10MHz) | n/a | | | | ps<br>(ms) | 1,2,4,5 | <sup>&</sup>lt;sup>1</sup> Applies to all outputs, when driven by 9SQL4958 or equivalent ## Filtered Phase Jitter Parameters - QPI/UPI | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | IND.LIMIT | UNITS | Notes | |---------------------|-------------------------|---------------------------------|----------------|------|------|-----------|-------|-------| | | | QPI & SMI | | 0.15 | 0.3 | 0.5 | ps | 1,2 | | | | (100MHz, 4.8Gb/s, 6.4Gb/s 12UI) | | 0.10 | 0.5 | 0.5 | (rms) | 1,2 | | Phase Jitter, PLL | + | QPI & SMI | 0.08 | | 0.1 | 0.3 | ps | 1,2 | | Mode | <sup>I</sup> jphQPI_UPI | (100MHz, 8.0Gb/s, 12UI) | | | 0.1 | 0.3 | (rms) | 1,∠ | | | | QPI & SMI | 0.07 | | 0.4 | 0.2 | ps | 4.0 | | | | (100MHz, 9.6Gb/s, 12UI) | 0.07 | | 0.1 | 0.2 | (rms) | 1,2 | | | | QPI & SMI | b/s 12UI) 0.00 | | 0.05 | | ps | 1,2,3 | | | | (100MHz, 4.8Gb/s, 6.4Gb/s 12UI) | | | 0.05 | | (rms) | 1,2,3 | | Additive Phase | + | QPI & SMI | | 0.02 | 0.09 | n/a | ps | 1,2,3 | | Jitter, Bypass mode | <sup>T</sup> jphQPI_UPI | (100MHz, 8.0Gb/s, 12UI) | | 0.02 | 0.09 | II/a | (rms) | 1,2,3 | | | | QPI & SMI | | 0.00 | 0.08 | | ps | 400 | | | | (100MHz, ? 9.6Gb/s, 12UI) | | 0.02 | | | (rms) | 1,2,3 | <sup>&</sup>lt;sup>1</sup> Applies to all outputs, when driven by 9SQL4958 or equivalent <sup>&</sup>lt;sup>2</sup> Based on PCIe Base Specification Rev3.1a. These filters are different than Common Clock filters. See http://www.pcisig.com for latest specifications. 0.7ps is the Intel specified limit, which may differ from the PCI SIG limit. <sup>&</sup>lt;sup>3</sup> Sample size of at least 100K cycles. This figure extrapolates to 108ps pk-pk at 1M cycles for a BER of 1<sup>-12</sup>. <sup>&</sup>lt;sup>4</sup> For RMS values, additive jitter is calculated by solving the following equation for b [ $a^2 + b^2 = c^2$ ] where "a" is rms input jitter and "c" is rms total jitter. <sup>&</sup>lt;sup>5</sup> SRIS is not currently defined for PCle Gen1 and Gen4. <sup>&</sup>lt;sup>2</sup> Calculated from Intel-supplied Clock Jitter Tool <sup>&</sup>lt;sup>3</sup> For RMS values additive jitter is calculated by solving the following equation for b [ $a^2 + b^2 = c^2$ ] where "a" is rms input jitter and "c" is rms total jitter. ### Unfiltered Phase Jitter Parameters - 12kHz to 20MHz Over specified temperature and voltage ranges unless otherwise indicated. See Test Loads for Loading Conditions | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | IND.LIMIT | UNITS | Notes | |---------------------|---------------------------|---------------------------------|-----|------|-----|-----------|-------|-------| | Phase Jitter, PLL | | PLL High BW, SSC OFF, 100MHz | | 171 | | -/- | fs | 1.2 | | Mode | <sup>T</sup> jph12k-20MHi | FLL HIGH BVV, 33C OFF, TOOIVINZ | | 17.1 | 250 | n/a | (rms) | 1,∠ | | Phase Jitter, PLL | + | PLL Low BW, SSC OFF, 100MHz | | 183 | 250 | n/a | fs | 1.2 | | Mode | ljph12k-20MLo | FEE LOW BW, 33C OIT, TOOMITE | | 103 | 230 | II/a | (rms) | 1,2 | | Additive Phase | 4 | Pungas Mada SSC OFF 100MHz | | 109 | 150 | n/o | fs | 1 2 2 | | Jitter, Bypass mode | ljph12k-20MByp | Bypass Mode, SSC OFF, 100MHz | 109 | | 150 | n/a | (rms) | 1,2,3 | <sup>&</sup>lt;sup>1</sup> Applies to all outputs. Wenzel clock source. # Clock Periods-Differential Outputs with Spread Spectrum Disabled | | | | Measurement Window | | | | | | | | |---------|------------------------|------------------------------|--------------------------------------|--------------------------------------|----------------------------|--------------------------------------|--------------------------------------|------------------------------|-------|-------| | | Contor | 1 Clock | 1us | 0.1s | 0.1s | 0.1s | 1us | 1 Clock | | | | SSC OFF | Center<br>Freq.<br>MHz | -c2c jitter<br>AbsPer<br>Min | -SSC<br>Short-Term<br>Average<br>Min | - ppm<br>Long-Term<br>Average<br>Min | 0 ppm<br>Period<br>Nominal | + ppm<br>Long-Term<br>Average<br>Max | +SSC<br>Short-Term<br>Average<br>Max | +c2c jitter<br>AbsPer<br>Max | Units | Notes | | DIF | 100.00 | 9.94900 | | 9.99900 | 10.00000 | 10.00100 | | 10.05100 | ns | 1,2,3 | # **Clock Periods-Differential Outputs with Spread Spectrum Enabled** | | | | Measurement Window | | | | | | | | |--------|--------------|------------------------------|--------------------------------------|--------------------------------------|----------------------------|--------------------------------------|--------------------------------------|------------------------------|-------|-------| | | Center | 1 Clock | 1us | 0.1s | 0.1s | 0.1s | 1us | 1 Clock | | | | SSC ON | Freq.<br>MHz | -c2c jitter<br>AbsPer<br>Min | -SSC<br>Short-Term<br>Average<br>Min | - ppm<br>Long-Term<br>Average<br>Min | 0 ppm<br>Period<br>Nominal | + ppm<br>Long-Term<br>Average<br>Max | +SSC<br>Short-Term<br>Average<br>Max | +c2c jitter<br>AbsPer<br>Max | Units | Notes | | DIF | 99.75 | 9.94906 | 9.99906 | 10.02406 | 10.02506 | 10.02607 | 10.05107 | 10.10107 | ns | 1,2,3 | #### Notes: ### **Test Loads** #### **Differential Output Terminations\*** | Device | DIF Zo (Ω) | Rs (Ω) | |----------|------------|----------| | 9ZML123x | 85 | 27 | | 9ZML123x | 100 | 33 | | 9ZML125x | 85 | Internal | | 9ZML125x | 100 | 7.5 | <sup>\*</sup>Contact factory for versions of this device with Zo=100Ω <sup>&</sup>lt;sup>2</sup> 12kHz to 20MHz brick wall filter. <sup>&</sup>lt;sup>3</sup> For RMS values additive jitter is calculated by solving the following equation for b $[a^2 + b^2 = c^2]$ where "a" is rms input jitter and "c" is rms total jitter. <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> All Long Term Accuracy specifications are guaranteed with the assumption that the input clock complies with CK420BQ accuracy requirements (+/-100ppm). The 9ZML12xx does not contribute to ppm error. <sup>&</sup>lt;sup>3</sup> Driven by SRC output of main clock, 100 MHz PLL Mode or Bypass mode ## **General SMBus Serial Interface Information** #### **How to Write** - Controller (host) sends a start bit - Controller (host) sends the write address - Renesas clock will acknowledge - Controller (host) sends the beginning byte location = N - Renesas clock will acknowledge - Controller (host) sends the byte count = X - Renesas clock will acknowledge - Controller (host) starts sending Byte N through Byte N+X-1 - Renesas clock will acknowledge each byte one at a time - Controller (host) sends a Stop bit | | Index Block Write Operation | | | | | | | | | | |-----------|-----------------------------|--------|--------------------------|--|--|--|--|--|--|--| | Controll | er (Host) | | Renesas (Slave/Receiver) | | | | | | | | | T | starT bit | | | | | | | | | | | Slave A | Address | | | | | | | | | | | WR | WRite | | | | | | | | | | | | | | ACK | | | | | | | | | Beginning | Byte = N | 1 | | | | | | | | | | | | | ACK | | | | | | | | | Data Byte | Count = X | | | | | | | | | | | | | | ACK | | | | | | | | | Beginnin | g Byte N | | | | | | | | | | | | | | ACK | | | | | | | | | 0 | | _ | | | | | | | | | | 0 | | X Byte | 0 | | | | | | | | | 0 | | te | 0 | | | | | | | | | | | | 0 | | | | | | | | | Byte N | + X - 1 | | | | | | | | | | | | | | ACK | | | | | | | | | Р | stoP bit | | | | | | | | | | #### 9ZML1232E/9ZML1252E SMBus Addressing | SMB_A(1:0)_tri | SMBus Address (Rd/Wrt bit = 0) | |----------------|--------------------------------| | 00 | D8 | | OM | DA | | 01 | DE | | M0 | C2 | | MM | C4 | | M1 | C6 | | 10 | CA | | 1M | CC | | 11 | CE | #### **How to Read** - Controller (host) will send a start bit - Controller (host) sends the write address - Renesas clock will acknowledge - Controller (host) sends the beginning byte location = N - Renesas clock will acknowledge - Controller (host) will send a separate start bit - Controller (host) sends the read address - Renesas clock will acknowledge - Renesas clock will send the data byte count = X - Renesas clock sends Byte N+X-1 - Renesas clock sends Byte 0 through Byte X (if X<sub>(H)</sub> was written to Byte 8) - Controller (host) will need to acknowledge each byte - Controller (host) will send a not acknowledge bit - Controller (host) will send a stop bit | | Index Block F | Read Op | peration | |------|-----------------|----------|-------------------| | Cor | ntroller (Host) | | Renesas | | Т | starT bit | | | | _ | ave Address | | | | WR | WRite | | | | | | | ACK | | Begi | nning Byte = N | | | | | | | ACK | | RT | Repeat starT | | | | | ave Address | | | | RD | ReaD | | | | | | | ACK | | | | | | | | | | Data Byte Count=X | | | ACK | | | | | | | Beginning Byte N | | | ACK | | | | | | <u>e</u> | 0 | | | 0 | X Byte | 0 | | | 0 | × | 0 | | | 0 | | | | | | | Byte N + X - 1 | | N | Not acknowledge | | | | Р | stoP bit | | | SMBusTable: PLL Mode, and Frequency Select Register | Byte | 0 Pin# | Name | Control Function | Type | 0 | 1 | Default | |-------|----------------|------------------|-----------------------------------------------|------|-----------------------------|---------------|---------| | Bit 7 | | PLL Mode bit [1] | PLL Operating Mode Rd back 1 | R | See PLL Op | Latch | | | Bit 6 | | PLL Mode bit [0] | PLL Operating Mode Rd back 0 | R | Readba | ck Table | Latch | | Bit 5 | | SEL_A_B# | Input Select Readback | R | DIF_INB | DIF_INA | Pin | | Bit 4 | Bit 4 Reserved | | | | | | | | Bit 3 | | PLL_InSEL_SW_EN | Enable S/W control of PLL BW and Input select | RW | Pin Control | SMBus Control | 0 | | Bit 2 | | PLL Mode bit [1] | PLL Operating Mode 1 | RW | See PLL Op | erating Mode | 1 | | Bit 1 | | PLL Mode bit [0] | PLL Operating Mode 1 | RW | Readback Table <sup>1</sup> | | 1 | | Bit 0 | | SEL_A_B# | Input Select Status or Control | RW | DIF_INB | DIF_INA | 1 | Note: Setting bit 3 to '1' allows the user to override the latch value from pin 5 via use of bits 2 and 1. The system may require a warm system reset if the user changes these bits. The clock itself does not require a reset. Setting bit 3 to a '1' also allows the user to use bit 0 to control the input select. SMBusTable: Output Disable Register | Byte 1 | Pin # | Name | Control Function | Type | 0 | 1 | Default | |--------|-------|----------|----------------------------------|------|---------|--------------|---------| | Bit 7 | | DIF_7_En | Output Control overrides OE# pin | RW | | | 1 | | Bit 6 | | DIF_6_En | Output Control overrides OE# pin | RW | | | 1 | | Bit 5 | | DIF_5_En | Output Control overrides OE# pin | RW | | | 1 | | Bit 4 | | DIF_4_En | Output Control overrides OE# pin | RW | Low/Low | Pin Control | 1 | | Bit 3 | | DIF_3_En | Output Control overrides OE# pin | RW | LOW/LOW | Fill Collide | 1 | | Bit 2 | | DIF_2_En | Output Control overrides OE# pin | RW | | | 1 | | Bit 1 | | DIF_1_En | Output Control overrides OE# pin | RW | | | 1 | | Bit 0 | | DIF_0_En | Output Control overrides OE# pin | RW | | | 1 | SMBusTable: Output Disable Register | CIII Bacias | minute i abite i data di i i agrica i | | | | | | | | | |-------------|---------------------------------------|-----------|----------------------------------|------|---------|--------------|---------|--|--| | Byte 2 | Pin # | Name | Control Function | Type | 0 | 1 | Default | | | | Bit 7 | 7 Reserved | | | | | | | | | | Bit 6 | Reserved | | | | | | | | | | Bit 5 | Reserved | | | | | | | | | | Bit 4 | | | Reserved | | | | 0 | | | | Bit 3 | | DIF_11_En | Output Control overrides OE# pin | RW | | | 1 | | | | Bit 2 | | DIF_10_En | Output Control overrides OE# pin | RW | Low/Low | Pin Control | 1 | | | | Bit 1 | | DIF_9_En | Output Control overrides OE# pin | RW | LOW/LOW | Fill Collido | 1 | | | | Bit 0 | | DIF 8 En | Output Control overrides OE# pin | RW | 1 | | 1 | | | SMBusTable: Reserved Register | Byte 3 | Pin# | Name | Control Function | Type | 0 | 1 | Default | |--------|------|------|------------------|------|---|---|---------| | Bit 7 | | | Reserved | | • | | 0 | | Bit 6 | | | Reserved | | | | 0 | | Bit 5 | | | Reserved | | | | 0 | | Bit 4 | | | Reserved | | | | 0 | | Bit 3 | | | Reserved | | | | 0 | | Bit 2 | | | Reserved | | | | 0 | | Bit 1 | | | Reserved | | | | 0 | | Bit 0 | | | Reserved | | | | 0 | SMBusTable: Reserved Register | Byte 4 | Pin # | Name | Control Function | Туре | 0 | 1 | Default | |--------|-------|------|------------------|------|---|---|---------| | Bit 7 | | | Reserved | | | | 0 | | Bit 6 | | | Reserved | | | | 0 | | Bit 5 | | | Reserved | | | | 0 | | Bit 4 | | | Reserved | | | | 0 | | Bit 3 | | | Reserved | | | | 0 | | Bit 2 | | | Reserved | | | | 0 | | Bit 1 | | | Reserved | | | | 0 | | Bit 0 | | | Reserved | | | | 0 | SMBusTable: Vendor & Revision ID Register | Byte 5 | Pin # | Name | Control Function | Type | 0 | 1 | Default | |--------|-------|------|------------------|------|--------------|--------|---------| | Bit 7 | - | RID3 | | R | E rev = 0100 | | 0 | | Bit 6 | - | RID2 | REVISION ID | R | | | 1 | | Bit 5 | - | RID1 | REVISION ID | R | _ Liev | - 0100 | 0 | | Bit 4 | - | RID0 | | R | | | 0 | | Bit 3 | | VID3 | | R | - | - | 0 | | Bit 2 | | VID2 | VENDOR ID | R | - | - | 0 | | Bit 1 | | VID1 | VENDOR ID | R | - | - | 0 | | Bit 0 | - | VID0 | | R | - | - | 1 | #### SMBusTable: DEVICE ID | Byte 6 | Pin # | Name | Control Function | Type | 0 | 1 | Default | |--------|-------|------|------------------|------|-------------|--------|---------| | Bit 7 | - | D | R | | | 1 | | | Bit 6 | - | | Device ID 6 | R | 1 | | 1 | | Bit 5 | - | | Device ID 5 | R | 9ZML1232=EC | | 1 | | Bit 4 | - | | Device ID 4 | R | 9ZML1 | 233=ED | Х | | Bit 3 | - | | Device ID 3 | R | 9ZML1 | 252=FC | 1 | | Bit 2 | - | | Device ID 2 | R | 9ZML1253=FD | | 1 | | Bit 1 | - | | Device ID 1 | R | | | 0 | | Bit 0 | - | | Device ID 0 | R | 1 | | X | SMBusTable: Byte Count Register | ompacture: 2) to countricities: | | | | | | | | | | |---------------------------------|---------|----------|-----------------------------------------|------|------------------|-------------------|---------|--|--| | Byte | 7 Pin # | Name | Control Function | Type | 0 | 1 | Default | | | | Bit 7 | | Reserved | | | | | 0 | | | | Bit 6 | | | Reserved | | | | 0 | | | | Bit 5 | | | Reserved | | | | 0 | | | | Bit 4 | - | BC4 | | RW | | | 0 | | | | Bit 3 | - | BC3 | Writing to this register configures how | RW | Default value | is 8 hex, so 9 | 1 | | | | Bit 2 | - | BC2 | many bytes will be read back. | RW | bytes (0 to 8) w | vill be read back | 0 | | | | Bit 1 | - | BC1 | many bytes will be read back. | RW | by de | efault. | 0 | | | | Bit 0 | 1 | BC0 | | RW | | | 0 | | | SMBusTable:Output Skew RegisterA (when Input Clock A is selected) | Byte | 8 Pin # | Name | Control Function | Type | 0 | 1 | Default | | |-------|------------|---------------|------------------|------|-----------------|----------------|---------|--| | Bit 7 | 7 Reserved | | | | | | | | | Bit 6 | Reserved | | | | | | | | | Bit 5 | | | Reserved | | | | 0 | | | Bit 4 | Reserved | | | | | | | | | Bit 3 | | | Reserved | | | | 0 | | | Bit 2 | | I2O_FB_ASkew2 | | | Binary value of | number of VCO | 0 | | | Bit 1 | | I2O_FB_ASkew1 | _ASkew1 | | | | | | | Bit 0 | | I2O_FB_ASkew0 | (earry) | RW | pulled earlie | er than input. | 0 | | Note: For example, at 2.4GHz, each VCO period is 416.7ps and there are 24 VCO periods in a 100MHz output. Each write to bits [2:0] will pull the output a early by that number of VCO periods. Writing '110' 4 times would pull the output back in phase with the input. Writing '001' twice will accomplish the same result as writing '010' once - pulling the output 2 VCO periods earlier. SMBusTable:Output Skew RegisterA (when Input Clock B is selected) | <u> </u> | distribution of the register A (which input block b is scienced) | | | | | | | | |----------|------------------------------------------------------------------|------|---------------|----------------------------------------------------------------------------|------|------------------|-------------------|---------| | Byte | 9 | Pin# | Name | Control Function | Туре | 0 | 1 | Default | | Bit 7 | | • | | Reserved | | | | 0 | | Bit 6 | Reserved | | | | | | | 0 | | Bit 5 | Reserved Reserved | | | | | | | 0 | | Bit 4 | | | | Reserved | | | | 0 | | Bit 3 | | | | Reserved | | | | 0 | | Bit 2 | | | I2O_FB_BSkew2 | Channel B Output dolay programming | RW | Binary value of | number of VCO | 0 | | Bit 1 | | | I2O_FB_BSkew1 | Channel B Output delay programming RW periods that outputs will be (early) | | | | 0 | | Bit 0 | | | I2O FB BSkew0 | (cally) | RW | earlier than inp | ut. Default is 0. | 0 | Note: For example, at 2.4GHz, each VCO period is 416.7ps and there are 24 VCO periods in a 100MHz output. Each write to bits [2:0] will pull the output a early by that number of VCO periods. Writing '110' 4 times would pull the output back in phase with the input. Writing '001' twice will accomplish the same result as writing '010' once - pulling the output 2 VCO periods earlier. # **Package Outline Drawings** The package outline drawings are located at the end of this document and are accessible from the Renesas website (see Ordering Information for POD links). The package information is the most current data available and is subject to change without revision of this document. ## **Ordering Information** | Orderable Part Number | Package | Carrier Type | Temperature | |-----------------------|-------------------------------------------------------------|---------------|---------------| | 9ZML1232EKILF | | Tray | -40° to +85°C | | 9ZML1232EKILFT | 40.0 · · 40.0 · · 0.00 · · · 70.VEOEDN | Tape and Reel | -40° to +85°C | | 9ZML1252EKILF | $10.0 \times 10.0 \times 0.90 \text{ mm}, 72\text{-VFQFPN}$ | Tray | -40° to +85°C | | 9ZML1252EKILFT | | Tape and Reel | -40° to +85°C | <sup>&</sup>quot;LF" designates PB-free configuration, RoHS compliant. # **Marking Diagrams** ICS 9ZML1232EKIL LOT COO YYWW - Line 2: part number. - Line 3: "LOT" denotes the lot number. - Line 4: "COO" denotes country of origin; "YYWW" denotes the last two digits of the year and work week the part was assembled. ICS 9ZML1252EKIL LOT COO YYWW <sup>&</sup>quot;E" is the device revision designator (will not correlate with the datasheet revision). # **Revision History** | Revision Date | Description of Change | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | May 12, 2021 | Updates to Byte 0, bit 0 and bit 5 defaults. | | May 3, 2021 | <ul> <li>Added missing Byte 0, bit 0. Updated Byte 0 footnote.</li> <li>Updated Package Outline Drawings section.</li> <li>Updated Marking Diagrams section.</li> <li>Updated Ordering Information table.</li> </ul> | | April 19, 2017 | <ul> <li>Update Features and Key Specifications.</li> <li>Updated PCIe Common Clocked, PCIe Separate Clocked, and QPI/UPI to latest format, added IF-UPI spec to QPI/UPI tables.</li> <li>Updated Test Loads drawing to latest version.</li> </ul> | | April 17, 2017 | <ul> <li>Reverted back to original Device ID Scheme, byte 6 updated accordingly:</li> <li>9ZML1232 = EC</li> <li>9ZML1252 = FC</li> </ul> | | January 31, 2017 | <ul> <li>Finalized electrical tables.</li> <li>Removed Byte 0, bit 0 from SMBus - only Hardware can select A or B input.</li> <li>Added notes about functionality of Byte 0 [2:1].</li> <li>Move to final.</li> </ul> | # **Package Outline Drawing** PSC-4208-01 NLG72P1 DEPN 10.0 x 10.0 x 0.90 mm Body, 0.50 mm Pitch 72-VFQFPN 10.0 x 10.0 x 0.90 mm Body, 0.50 mm Pitch Rev.05, May 09, 2025 #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.