#### 8P34S1208-1 2:8 LVDS 1.8V / 2.5V Fanout Buffer for 1PPS and High-Speed Clocks with Individual OE Control The 8P34S1208-1 is a high-performance differential LVDS fanout buffer. The device is designed for the fanout of 1PPS signals or high-frequency, very low additive phase-noise clock and data signals. The 8P34S1208-1 supports fail-safe operation and is characterized to operate from a 1.8V or 2.5V power supply. Guaranteed output-to-output and part-to-part skew characteristics make the device ideal for clock distribution applications that demand well-defined performance and repeatability. Two selectable differential inputs and eight low skew outputs are available. The integrated bias voltage reference enables easy interfacing of single-ended signals to the device inputs. The device is optimized for low power consumption and low additive phase noise. The 8P34S1208-1 uses AMP\_SEL to control the Output Swing control by output bank, and uses individual OE pins to control output enable/disable, which allows for excellent control over both swing and output enable functions. #### **Features** - Eight low skew, low additive jitter LVDS output pairs in two output banks (Q0 to Q3, Q4 to Q7) - Individual OE control pin for each output - Bank-selectable pin for bank swing output (Q0 to Q3 as bank 0, Q4 to Q7 as bank 1) - Two selectable, differential clock input pairs - Differential CLK, nCLK pairs can accept LVDS and CML differential input levels - Maximum input clock frequency of 2GHz - LVCMOS/LVTTL interface levels for the control input-select pin - Output skew of 20ps (typical) - Propagation delay of 450ps (maximum) - Low propagation delay variation across temperature for 1PPS applications - Low additive phase jitter, RMS; f<sub>REF</sub> = 156.25MHz, V<sub>PP</sub> = 1V - 12kHz to 20MHz: 50fs (typical) - Device current consumption (I<sub>DD</sub>): 225mA - Full 1.8V or 2.5V supply voltage - Lead-free (RoHS 6), 40-VFQFPN packaging - -40°C to +85°C ambient operating temperature - Supports case temperature up to +105°C ### **Applications** - 4G and 5G RU and DU system - Ethernet switches / routers - Medical imaging - Professional audio and video - Data center and server # **Contents** | 1. | Over | view | . 3 | |------------|------------|-------------------------------------------------------------|-----| | | 1.1 | Block Diagram | . 3 | | 2. | Pin lı | nformation | . 4 | | | 2.1<br>2.2 | Pin Assignments | | | | 2.3 | IN SEL Input Functions | | | | 2.4 | AMP_SEL Functions | | | 3. | Spec | ifications | . 7 | | | 3.1 | Absolute Maximum Ratings | . 7 | | | 3.2 | Recommended Operating Conditions | . 7 | | | 3.3 | Thermal Specifications | . 7 | | | 3.4 | DC Input Characteristics | | | | 3.5 | Power Supply Characteristics | | | | 3.6 | Power Supply Characteristics | | | | 3.7 | LVCMOS/LVTTL Input DC Characteristics | | | | 3.8 | LVCMOS/LVTTL Input DC Characteristics | | | | 3.9 | Differential Input Characteristics | | | | 3.10 | LVDS AC and DC Characteristics | | | | 3.11 | AC Characteristics | | | 4. | Addi | tive Phase Jitter | 12 | | <b>5</b> . | Appl | ications Information | 13 | | | 5.1 | Fail-Safe Operation | 13 | | | 5.2 | Recommendations for Unused Input and Output Pins | | | | | 5.2.1 Inputs | | | | | 5.2.2 Outputs | | | | 5.3 | Wiring the Differential Input to Accept Single-Ended Levels | | | | 5.4 | 1.8V Differential Clock Input Interface | | | | 5.5 | LVDS Driver Termination | 15 | | 6. | Pack | age Outline Drawings | 16 | | 7. | Mark | ing Diagram | 16 | | 8. | Orde | ring Information | 16 | | 9. | Revi | sion History | 17 | ## 1. Overview # 1.1 Block Diagram Figure 1. Block Diagram ## 2. Pin Information ### 2.1 Pin Assignments Figure 2. Pin Assignments – Top View ## 2.2 Pin Descriptions **Table 1. Pin Descriptions** | Pin Number | Pin Name | Туре | Description | |------------|----------|--------|-------------------------------------------------------------------------------------------------------------------| | 1 | IN_SEL | Input | Reference selects control pin. LVCMOS/LVTTL interface levels. | | 2 | CLKB | Input | Non-inverting differential clock/data input B. | | 3 | nCLKB | Input | Inverting differential clock/data input B. VDD/2 default when left floating. | | 4 | VREFB | Power | Bias voltage reference. Provides an input bias voltage for the CLKB, nCLKB input pair in AC-coupled applications. | | 5 | OE7 | Input | Control output enable function for Q7. LVCMOS/TTL input levels. | | 6 | OE0 | Input | Control output enable function for Q0. LVCMOS/TTL input levels. | | 7 | VREFA | Power | Bias voltage reference. Provides an input bias voltage for the CLKA, nCLKA input pair in AC-coupled applications. | | 8 | CLKA | Input | Non-inverting differential clock/data input A. | | 9 | nCLKA | Input | Inverting differential clock/data input A. VDD/2 default when left floating. | | 10 | AMP_SEL | Input | Output swing control pin. | | 11 | VDDI | Power | Power supply input pin. | | 12 | Q0 | Output | Differential output pair Q0. LVDS interface levels | | 13 | nQ0 | Output | Differential output pair Q0. LVDS interface levels. | Table 1. Pin Descriptions (Cont.) | Pin Number | Pin Name | Туре | Description | |------------|----------|--------|-----------------------------------------------------------------| | 14 | Q1 | Output | Differential output pair Q1. LVDS interface levels. | | 15 | nQ1 | Output | Differential output pair Q1. LVDS interface levels. | | 16 | OE1 | Input | Control output enable function for Q1. LVCMOS/TTL input levels. | | 17 | OE2 | Input | Control output enable function for Q2. LVCMOS/TTL input levels. | | 18 | OE3 | Input | Control output enable function for Q3. LVCMOS/TTL input levels. | | 19 | NC | - | Not connected. | | 20 | VDDO | Power | Power supply pin. | | 21 | GND | Power | Ground pin. | | 22 | Q2 | Output | Differential output pair Q2. LVDS interface levels. | | 23 | nQ2 | Output | Differential output pair Q2. LVDS interface levels. | | 24 | Q3 | Output | Differential output pair Q3. LVDS interface levels. | | 25 | nQ3 | Output | Differential output pair Q3. LVDS interface levels. | | 26 | Q4 | Output | Differential output pair Q4. LVDS interface levels. | | 27 | nQ4 | Output | Differential output pair Q4. LVDS interface levels. | | 28 | Q5 | Output | Differential output pair Q6. LVDS interface levels. | | 29 | nQ5 | Output | Differential output pair Q5. LVDS interface levels. | | 30 | GND | Power | Ground pin. | | 31 | VDDO | Power | Power supply pin. | | 32 | NC | - | Not connected. | | 33 | OE4 | Input | Control output enable function for Q4. LVCMOS/TTL input levels. | | 34 | OE5 | Input | Control output enable function for Q5. LVCMOS/TTL input levels. | | 35 | OE6 | Input | Control output enable function for Q6. LVCMOS/TTL input levels. | | 36 | Q6 | Output | Differential output pair Q6. LVDS interface levels. | | 37 | nQ6 | Output | Differential output pair Q6. LVDS interface levels. | | 38 | Q7 | Output | Differential output pair Q7. LVDS interface levels. | | 39 | nQ7 | Output | Differential output pair Q7. LVDS interface levels. | | 40 | VDDO | Power | Power supply pin. | | - | ePAD | Power | EPAD connect to GND. | # 2.3 IN\_SEL Input Functions | IN_SEL Input [1] | Operation | |------------------|-------------------------------------------------------| | 0 | CLKA, nCLKA is the selected differential clock input. | | 1 | CLKB, nCLKB is the selected differential clock input. | <sup>1.</sup> IN\_SEL is an asynchronous control. # 2.4 AMP\_SEL Functions | AMP_SEL | Output | |---------|----------------------------------| | Low | Q0 – Q3 = 500mV, Q4 – Q7 = 350mV | | Middle | Q0 – Q7 = 350mV | | High | Q0 – Q7 = 500mV | # 3. Specifications ## 3.1 Absolute Maximum Ratings **Caution**: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty. Figure 3. Absolute Maximum Ratings | Parameter | Minimum | Maximum | Unit | |----------------------------------------------------------|---------|----------|------| | Supply Voltage, V <sub>DD</sub> | - | 4.6 | V | | Input, V <sub>I</sub> | -0.5 | 4.6 | V | | Input, I <sub>I</sub> | - | 20 | mA | | Outputs, I <sub>O</sub> Continuous Current Surge Current | - | 10<br>15 | mA | | Input Sink/Source, I <sub>REF</sub> | - | ±2 | mA | | Maximum Junction Temperature, T <sub>J,MAX</sub> | - | 125 | °C | | Storage Temperature, T <sub>STG</sub> | -65 | 150 | °C | | ESD – Human Body Model | - | 2000 | V | | ESD – Charged Device Model | - | 1500 | V | ### 3.2 Recommended Operating Conditions Table 2. Recommended Operating Conditions [1][2] | Symbol | Parameter | Condition | Minimum | Typical | Maximum | Unit | |------------------|---------------------------------------|--------------------------------------|---------|---------|---------|------| | T <sub>J</sub> | Maximum Junction Temperature | - | - | - | 125 | °C | | T <sub>A</sub> | Ambient Operating Temperature | - | -40 | - | 85 | °C | | V <sub>DDx</sub> | Supply Voltage with Respect to Ground | Any V <sub>DD</sub> pin, 1.8V supply | 1.71 | 1.8 | 1.89 | V | | ▼DDx | | Any V <sub>DD</sub> pin, 2.5V supply | 2.1 | 2.5 | 2.7 | V | <sup>1.</sup> All electrical characteristics are specified over Recommended Operating Conditions unless noted otherwise. ## 3.3 Thermal Specifications | Parameter | Package | Symbol | Conditions | Typical<br>Value | Unit | |--------------------|-------------------------|------------------|-------------------------------------|------------------|------| | | | $\theta_{JA0}$ | Junction to ambient, still air | 24 | °C/W | | | 40-VFQFPN, 6.0 × 6.0 mm | θ <sub>JA1</sub> | Junction to ambient, 1 m/s air flow | 21 | °C/W | | Thermal Resistance | | θ <sub>JA2</sub> | Junction to ambient, 2 m/s air flow | 19 | °C/W | | | | $\theta_{JB}$ | Junction to board | 1.4 | °C/W | | | | $\theta_{JC}$ | Junction to case | 19.2 | °C/W | <sup>2.</sup> All conditions in this table must be met to guarantee device functionality and performance. ### 3.4 DC Input Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Unit | |-----------------------|--------------------------|-----------------|---------|---------|---------|--------| | C <sub>IN</sub> | Input Capacitance | - | - | 2 | - | pF | | R <sub>PULLDOWN</sub> | Input Pull-down Resistor | - | - | 51 | - | k ohms | | R <sub>PULLUP</sub> | Input Pull-up Resistor | - | - | 51 | - | k ohms | # 3.5 Power Supply Characteristics $V_{DD}$ = 1.8V ±5%, $V_{EE}$ = 0V, $T_{A}$ = -40°C to +85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Unit | |-----------------|----------------------|-----------------|---------|---------|---------|------| | $V_{DD}$ | Power Supply Voltage | - | 1.71 | 1.8 | 1.89 | V | | I <sub>DD</sub> | Power Supply Current | AMP_SEL = 500mV | - | 215.0 | 270.0 | mA | # 3.6 Power Supply Characteristics $V_{DD}$ = 2.1V, 2.5V, and 2.7V, $V_{EE}$ = 0V, $T_A$ = -40°C to +85°C. | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Unit | |-----------------|----------------------|-----------------|---------|---------|---------|------| | $V_{DD}$ | Power Supply Voltage | - | 2.1 | 2.5 | 2.7 | V | | I <sub>DD</sub> | Power Supply Current | AMP_SEL = 500mV | - | 225.0 | 280.0 | mA | # 3.7 LVCMOS/LVTTL Input DC Characteristics $V_{DD}$ = 1.8V ±5%, 2.1V to 2.7V, $T_A$ = -40°C to 85°C. | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Unit | |-------------------|-----------------------------------|--------------------------------------------------------|------------------------|---------|------------------------|------| | V <sub>IH</sub> | Input High Voltage | V <sub>DD</sub> = 1.89V, 2.7V | 0.75 × V <sub>DD</sub> | - | V <sub>DD</sub> + 0.3 | V | | V <sub>IM</sub> | Input Middle Voltage | V <sub>DD</sub> = 1.89V, 2.7V | 0.45 × V <sub>DD</sub> | - | 0.55 × V <sub>DD</sub> | V | | V <sub>IL</sub> | Input Low Voltage | V <sub>DD</sub> = 1.89V, 2.7V | -0.3 | - | 0.25 × V <sub>DD</sub> | V | | I <sub>IH</sub> | Input High Current,<br>AMP_SEL | V <sub>DD</sub> = V <sub>IN</sub> = 1.89V, 2.7V | - | - | 150 | μA | | I <sub>IL</sub> | Input Low Current,<br>AMP_SEL | V <sub>DD</sub> = 1.89V, 2.7V,<br>V <sub>IN</sub> = 0V | -150 | - | - | μA | | I <sub>LEAK</sub> | Input Leakage Current,<br>AMP_SEL | V <sub>IN</sub> = 2.7V, V <sub>DD</sub> = 0V | - | - | 250 | μA | ### 3.8 LVCMOS/LVTTL Input DC Characteristics $V_{DD}$ = 1.8V ±5%, 2.1V to 2.7V, $T_A$ = -40°C to 85°C. | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Unit | |-------------------|----------------------------------------------|--------------------------------------------------------|------------------------|---------|------------------------|------| | V <sub>IH</sub> | Input High Voltage | V <sub>DD</sub> = 1.89V, 2.7V | 0.65 × V <sub>DD</sub> | - | V <sub>DD</sub> +0.3 | V | | V <sub>IL</sub> | Input Low Voltage | V <sub>DD</sub> = 1.89V, 2.7V | -0.3 | - | 0.35 × V <sub>DD</sub> | V | | I <sub>IH</sub> | Input High Current,<br>IN_SEL, OE0 to OE7 | $V_{DD} = V_{IN} = 1.89V, 2.7V$ | - | - | 150 | μΑ | | I <sub>IL</sub> | Input High Current,<br>IN_SEL, OE0 to OE7 | V <sub>DD</sub> = 1.89V, 2.7V,<br>V <sub>IN</sub> = 0V | -150 | - | - | μΑ | | I <sub>LEAK</sub> | Input Leakage Current,<br>IN_SEL, OE0 to OE7 | V <sub>IN</sub> = 2.7V, V <sub>DD</sub> = 0V | - | - | 250 | μA | # 3.9 Differential Input Characteristics $V_{DD}$ = 1.8V ±5%, 2.1V to 2.7V, $T_A$ = -40°C to 85°C. | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Unit | |-------------------|---------------------------------------------------|------------------------------------------------------------|-----------------------|---------|---------------------------------------|------| | I <sub>IH</sub> | Input High Current<br>CLKA, nCLKA; CLKB,<br>nCLKB | V <sub>DD</sub> = V <sub>IN</sub> = 1.89V, 2.7V | - | - | 150 | μΑ | | I. | Input Low Current<br>CLKA, CLKB | V <sub>IN</sub> = 0V, V <sub>DD</sub> = 1.89V, 2.7V | -150 | - | - | μΑ | | I <sub>IL</sub> | Input Low Current nCLKA, nCLKB | V <sub>IN</sub> = 0V, V <sub>DD</sub> = 1.89V, 2.7V | -150 | - | - | μΑ | | I <sub>LEAK</sub> | Input Leakage Current | $V_{IN} = 2.7V, V_{DD} = 0V$ | - | - | 250 | μΑ | | V <sub>REF</sub> | Reference Voltage for<br>Input Bias | I <sub>REF</sub> = -100μA;<br>V <sub>DD</sub> = 1.8V, 2.5V | 0.7 × V <sub>DD</sub> | - | 0.85 × V <sub>DD</sub> | ٧ | | V <sub>PP</sub> | Peak-to-Peak Voltage | V <sub>DD</sub> = 1.89V, 2.7V | 0.2 | - | 1 | V | | V <sub>CMR</sub> | Common Mode Input<br>Voltage | - | 0.9 | - | V <sub>DD</sub> -(V <sub>PP/2</sub> ) | V | ### 3.10 LVDS AC and DC Characteristics $V_{DD}$ = 1.8V ±5%, 2.1V to 2.7V, $T_A$ = -40°C to 85°C. | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Unit | |----------------------|----------------------|-----------------|---------|---------|---------|------| | deltaV <sub>OD</sub> | VOD Magnitude Change | - | - | - | 50 | mV | | deltaV <sub>OD</sub> | VOD Magnitude Change | - | - | - | 50 | mV | #### **AC Characteristics** 3.11 $V_{DD} = V_{DDA} = V_{DDB} = V_{DDQB} = V_{DDQA} = 1.8V \pm 5\% \ \text{or } 2.1V, \, 2.5V, \, 2.7V, \, V_{EE} = 0V, \, T_A = -40^{\circ}C \ \text{to } 85^{\circ}C$ Table 3. AC Characteristics [1] | Symbol | Parameter | Test Conditions | | Minimum | Typical | Maximum | Unit | | |---------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------|------------|---------|---------|--------|----| | F <sub>REF</sub> | Input Frequency | - | | 0 | - | 2 | GHz | | | dV/dt | Input Edge Rate | - | | 1.5 | - | - | V/ns | | | 4 | Dropogation Dolov | CLK[0:1], nCLK[0:1] to | V <sub>DD</sub> = 1.8V | 100 | 050 | 450 | | | | t <sub>PD</sub> | Propagation Delay | any Qx, nQx | V <sub>DD</sub> = 2.5V | 100 | 350 | 450 | ps | | | tok(a) | Output Skew | Qx, nQx | V <sub>DD</sub> = 1.8V | | 20 | 40 | ps | | | tsk(o) | Output Skew | QX, IIQX | V <sub>DD</sub> = 2.5V | - | 20 | 40 | | | | tek(n) | Pulse Skew | f = 100MHz | V <sub>DD</sub> = 1.8V | | 5 | 25 | ne | | | tsk(p) | Fulse Skew | f <sub>REF</sub> = 100MHz | V <sub>DD</sub> = 2.5V | - | 5 | 25 | ps | | | tsk(i) | Input Skew | | V <sub>DD</sub> = 1.8V ±5% | | | 60.0 | ne | | | isk(i) | Input Skew | - | V <sub>DD</sub> = 2.5V ±5% | - | - | 00.0 | ps | | | tsk(pp) | Part-to-part Skew | f <sub>REF</sub> = 100MHz | V <sub>DD</sub> = 1.8V | | - | 200 | ps | | | ισκ(ρρ) | rait-to-part oxew | IREF - TOOMTIZ | V <sub>DD</sub> = 2.5V | - | | | | | | | | $f_{REF}$ = 122.88MHz Square Wave, $V_{PP}$ = 1V, Integration Range: 12kHz to 20MHz | | - | 50 | - | fs | | | l † | Buffer Additive<br>Phase Jitter, RMS | f <sub>REF</sub> = 156.25MHz Squar<br>Integration Range: 12kH | | - | 50 | - | fs | | | | , | f <sub>REF</sub> = 156.25MHz Square Wave,<br>V <sub>PP</sub> = 0.5V,<br>Integration Range: 12kHz to 20MHz | | - | 50 | - | fs | | | PNF | Phase noise floor | Phase noise floor carrier frequency at 122.88MHz at 20MHz offset | | - | -160 | - | dBc/Hz | | | | | 1 0 1 . 50/ | 10% to 90% | - | 150 | 400 | ps | | | | Output Rise/ Fall | V <sub>DD</sub> = 1.8V ±5% | 20% to 80% | - | 90 | 160 | ps | | | t <sub>R</sub> / t <sub>F</sub> | Time | V = 0.4V 0.5V 0.7V | 10% to 90% | - | 200 | 420 | ps | | | | | | V <sub>DD</sub> = 2.1V, 2.5V, 2.7V | 20% to 80% | - | 110 | 190 | ps | | MUX <sub>isolation</sub> | Mux Isolation | f <sub>REF</sub> = 100MHz | | - | 80 | - | dB | | | v | Differential Output Voltage | Output = $350$ mV, R <sub>OUT</sub> = $f_{REF} < 2$ GHz | : 100Ω | 247 | 350 | 454 | mV | | | | | Output = 350mV, $R_{OUT} = 100\Omega$<br>$f_{REF} < 500MHz$ | | 305 | 385 | 454 | mV | | | V <sub>OD</sub> | | Output = 500mV, R <sub>OUT</sub> = f <sub>REF</sub> < 2GHz | = 100Ω | 350 | 500 | 650 | mV | | | | | Output = 500mV, R <sub>OUT</sub> = f <sub>REF</sub> < 500MHz | = 100Ω | 450 | 550 | 650 | mV | | Table 3. AC Characteristics [1] (Cont.) | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Unit | |-----------------|----------------------------------------------------------|-----------------|---------|---------|---------|------| | | Offset Voltage, | Output = 350mV | 0.61 | 0.77 | 0.91 | V | | | $V_{DD}^{[2]} = 1.8V \pm 5\%$ | Output = 500mV | 0.53 | 0.68 | 0.82 | V | | | Offset Voltage, | Output = 350mV | 0.80 | 1.01 | 1.20 | V | | | V <sub>DD</sub> <sup>[2]</sup> = 2.1V | Output = 500mV | 0.74 | 0.95 | 1.15 | V | | M | Offset Voltage,<br>V <sub>DD</sub> [2] = 2.3V | Output = 350mV | 1.00 | 1.21 | 1.42 | V | | V <sub>OS</sub> | | Output = 500mV | 0.95 | 1.15 | 1.36 | V | | | Offset Voltage,<br>V <sub>DD</sub> <sup>[2]</sup> = 2.5V | Output = 350mV | 1.30 | 1.45 | 1.62 | V | | | | Output = 500mV | 1.20 | 1.35 | 1.55 | V | | | Offset Voltage,<br>V <sub>DD</sub> <sup>[2]</sup> = 2.7V | Output = 350mV | 1.40 | 1.61 | 1.82 | V | | | | Output = 500mV | 1.34 | 1.55 | 1.75 | V | <sup>1.</sup> Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. <sup>2.</sup> Input $V_{PP} = 400$ mV. #### 4. Additive Phase Jitter The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a phase noise plot, and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm), or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. Offset from Carrier Frequency (Hz) Figure 4. Additive Phase Jitter. Frequency: 156.25MHz, Integration Range: 12kHz to 20MHz = 45fs Typical As with most timing specifications, phase noise measurements have issues relating to the limitations of the measurement equipment. The noise floor of the equipment can be higher or lower than the noise floor of the device. Additive phase noise is dependent on both the noise floor of the input source and measurement equipment. Note: The phase noise plot was measured using a Wenzel 156.25MHz Oscillator as the input source. ### 5. Applications Information ### 5.1 Fail-Safe Operation All clock inputs support fail-safe operation. That is, when the device is powered down, the clock inputs can be held at a DC voltage of up to 4.6V without damaging the device or the input pins. ### 5.2 Recommendations for Unused Input and Output Pins ### **5.2.1** Inputs #### 5.2.1.1 CLK/nCLK Inputs For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from CLK to ground. #### 5.2.2 Outputs #### 5.2.2.1 LVDS Outputs All unused LVDS output pairs can be either left floating or terminated with $100\Omega$ across. If they are left floating there should be no trace attached. #### 5.2.2.2 VREFX The unused VREFA and VREFB pins can be left floating. We recommend that there is no trace attached. ### 5.3 Wiring the Differential Input to Accept Single-Ended Levels Figure 5 shows an example of how a differential input can be wired to accept single-ended levels. To satisfy the $V_{CMR}$ requirement, the reference voltage V1 is set to 1.2V which is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the V1 to meet the $V_{CMR}$ requirement. For example, if the input clock swing is 1.8V and $V_{DD}$ = 1.8V, the R1 and R2 values should be adjusted to set V1 at 1.2V in this example. Figure 5. Example Schematic for Wiring a Differential Input to Accept Single-ended Levels The values in the figure are for when both the single-ended swing and $V_{DD}$ are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance and the signal DC offset after AC coupling should be equal to V1 (in other words, 1.2V in this example). For most $Z_0 = 50\Omega$ applications, R3 = $75\Omega$ and R4 can be $130\Omega$ . By keeping the same R3/R4 ratio, the values of the resistors can be increased to reduce the loading for a slower or weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the input can handle larger amplitude signaling, it is recommended that the amplitude be reduced. For single-ended applications, the swing can be larger. Make sure the single-ended logic high and logic low signal operates within the specification limit. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be used for debugging purposes. The datasheet specifications are characterized and confirmed by using a differential signal. ### 5.4 1.8V Differential Clock Input Interface The CLK /nCLK accepts LVDS, LVPECL, and other differential signals. The differential input signal must meet both the $V_{PP}$ and $V_{CMR}$ input requirements. Figure 6 to Figure 8 show interface examples for the CLK /nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. Figure 6. Differential Input Driven by an LVDS Driver – DC Coupling Figure 7. Differential Input Driven by an LVDS Driver - AC Coupling Figure 8. Differential Input Driven by an LVPECL Driver - AC Coupling #### 5.5 LVDS Driver Termination For a general LVDS interface, the recommended value for the termination impedance ( $Z_T$ ) is between $90\Omega$ and $132\Omega$ . The actual value should be selected to match the differential impedance ( $Z_O$ ) of your transmission line. A typical point-to-point LVDS design uses a $100\Omega$ parallel resistor at the receiver and a $100\Omega$ differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface-mounted and must be placed as close to the receiver as possible. Renesas offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The standard termination schematic as shown in Figure 9 can be used with either type of output structure. Figure 10, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. If using a non-standard termination, it is recommended to contact Renesas and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output. Figure 9. Standard LVDS Termination Figure 10. Optional LVDS Termination # 6. Package Outline Drawings The package outline drawings are located at the end of this document and are accessible from the Renesas website (see Ordering Information for POD links). The package information is the most current data available and is subject to change without revision of this document. # 7. Marking Diagram - Lines 1 and 2: part number. - Line 3: - "#" denotes stepping number. - "YYWW" denotes the last two digits of the year and work week that the part was assembled. - "\$" denotes the mark code. # 8. Ordering Information | Part Number | Package Description | Carrier Type | Temperature Range | |-------------------|-------------------------------|--------------------------------------------------------------|-------------------| | 8P34S1208-1NLGI | | Tray | | | 8P34S1208-1NLGI8 | 6.0 × 6.0 × 0.90 mm 40-VFQFPN | Tape and Reel, Pin 1 Orientation:<br>EIA-481-C (see Table 4) | -40 to +85°C | | 8P34S1208-1NLGI/W | | Tape & Reel, Pin 1 Orientation:<br>EIA-481-D/E (see Table 4) | | Table 4. Pin 1 Orientation in Tape and Reel Packaging | Part Number Suffix | Pin 1 Orientation | Illustration | |--------------------|--------------------------|---------------------------------------------------------------------| | 8 | Quadrant 1 (EIA-481-C) | CAFRIER TAPE TOPSIDE (Round Sprocket Holes) USER DIRECTION OF FEED | | /W | Quadrant 2 (EIA-481-D/E) | CORRECTION OF FEED | # 9. Revision History | Revision | Date | Description | |----------|--------------|------------------| | 1.00 | Jul 17, 2024 | Initial release. | # **Package Outline Drawing** PSC-4115-02 NLG40P2 OEPN 6.0 x 6.0 x 0.90 mm Body, 0.5mm Pitch 40-VFQFPN 6.0 x 6.0 x 0.90 mm Body, 0.5mm Pitch Rev.04, Apr 17, 2025 #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.