# **RENESAS** Proposed Circuit for 2.048MHz (G.703) Clock Transmission in IDT82V2081

AN-857

# Introduction

In BITS applications, there are cases where the reception and transmit of a 2048kHz clock, as described in G.703 Chapter 13, are desired.

This application note can also be applied to the following IDT devices: 82V2082, 82V2084, 82V2088, 82P2281, 82P2282, and 82P2284.

# 2048kHz Digital Clock Specifications

The transmit port (output) of a 2048kHz digital clock should meet the following specifications. The signal is measured at the line side of the transmit transformer, at the near end of the cable, with a 75 ohm or 120 ohm resistive load in place of the cable. From an implementation viewpoint, the output signal described in G.703 section 13 is a configuration mode of the E1 output port that is designated as a timing source and will have similar electrical and connector characteristics.

The 2048kHz digital clock output signal accuracy and jitter characteristics will be directly related to the 2048kHz system clock used to generate the synchronization signal together with the transmitter characteristics. The system clock signal will be the same clock signal that is used to define the HDB3 (pulse) signal timing for the same port in E1 mode. Note that the pulse rate of an E1 signal is 2048k pulses per second, whereas its fundamental frequency is 1024kHz, therefore the transmission of a 2048kHz system clock in place of an E1 signal can be considered a doubling of the frequency of the transmitted data signal.



| Pulse Shape           | Signal Requirement |                  |  |
|-----------------------|--------------------|------------------|--|
| Type of Interface     | Coaxial Pair       | Symmetrical Pair |  |
| Impedance             | 75Ω                | 120Ω             |  |
| Max Peak Voltage (V)  | 1.5V               | 1.9V             |  |
| Min Peak Voltage (V1) | 0.75V              | 1.0V             |  |
| Max Jitter at Output  | (see Table 2)      |                  |  |

### Table 1: Digital 2048 kHz Clock Interfaces

### Table 2: Maximum Permissible Jitter at Synchronization Interfaces

| Output Interfaces   | Frequency Accuracy      | Measurement Bandwidth,<br>-3 dB Frequencies (Hz) | Peak-to-Peak Amplitude<br>(Ulpp) |
|---------------------|-------------------------|--------------------------------------------------|----------------------------------|
| PRC                 | G.811                   | 20–100k                                          | 0.05                             |
| SSU                 | G.812                   | 20–100k                                          | 0.05                             |
| SEC                 | 4.6ppm (refer to G.813) | 20–100k                                          | 0.5                              |
|                     |                         | 49–100k                                          | 0.2                              |
| PDH Synchronization | ±50ppm                  | 20–100k                                          | 1.5                              |
|                     |                         | 18–100k                                          | 0.2                              |

Note: For other specifications (i.e., noise tolerance at input ports), please refer to G.812 and G.813 for SSU and SEC, respectively.

## Receive and Transmit of 2048kHz Clock

By configuring 82V2081 in "slicer" mode ( $R_MD[1:0] = 00$ ), the receiver will work in slicer mode. The 2.048MHz clock can be received and output at RDP/RDN. In order to transmit the clock, the following circuit in Figure 1 is proposed.

The transmitter needs to be external for G.703 Section 13 support. For the external circuit to work, 82V2081's own transmitter needs to be in high impedance to avoid signal conflict. That can be realized by setting  $T_OFF = 1$ .

External circuit in Figure 1 is shown below. The circuitry consists of discrete components. The 2.048MHz is a 3.3V CMOS clock input signal. The transistor (M1) is used to boost transmitter's driving capability into the transmission lines. The power for the transistor can be 3.3V or 2.5V. The selection of 3.3V or 2.5V is discussed in the following section. The transformer is modeled from our suggested turn ratio = 1:2 transformers (refer to <u>AN-377</u>).

## Figure 1. Proposed External Transmitter Circuit



# RENESAS

Transmitted pulses are analyzed with the following simulation results. Figure 2 shows the transmitted pulses with 3.3V power supply for the transistor (M1). The total pulse amplitude is 4.1V with 2.4V DC offset. The net signal amplitude is 1.7V, meeting pulse amplitude requirement for twisted-pair transmission (refer to Table 1 above).



## Figure 2. Transmitted Pulses with 3.3V

Figure 3 shows the lower transmitted pulse amplitude with transistor power supply of 2.5V. In this condition, total signal amplitude is close to 3.2V with a DC offset 1.8V, leaving the net signal amplitude of about 1.4V, also meeting required signal level (Table 1).



## Figure 3. Transmitted Pulses with 2.5V

X1~X4 are 4 analog switches. Any STDP with low Ron can be used. Analog switches are used to isolate the 82V2081's own circuit from external transmitter. When 2.5V is used as the transistor power supply, the transmitted pulses have an overall amplitude of 3.2V, which will not conduct the ESD diodes used in the circuit as a protection diodes. In this condition, X3 and X4 are not needed.

## **Circuit Implementations**

The circuit uses a transistor, a 1:2 transformer and a few analog switches. The transistor used in the example is BSS123. Other transistors can be used with similar specifications. The transformer can be selected from IDT's transformer selection guide <u>AN-377</u> with a turn ratio of 1:2. R5 is a current-limiting resistor. The power rating for this resistor should be >= 0.1W. R4 is the termination impedance. For 120 $\Omega$  twisted-pair transmission line, R4 = 30 $\Omega$ . For 75 $\Omega$  coax transmission, it is 18.75 $\Omega$ .



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.