

# RL78/I1D

# Battery Voltage Monitoring CC-RL

R01AN3418EJ0100 Rev. 1.00 Jan. 31, 2017

### Introduction

This application note describes how to implement voltage monitoring during battery charging with a comparator function.

Target Device

RL78/I1D

When applying the sample program covered in this application note to another microcomputer, modify the program according to the specifications for the target microcomputer and conduct an extensive evaluation of the modified program.



# RL78/I1D

# Contents

| 1.<br>1.1<br>1.2<br>1.3 | Specifications<br>Approaches to Monitoring Battery Voltage in Hardware<br>Division of Monitored Voltage<br>Output of Comparison Result | 3<br>4 |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------|
| 2.                      | Conditions for Confirming Operations                                                                                                   | 5      |
| 3.                      | Related Application Notes                                                                                                              | 5      |
| 4.<br>4.1<br>4.2        | Hardware Descriptions<br>Hardware Configuration Example<br>List of Pins Used                                                           | 6      |
| 5.<br>5.1               | Software Descriptions                                                                                                                  |        |
| 5.2                     | List of Option Byte Settings                                                                                                           | 8      |
| 5.3                     | List of Functions                                                                                                                      |        |
| 5.4                     | Function Specifications                                                                                                                |        |
| 5.5                     | Flowcharts                                                                                                                             |        |
| 5.5.1                   | Initial Setting Function                                                                                                               |        |
| 5.5.2                   | System Function                                                                                                                        |        |
| 5.5.3                   | Setting I/O Ports                                                                                                                      |        |
| 5.5.4                   | Setting CPU Clocks                                                                                                                     |        |
| 5.5.5                   | Setting Comparator                                                                                                                     |        |
| 5.5.6                   | Setting Timer Array Unit                                                                                                               |        |
| 5.5.7                   | Main Function                                                                                                                          |        |
| 5.5.8                   | Initial Setting for "main"                                                                                                             |        |
| 5.5.9                   | Comparator 1 Operation Start Function                                                                                                  |        |
| 5.5.10                  | TAU0 Channel 0 and Channel 2 Operation Start Function                                                                                  | 2      |
| 6.                      | Sample Code                                                                                                                            | 3      |
| 7.                      | Reference Documents                                                                                                                    | 3      |



### 1. Specifications

# 1.1 Approaches to Monitoring Battery Voltage in Hardware

Battery voltage is monitored by comparing the voltage applied to the IVCMP1 pin (a voltage obtained by resistive division of the battery voltage) and the voltage applied to the IVREF1 pin (a reference voltage).

When the voltage applied to the IVCMP1 pin exceeds the reference voltage (IVREF1), the output of the comparator 1 becomes 1. At this time, by outputting the inverse of the output of the comparator 1 to VCOUT1, an LED is lit.

As indicated in the basic configuration of figure 1.1, a voltage obtained by resistive-dividing the monitored voltage is connected to the non-inverting input of a comparator, and the reference voltage is supplied to the comparator by an external regulator.

In this application note, the comparator 1 is used in window mode. When the voltage applied to the IVCMP1 pin exceeds the high voltage-side reference voltage (IVCMP1 > IVREF1), or when the voltage applied to the IVCMP1 pin falls below the low voltage-side reference voltage (IVCMP1 < IVREF0), the output of the comparator 1 becomes 1.

| Peripheral Function | Usage                                                               |
|---------------------|---------------------------------------------------------------------|
| Regulator           | Generates voltage (1.8 V) through comparison with monitored voltage |
| Comparator 1        | Compares input voltage                                              |
| Timer array unit    | Provides PWM output to control charging                             |

Table 1.1 Peripheral Functions and Their Usage



Figure 1.1 Basic Configuration



### 1.2 Division of Monitored Voltage

The monitored voltage is resistive-divided using 100 k $\Omega$  and 120 k $\Omega$  resistors. When the monitored voltage rises above 3.96 V, the voltage applied to the IVCMP1 pin exceeds the reference voltage (1.8 V).

# 1.3 Output of Comparison Result

The comparison result of the comparator 1 can be checked using the output function of the comparator 1. The comparison result is output from the VCOUT1 pin without software intervention. In this application note, by connecting an LED to the VCOUT1 pin, the LED is made to light when the monitored voltage exceeds 3.96 V.



# 2. Conditions for Confirming Operations

The sample code operations described in this application note are confirmed under the following conditions.

| Item                                                          | Description                                                                                                           |
|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Microcontroller used                                          | RL78/I1D (R5F117GC)                                                                                                   |
| Operating frequency                                           | <ul> <li>High-speed on-chip oscillator (HOCO) clock: 16 MHz</li> <li>CPU/peripheral hardware clock: 16 MHz</li> </ul> |
| Operating voltage                                             | 3.3 V (Operation is possible within 2.4 V to 5.5 V)<br>LVD operation ( $V_{LVD}$ ): Reset mode 2.45 V                 |
| Integrated development<br>environment (CS+)                   | CS+ for CC V3.03.00 from Renesas Electronics Corp.                                                                    |
| C compiler (CS+)                                              | CC-RL V1.02.00 from Renesas Electronics Corp.                                                                         |
| Integrated development<br>environment (e <sup>2</sup> studio) | e <sup>2</sup> studio V4.0.0.26 from Renesas Electronics Corp.                                                        |
| C compiler (e <sup>2</sup> studio)                            | CC-RL V1.02.00 from Renesas Electronics Corp.                                                                         |

Note: The latest version should be downloaded and evaluated before usage.

# 3. Related Application Notes

The application notes related to this application note are listed below for reference.



### 4. Hardware Descriptions

# 4.1 Hardware Configuration Example

Figure 4.1 shows an example of the hardware configuration described in this application note.



Figure 4.1 Hardware Configuration

- Cautions: 1. This circuit diagram is simplified in order to show a summary of connections. When actually creating the circuit, pin processing and the like should be optimized and the circuit designed so as to satisfy the required electrical characteristics (input-only ports should be each connected to V<sub>DD</sub> or V<sub>SS</sub> via a resistor).
  - 2.  $V_{DD}$  should be made equal to or higher than the reset release voltage ( $V_{LVD}$ ) set using LVD.

# 4.2 List of Pins Used

Table 4.1 lists the pins used and their functions.

| Pin Name                      | I/O    | Function                            |
|-------------------------------|--------|-------------------------------------|
| P20/ANI13/VCOMP1/AMP30        | Input  | Monitored voltage input             |
| P30 /TI00/TO01/IVREF0         | Input  | Low voltage-side reference voltage  |
| P31/TI01/TO00/PCLBUZ0/IVREF1  | Input  | High voltage-side reference voltage |
| P57/INTP4/VCOUT1              | Output | Output for LED1 control             |
| P51/KR0/SCK01/SCL01/TI02/TO02 | Output | PWM output for charging control     |

| Table 4.1 | Pins Used and Their Functions |
|-----------|-------------------------------|
|-----------|-------------------------------|



# 5. Software Descriptions

### 5.1 Operation Summary

This application note describes how to implement voltage monitoring during battery charging with a comparator function.

Battery voltage is monitored by comparing the voltage applied to the IVCMP1 pin (a voltage obtained by resistive division of the battery voltage) and the voltage applied to the IVREF1 pin (a reference voltage).

When the voltage applied to the IVCMP1 pin exceeds the reference voltage (IVREF1), the output of the comparator 1 becomes 1. At this time, by outputting the inverse of the output of the comparator 1 to VCOUT1, an LED is lit.

- The voltage applied to the IVCMP1 pin and the voltage applied to the IVREF1 pin (a reference voltage) is compared using the comparator 1.
- When the voltage applied to the IVCMP1 pin exceeds the reference voltage (IVREF1), the LED is lit.
- The TO02 provides PWM output for charging control.



# 5.2 List of Option Byte Settings

Table 5.1 shows the settings of the option bytes.

| Address | Setting Value | Description                                    |
|---------|---------------|------------------------------------------------|
| 000C0H  | 11101111B     | Watchdog timer is stopped.                     |
|         |               | (Counting stopped after a reset release)       |
| 000C1H  | 00111111B     | LVD reset mode; 2.45 V (2.4 V to 5.5 V)        |
| 000C2H  | 11101010B     | HS mode; High-speed on-chip oscillator: 16 MHz |
| 000C3H  | 10000100B     | On-chip debugging is enabled.                  |

### Table 5.1 Option Byte Settings

# 5.3 List of Functions

Table 5.2 lists functions.

| Function Name         | Summary                                |
|-----------------------|----------------------------------------|
| R_COMP1_Start         | Comparator 1 start processing          |
| R_TAU0_Channel0_Start | TAU0 channel 0 operation start setting |



# 5.4 Function Specifications

The following gives the specifications of the functions used in the sample code.

| [Function name] | R_COMP <sup>*</sup> | Start |
|-----------------|---------------------|-------|
|-----------------|---------------------|-------|

| Summary       | Starts comparator operation.   |
|---------------|--------------------------------|
| Header        | r_cg_comp.h, r_cg_userdefine.h |
| Declaration   | void R_ COMP1_Start(void)      |
| Description   | Starts comparator operation.   |
| Arguments     | None                           |
| Return values | None                           |
| Remarks       | None                           |

# [Function name] R\_TAU0\_Channel0\_Start

| Summary       | TAU0 channel 0 operation start setting |
|---------------|----------------------------------------|
| Header        | r_cg_tau.h, r_cg_userdefine.h          |
| Declaration   | void R_TAU0_Channel1_Start (void)      |
| Description   | Cancels TAU0 channel 1 interrupt mask. |
| Arguments     | None                                   |
| Return values | None                                   |
| Remarks       | None                                   |
|               |                                        |



# 5.5 Flowcharts

Figure 5.1 shows the overall flow of the process described in this application note.



Figure 5.1 Overall Flow

Note: The start-up routine is executed before and after the initial setting function.

### 5.5.1 Initial Setting Function

Figure 5.2 shows the flowchart of the initial setting function.



Figure 5.2 Initial Setting Function



# 5.5.2 System Function

Figure 5.3 shows the flowchart of the system function.



Figure 5.3 System Function



### 5.5.3 Setting I/O Ports

Figure 5.4 shows the flowchart for setting the I/O ports.



Figure 5.4 Setting I/O Ports

Note: For settings of unused ports, refer to the RL78/I1D User's Manual: Hardware.

Caution: Unused ports should be designed so that the electrical characteristics are satisfied by appropriately treating the pertinent pins. Separately connect unused input-only ports to  $V_{DD}$  or  $V_{SS}$  via a resistor.



### 5.5.4 Setting CPU Clocks

Figure 5.5 shows the flowchart for setting the CPU clocks.



Figure 5.5 Setting CPU Clocks



### 5.5.5 Setting Comparator

Figure 5.6 shows the flowchart for setting the comparator.



Figure 5.6 Setting Comparator



### Starting clock supply to comparator

- Peripheral enable register 1 (PER1)
  - Start supplying clock to the A/D converter.

Symbol: PER1

| 7 | 6 | 5     | 4 | 3     | 2 | 1 | 0 |
|---|---|-------|---|-------|---|---|---|
| 0 | 0 | CMPEN | 0 | DTCEN | 0 | 0 | 0 |
| 0 | 0 | 1     | 0 | х     | 0 | 0 | 0 |

Bit 5

| CMPEN | Control of comparator input clock |  |  |  |  |  |
|-------|-----------------------------------|--|--|--|--|--|
| 0     | Stops input clock supply.         |  |  |  |  |  |
| 1     | Supplies input clock.             |  |  |  |  |  |

### Setting comparator operation

- Comparator mode setting register (COMPMDR) Enable comparator operation.

#### Symbol: COMPMDR

| 7     | 6 | 5     | 4     | 3     | 2 | 1     | 0     |
|-------|---|-------|-------|-------|---|-------|-------|
| C1MON | 0 | C1WDE | C1ENB | COMON | 0 | COWDE | C0ENB |
| х     | 0 | х     | 0     | х     | 0 | х     | 0     |

Bit 4

| C1ENB | Comparator 1 operation enable   |  |  |  |
|-------|---------------------------------|--|--|--|
| 0     | Comparator 1 operation disabled |  |  |  |
| 1     | Comparator 1 operation enabled  |  |  |  |

#### Bit 0

| C0ENB | Comparator 0 operation enable   |  |  |  |
|-------|---------------------------------|--|--|--|
| 0     | Comparator 0 operation disabled |  |  |  |
| 1     | Comparator 0 operation enabled  |  |  |  |



### Setting comparator interrupt

- Interrupt request flag register (IF1H)

Clear the interrupt request flag.

Interrupt mask flag register (MK1H)
 Disable the interrupt processing.

Symbol: IF1H

| 7 | 6     | 5      | 4      | 3    | 2      | 1     | 0    |
|---|-------|--------|--------|------|--------|-------|------|
| 0 | DOCIF | CMPIF1 | CMPIF0 | KRIF | TMKAIF | RTCIF | ADIF |
| 0 | х     | 0      | 0      | х    | х      | х     | х    |

Bits 4 and 5

| CMPIF0,1 | Interrupt request flag                                   |  |  |  |
|----------|----------------------------------------------------------|--|--|--|
| 0        | No interrupt request signal is generated                 |  |  |  |
| 1        | Interrupt request is generated, interrupt request status |  |  |  |

Symbol: MK1H

| 7 | 6     | 5      | 4      | 3    | 2      | 1     | 0    |
|---|-------|--------|--------|------|--------|-------|------|
| 0 | DOCMK | CMPMK1 | CMPMK0 | KRMK | ТМКАМК | RTCMK | ADMK |
| 0 | x     | 1      | 1      | х    | х      | х     | х    |

Bits 4 and 5

| CMPMK0,1 | Interrupt servicing control  |
|----------|------------------------------|
| 0        | Interrupt servicing enabled  |
| 1        | Interrupt servicing disabled |

### Setting comparator peripheral reset

- Peripheral reset control register (PRR1) Control comparator peripheral resets.

Symbol: PRR1

| 7 | 6 | 5      | 4 | 3 | 2 | 1 | 0 |
|---|---|--------|---|---|---|---|---|
| 0 | 0 | CMPRES | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0/1    | 0 | 0 | 0 | 0 | 0 |

Bit 5

| CMPRES | Peripheral reset control on each peripheral hardware |
|--------|------------------------------------------------------|
| 0      | Peripheral reset release                             |
| 1      | Peripheral reset state                               |



# 5.5.6 Setting Timer Array Unit

Figure 5.7 shows the flowchart for setting the timer array unit.





Figure 5.7 Setting Timer Array Unit



### Setting timer array unit 0 peripheral reset

- Peripheral reset control register (PRR0)
- Control timer array unit 0 peripheral resets.

Symbol: PRR0

| 7 | 6 | 5      | 4 | 3 | 2       | 1 | 0       |
|---|---|--------|---|---|---------|---|---------|
| 0 | 0 | ADCRES | 0 | 0 | SAU0RES | 0 | TAU0RES |
| 0 | 0 | х      | 0 | 0 | x       | 0 | 0/1     |

Bit 0

| TAU0RES | Reset control of timer array unit 0 |
|---------|-------------------------------------|
| 0       | Peripheral reset release            |
| 1       | Peripheral reset state              |

### Starting clock supply to timer array unit 0

- Peripheral enable register 0 (PER0)
  - Start clock supply to timer array unit 0.

Symbol: PER0

| 7      | 6 | 5     | 4 | 3 | 2      | 1 | 0      |
|--------|---|-------|---|---|--------|---|--------|
| RTCWEN | 0 | ADCEN | 0 | 0 | SAU0EN | 0 | TAU0EN |
| х      | 0 | х     | 0 | 0 | х      | 0 | 1      |

Bit 0

| TAU0EN | Control of input clock to timer array unit 0 |
|--------|----------------------------------------------|
| 0      | Stops input clock supply.                    |
| 1      | Enables input clock supply.                  |



### Setting timer clock frequency

- Timer clock select register 0 (TPS0) Select the operating clock for timer array unit 0.

Symbol: TPS0

|   | 15 | 14 | 13   | 12 | 11 | 10 | 9    | 8  | 7    | 6  | 5    | 4  | 3  | 2  | 1  | 0    |
|---|----|----|------|----|----|----|------|----|------|----|------|----|----|----|----|------|
| Ĩ | 0  | 0  | PRS0 |    | 0  | 0  | PRS0 | -  | PRS0 |    | PRS0 |    |    |    |    | PRS0 |
| ļ |    |    | 31   | 30 |    |    | 21   | 20 | 13   | 12 | 11   | 10 | 03 | 02 | 01 | 00   |
|   | х  | Х  | х    | х  | х  | Х  | х    | х  | х    | х  | х    | х  | 0  | 0  | 0  | 0    |

Bits 3 to 0

| PRS | PRS | PRS | PRS |                                   | Se                         | lection of ope             | ration clock (C             | CK00)                       |                             |
|-----|-----|-----|-----|-----------------------------------|----------------------------|----------------------------|-----------------------------|-----------------------------|-----------------------------|
| 003 | 002 | 001 | 000 |                                   | f <sub>cLK</sub> =<br>2MHz | f <sub>cLK</sub> =<br>5MHz | f <sub>cLK</sub> =<br>10MHz | f <sub>cLK</sub> =<br>20MHz | f <sub>ськ</sub> =<br>24MHz |
| 0   | 0   | 0   | 0   | f <sub>CLK</sub>                  | 2 MHz                      | 5 MHz                      | 10 MHz                      | 20 MHz                      | 24 MHz                      |
| 0   | 0   | 0   | 1   | f <sub>CLK</sub> /2               | 1 MHz                      | 2.5 MHz                    | 5 MHz                       | 10 MHz                      | 12 MHz                      |
| 0   | 0   | 1   | 0   | $f_{CLK}/2^2$                     | 500 kHz                    | 1.25 MHz                   | 2.5 MHz                     | 5 MHz                       | 6 MHz                       |
| 0   | 0   | 1   | 1   | $f_{CLK}/2^3$                     | 250 kHz                    | 625 kHz                    | 1.25 MHz                    | 2.5 MHz                     | 3 MHz                       |
| 0   | 1   | 0   | 0   | $f_{CLK}/2^4$                     | 125 kHz                    | 312.5 kHz                  | 625 kHz                     | 1.25 MHz                    | 1.5 MHz                     |
| 0   | 1   | 0   | 1   | $f_{CLK}/2^5$                     | 62.5 kHz                   | 156.2 kHz                  | 313kHz                      | 625 kHz                     | 750 kHz                     |
| 0   | 1   | 1   | 0   | $f_{CLK}/2^6$                     | 31.25 kHz                  | 78.1 kHz                   | 156 kHz                     | 313 kHz                     | 375 kHz                     |
| 0   | 1   | 1   | 1   | $f_{CLK}/2^7$                     | 15.62 kHz                  | 39.1 kHz                   | 78.1 kHz                    | 156 kHz                     | 187.5 kHz                   |
| 1   | 0   | 0   | 0   | f <sub>CLK</sub> /2 <sup>8</sup>  | 7.81 kHz                   | 19.5 kHz                   | 39.1 kHz                    | 78.1 kHz                    | 93.8 kHz                    |
| 1   | 0   | 0   | 1   | $f_{CLK}/2^9$                     | 3.91 kHz                   | 9.76 kHz                   | 19.5 kHz                    | 39.1 kHz                    | 46.9 kHz                    |
| 1   | 0   | 1   | 0   | $f_{\text{CLK}}/2^{10}$           | 1.95 kHz                   | 4.88 kHz                   | 9.77 kHz                    | 19.5 kHz                    | 23.4 kHz                    |
| 1   | 0   | 1   | 1   | f <sub>CLK</sub> /2 <sup>11</sup> | 976 Hz                     | 2.44 kHz                   | 4.88 kHz                    | 9.77 kHz                    | 11.7 kHz                    |
| 1   | 1   | 0   | 0   | $f_{\text{CLK}}/2^{12}$           | 488 Hz                     | 1.22 kHz                   | 2.44 kHz                    | 4.88 kHz                    | 5.86 kHz                    |
| 1   | 1   | 0   | 1   | $f_{CLK}/2^{13}$                  | 244 Hz                     | 610 Hz                     | 1.22 kHz                    | 2.44 kHz                    | 2.93 kHz                    |
| 1   | 1   | 1   | 0   | f <sub>CLK</sub> /2 <sup>14</sup> | 122 Hz                     | 305 Hz                     | 610 Hz                      | 1.22 kHz                    | 1.46 kHz                    |
| 1   | 1   | 1   | 1   | $f_{\text{CLK}}/2^{15}$           | 61 Hz                      | 153 Hz                     | 305 Hz                      | 610 Hz                      | 732 Hz                      |



### Setting channel 0 operating mode

- Timer mode register 00 (TMR00) Select the operating clock (f<sub>MCK</sub>). Select the counting clock. Set the software trigger start.

Select the operating mode.

Symbol: TMR00

| 15  | 14  | 13 | 12  | 11 | 10  | 9   | 8   | 7   | 6   | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|----|-----|-----|-----|-----|-----|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | 0  | STS | STS | STS | CIS | CIS | 0 | 0 | MD  | MD  | MD  | MD  |
| 001 | 000 |    | 00  |    | 002 | 001 | 000 | 001 | 000 |   |   | 003 | 002 | 001 | 000 |
| 0   | 0   | 0  | 0   | 0  | 0   | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0   | 0   | 1   |

Bits 15 and 14

| CKS001 | CKS000 | Selection of operation clock $(f_{MCK})$ of channel 0            |
|--------|--------|------------------------------------------------------------------|
| 0      | 0      | Operation clock CK00 set by timer clock select register 0 (TPS0) |
| 0      | 1      | Operation clock CK02 set by timer clock select register 0 (TPS0) |
| 1      | 0      | Operation clock CK01 set by timer clock select register 0 (TPS0) |
| 1      | 1      | Operation clock CK03 set by timer clock select register 0 (TPS0) |

### Bit 12

| CCS00 | Selection of count clock $(f_{TCLK})$ of channel 0                    |
|-------|-----------------------------------------------------------------------|
| 0     | Operation clock ( $f_{MCK}$ ) specified by the CKS010 and CKS011 bits |
| 1     | Valid edge of input signal input from the TI00 pin                    |



Symbol: TMR00

| 15  | 14  | 13 | 12  | 11 | 10  | 9   | 8   | 7   | 6   | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|----|-----|-----|-----|-----|-----|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | 0  | STS | STS | STS | CIS | CIS | 0 | 0 | MD  | MD  | MD  | MD  |
| 001 | 000 |    | 00  |    | 002 | 001 | 000 | 001 | 000 |   |   | 003 | 002 | 001 | 000 |
| 0   | 0   | 0  | 0   | 0  | 0   | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0   | 0   | 1   |

Bits 10 to 8

| STS002           | STS001 | STS000 | Setting of start trigger or capture trigger of channel 0                                                                                       |
|------------------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                | 0      | 0      | Only software trigger start is valid (other trigger sources are unselected).                                                                   |
| 0                | 0      | 1      | Valid edge of the TI00 pin input is used as both the start trigger and capture trigger.                                                        |
| 0                | 1      | 0      | Both the edges of the TI00 pin input are used as a start trigger and a capture trigger.                                                        |
| 0                | 0      | 0      | Interrupt signal of the master channel is used (when the channel is used as a slave channel with the simultaneous channel operation function). |
| Other than above |        |        | Setting prohibited                                                                                                                             |

### Bits 7 and 6

| CIS001 | CIS000                                         | Selection of TI01 pin input valid edge                    |  |  |  |  |  |  |
|--------|------------------------------------------------|-----------------------------------------------------------|--|--|--|--|--|--|
| 0      | 0                                              | Falling edge                                              |  |  |  |  |  |  |
| 0      | 1                                              | Rising edge                                               |  |  |  |  |  |  |
| 1      | 0                                              | Both edges (when low-level width is measured)             |  |  |  |  |  |  |
| I      | 0                                              | Start trigger: Falling edge, Capture trigger: Rising edge |  |  |  |  |  |  |
| 1      | Both edges (when high-level width is measured) |                                                           |  |  |  |  |  |  |
| 1      | I                                              | Start trigger: Rising edge, Capture trigger: Falling edge |  |  |  |  |  |  |



Symbol: TMR00

| 15  | 14  | 13 | 12  | 11 | 10  | 9   | 8   | 7   | 6   | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|----|-----|-----|-----|-----|-----|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | 0  | STS | STS | STS | CIS | CIS | 0 | 0 | MD  | MD  | MD  | MD  |
| 001 | 000 |    | 00  |    | 002 | 001 | 010 | 001 | 000 |   |   | 003 | 002 | 001 | 000 |
| 0   | 0   | 0  | 0   | 0  | 0   | 0   | 0   | 0   | 0   | 0 | 0 | 0   | 0   | 0   | 1   |

Bits 3 to 0

| MD<br>003 | MD<br>002 | MD<br>001 | MD<br>000   | Operation mode of channel 0 | Corresponding function                                                       | Count operation of TCR |  |  |  |  |
|-----------|-----------|-----------|-------------|-----------------------------|------------------------------------------------------------------------------|------------------------|--|--|--|--|
| 0         | 0         | 0         | <b>1</b> /0 | Interval timer<br>mode      | Interval timer/square wave<br>output/divider function/PWM<br>output (master) | Counting down          |  |  |  |  |
| 0         | 1         | 0         | 1/0         | Capture mode                | Input pulse interval measurement                                             | Counting up            |  |  |  |  |
| 0         | 1         | 1         | 0           | Event counter<br>mode       | External event counter                                                       | Counting down          |  |  |  |  |
| 1         | 0         | 0         | 1/0         | One-count mode              | Delay counter/One-shot pulse<br>output/PWM output (slave)                    | Counting down          |  |  |  |  |
| 1         | 1         | 0         | 0           | Capture &<br>one-count mode | Measurement of high-/low-level width of input signal                         | Counting up            |  |  |  |  |
| Ot        | her tha   | an abc    | ove         | Setting prohibited          |                                                                              |                        |  |  |  |  |

The operation of each mode varies depending on the MD000 bit (see table below).

| Operation mode<br>(Value set by the MD003 to MD001 bits<br>(see table above)) | MD000 | Count operation of TCR                                                                                                                                                                                   |
|-------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - Interval timer mode<br>(0, 0, 0)                                            | 0     | Timer interrupt is not generated when counting is started (timer output does not change, either).                                                                                                        |
| - Capture mode<br>(0, 1, 0)                                                   | 1     | Timer interrupt is generated when counting is started (timer output also changes).                                                                                                                       |
| - Event counter mode<br>(0, 1, 1)                                             | 0     | Timer interrupt is not generated when counting is started (timer output does not change, either).                                                                                                        |
| - One-count mode<br>(1, 0, 0)                                                 | 0     | Start trigger is invalid during counting operation.<br>At that time, interrupt is not generated.                                                                                                         |
|                                                                               | 1     | Start trigger is valid during counting operation.<br>At that time, interrupt is generated.                                                                                                               |
| - Capture & one-count mode<br>(1, 1, 0)                                       | 0     | Timer interrupt is not generated when counting is started<br>(timer output does not change, either).<br>Start trigger is invalid during counting operation.<br>At that time, interrupt is not generated. |
| Other than above                                                              |       | Setting prohibited                                                                                                                                                                                       |



### Setting interval timer frequency

- Timer data register 00 (TDR00) Set the interval timer comparison value.

#### Symbol: TDR00

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

Timer interrupt (INTTM00) generation = (TDR00 setting value + 1) x counting clock frequency

### Enabling timer output

- Timer output enable register 0 (TOE0)
  - Enable/disable timer output of each channel.

Symbol: TOE0

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|----|----|----|----|----|----|---|---|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | TOE |
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 07  | 06  | 05  | 04  | 03  | 02  | 01  | 00  |
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | х   | х   | х   | х   | х   | х   | х   | 1   |

### Bit 1

| TOE00 | Timer output enable/disable of channel 0                                                                                                                                                                     |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Timer output is disabled.<br>Timer operation is not applied to the TM00 bit and the output is fixed.<br>Writing to the TO00 bit is enabled and the level set in the TO00 bit is output from the<br>TO00 pin. |
| 1     | Timer output is enabled.<br>Timer operation is applied to the TO00 bit and an output waveform is generated.<br>Writing to the TO00 bit is ignored.                                                           |



### Setting channel 2 operating mode

- Timer mode register 02 (TMR02) Select the operating clock ( $f_{MCK}$ ). Select the counting clock. Set the software trigger start. Select the operating mode.

Symbol: TMR02

| 15  | 14  | 13 | 12  | 11     | 10  | 9   | 8   | 7   | 6   | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|--------|-----|-----|-----|-----|-----|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | MASTER | STS | STS | STS | CIS | CIS | 0 | 0 | MD  | MD  | MD  | MD  |
| 021 | 020 |    | 02  | 02     | 022 | 021 | 020 | 021 | 020 |   |   | 023 | 022 | 021 | 010 |
| 0   | 0   | 0  | 0   | 0      | 1   | 0   | 0   | 0   | 0   | 0 | 0 | 1   | 0   | 0   | 1   |

Bits 15 and 14

| CKS021 | CKS020 | Selection of operation clock $(f_{MCK})$ of channel 2            |
|--------|--------|------------------------------------------------------------------|
| 0      | 0      | Operation clock CK00 set by timer clock select register 0 (TPS0) |
| 0      | 1      | Operation clock CK02 set by timer clock select register 0 (TPS0) |
| 1      | 0      | Operation clock CK01 set by timer clock select register 0 (TPS0) |
| 1      | 1      | Operation clock CK03 set by timer clock select register 0 (TPS0) |

Bit 12

| CCS02 | Selection of count clock (f <sub>TCLK</sub> ) of channel 2            |
|-------|-----------------------------------------------------------------------|
| 0     | Operation clock ( $f_{MCK}$ ) specified by the CKS020 and CKS021 bits |
| 1     | Valid edge of input signal input from the TI00 pin                    |

Bit 11

| MASTER02 | Selection between using channel 2 independently or                        |  |  |  |  |  |
|----------|---------------------------------------------------------------------------|--|--|--|--|--|
| WASTERU2 | simultaneously with another channel                                       |  |  |  |  |  |
| 0        | Operates in independent channel operation function or as slave channel in |  |  |  |  |  |
| U        | simultaneous channel operation function.                                  |  |  |  |  |  |
| 1        | Operates as master channel in simultaneous channel operation function.    |  |  |  |  |  |



Symbol: TMR02

| 15  | 14  | 13 | 12  | 11     | 10  | 9   | 8   | 7   | 6   | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|--------|-----|-----|-----|-----|-----|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | MASTER | STS | STS | STS | CIS | CIS | 0 | 0 | MD  | MD  | MD  | MD  |
| 021 | 020 |    | 02  | 02     | 022 | 021 | 020 | 021 | 020 |   |   | 023 | 022 | 021 | 010 |
| 0   | 0   | 0  | 0   | 0      | 1   | 0   | 0   | 0   | 0   | 0 | 0 | 1   | 0   | 0   | 1   |

Bits 10 to 8

| STS022 | STS021      | STS020 | Setting of start trigger or capture trigger of channel 2                                                                                             |
|--------|-------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | 0           | 0      | Only software trigger start is valid (other trigger sources are unselected).                                                                         |
| 0      | 0           | 1      | Valid edge of the TI02 pin input is used as both the start trigger and capture trigger.                                                              |
| 0      | 1           | 0      | Both the edges of the TI02 pin input are used as a start trigger and a capture trigger.                                                              |
| 1      | 0           |        | Interrupt signal of the master channel is used (when<br>the channel is used as a slave channel with the<br>simultaneous channel operation function). |
| Oth    | er than abo | ve     | Setting prohibited                                                                                                                                   |

### Bits 7 and 6

| CIS021 | CIS020 | Selection of TI02 pin input valid edge                    |  |  |  |  |  |  |
|--------|--------|-----------------------------------------------------------|--|--|--|--|--|--|
| 0      | 0      | Falling edge                                              |  |  |  |  |  |  |
| 0      | 1      | ng edge                                                   |  |  |  |  |  |  |
| 1      | 0      | Both edges (when low-level width is measured)             |  |  |  |  |  |  |
| I      |        | Start trigger: Falling edge, Capture trigger: Rising edge |  |  |  |  |  |  |
| 1      | 1      | Both edges (when high-level width is measured)            |  |  |  |  |  |  |
|        | I      | Start trigger: Rising edge, Capture trigger: Falling edge |  |  |  |  |  |  |



Symbol: TMR02

| 15  | 14  | 13 | 12  | 11     | 10  | 9   | 8   | 7   | 6   | 5 | 4 | 3   | 2   | 1   | 0   |
|-----|-----|----|-----|--------|-----|-----|-----|-----|-----|---|---|-----|-----|-----|-----|
| CKS | CKS | 0  | CCS | MASTER | STS | STS | STS | CIS | CIS | 0 | 0 | MD  | MD  | MD  | MD  |
| 021 | 020 |    | 02  | 02     | 022 | 021 | 020 | 021 | 020 |   |   | 023 | 022 | 021 | 020 |
| 0   | 0   | 0  | 0   | 0      | 1   | 0   | 0   | 0   | 0   | 0 | 0 | 1   | 0   | 0   | 1   |

Bits 3 to 0

| MD<br>023                           | MD<br>022 | MD<br>021 | MD<br>020   | Operation mode of channel 2 | Corresponding function                                                       | Count operation of TCR |  |  |
|-------------------------------------|-----------|-----------|-------------|-----------------------------|------------------------------------------------------------------------------|------------------------|--|--|
| 0                                   | 0         | 0         | 1/0         | Interval timer mode         | Interval timer/square wave<br>output/divider function/PWM output<br>(master) | Counting down          |  |  |
| 0                                   | 1         | 0         | 1/0         | Capture mode                | Input pulse interval measurement                                             | Counting up            |  |  |
| 0                                   | 1         | 1         | 0           | Event counter<br>mode       | External event counter                                                       | Counting down          |  |  |
| 1                                   | 0         | 0         | <b>1</b> /0 | One-count mode              | Delay counter/One-shot pulse<br>output/PWM output (slave)                    | Counting down          |  |  |
| 1                                   | 1         | 0         | 0           | 1                           | Measurement of high-/low-level width<br>of input signal                      | Counting up            |  |  |
| Other than above Setting prohibited |           |           |             | Setting prohibited          |                                                                              |                        |  |  |

#### The operation of each mode varies depending on the MD020 bit (see table below).

| Operating mode<br>(Value set by the MD023 to MD021 bits<br>(see table above)) | MD020 | Count operation of TCR                                                                                                                                                                                   |  |  |  |  |
|-------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| - Interval timer mode<br>(0, 0, 0)                                            | 0     | Timer interrupt is not generated when counting is started (timer output does not change, either).                                                                                                        |  |  |  |  |
| - Capture mode<br>(0, 1, 0)                                                   | 1     | Timer interrupt is generated when counting is started (timer output also changes).                                                                                                                       |  |  |  |  |
| - Event counter mode<br>(0, 1, 1)                                             | 0     | Timer interrupt is not generated when counting is starte (timer output does not change, either).                                                                                                         |  |  |  |  |
| - One-count mode<br>(1, 0, 0)                                                 | 0     | Start trigger is invalid during counting operation.<br>At that time, interrupt is not generated.                                                                                                         |  |  |  |  |
|                                                                               | 1     | Start trigger is valid during counting operation.<br>At that time, interrupt is generated.                                                                                                               |  |  |  |  |
| - Capture & one-count mode<br>(1, 1, 0)                                       | 0     | Timer interrupt is not generated when counting is started<br>(timer output does not change, either).<br>Start trigger is invalid during counting operation.<br>At that time, interrupt is not generated. |  |  |  |  |
| Other than above                                                              | •     | Setting prohibited                                                                                                                                                                                       |  |  |  |  |



### Setting interval timer frequency

- Timer data register 02 (TDR02)

Set the interval timer comparison value.

#### Symbol: TDR02

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

Timer interrupt (INTTM02) generation = (TDR02 setting value + 1) x counting clock frequency

#### Enabling timer output

- Timer output enable register 0 (TOE0) Enable/disable timer output of each channel.

Symbol: TOE0

| _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0   |
|---|----|----|----|----|----|----|---|---|----|----|----|----|----|----|----|-----|
| I | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 |    |    |    |    |    |    |    | TOE |
|   | U  | U  | U  | 0  | 0  | U  | U | U | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00  |
| ſ | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | Х  | Х  | Х  | Х  | Х  | 1  | Х  | Х   |

### Bit 2

| TOE02 | Timer output enable/disable of channel 2                                                                                                                                                                     |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Timer output is disabled.<br>Timer operation is not applied to the TM02 bit and the output is fixed.<br>Writing to the TO02 bit is enabled and the level set in the TO02 bit is output from the<br>TO02 pin. |
| 1     | Timer output is enabled.<br>Timer operation is applied to the TO02 bit and an output waveform is generated.<br>Writing to the TO02 bit is ignored.                                                           |



# 5.5.7 Main Function

Figure 5.8 shows the flowchart for the main function.



Figure 5.8 Main Function



# 5.5.8 Initial Setting for "main"

Figure 5.9 shows the flowchart of the initial setting for "main".



Figure 5.9 Initial Setting for "main"



# 5.5.9 Comparator 1 Operation Start Function

Figure 5.10 shows the flowchart for the comparator 1 operation start function.



Figure 5.10 Comparator 1 Operation Start Function



# 5.5.10 TAU0 Channel 0 and Channel 2 Operation Start Function

Figure 5.11 shows the flowchart for TAU0 channel 0 and channel 2 operation start function.



Figure 5.11 TAU0 Channel 0 and Channel 2 Operation Start Function



### 6. Sample Code

The user can get the sample code from the Renesas Electronics website.

### 7. Reference Documents

RL78/I1D User's Manual: Hardware (R01UH0474E) RL78 Family User's Manual: Software (R01US0015E) (Get the latest version from the Renesas Electronics website.)

Technical Updates/Technical News

(Get the latest information from the Renesas Electronics website.)

# Website and Support

Renesas Electronics Website <u>https://www.renesas.com/en-us/</u>

### Inquiries

https://www.renesas.com/en-us/support/contact.html



| Devision Lliston | RL78/I1D                         |
|------------------|----------------------------------|
| Revision History | Battery Voltage Monitoring CC-RL |

| Rev. | Date          | Revision Contents |                |  |  |  |  |  |
|------|---------------|-------------------|----------------|--|--|--|--|--|
| Nev. | Dale          | Page              | Description    |  |  |  |  |  |
| 1.00 | Jan. 31, 2017 | —                 | Newly created. |  |  |  |  |  |
|      |               |                   |                |  |  |  |  |  |

All trademarks and registered trademarks are the property of their respective owners.

### General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

- <sup>3</sup>⁄<sub>4</sub> The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- <sup>3</sup>⁄<sub>4</sub> The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

- <sup>3</sup>⁄<sub>4</sub> The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.
- 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

<sup>3</sup>⁄4 The characteristics of Microprocessing unit or Microcontroller unit products in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other disputes involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawing, chart, program, algorithm, application xamples 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. 4. You shall not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics products. 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below "Standard" Computers: office equipment: communications equipment: test and measurement equipment: audio and visual equipment: home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (space and undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics. 6. When using the Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat radiation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions or failure or accident arising out of the use of Renesas Electronics products beyond such specified ranges. 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please ensure to implement safety measures to guard them against the possibility of bodily injury, injury or damage caused by fire, and social damage in the event of failure or malfunction of Renesas Electronics products, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures by your own responsibility as warranty for your products/system. Because the evaluation of microcomputer software alone is very difficult and not practical, please evaluate the safety of the final products or systems manufactured by you. 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please investigate applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive carefully and sufficiently and use Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall not use Renesas Electronics products or technologies for (1) any purpose relating to the development, design, manufacture, use, stockpiling, etc., of weapons of mass destruction, such as nuclear weapons, chemical weapons, or biological weapons, or missiles (including unmanned aerial vehicles (UAVs)) for delivering such weapons, (2) any purpose relating to the development, design, manufacture, or use of conventional weapons, or (3) any other purpose of disturbing international peace and security, and you shall not sell, export, lease, transfer, or release Renesas Electronics products or technologies to any third party whether directly or indirectly with knowledge or reason to know that the third party or any other party will engage in the activities described above. When exporting, selling, transferring, etc., Renesas Electronics products or technologies, you shall comply with any applicable export control laws and regulations promulgated and administered by the governments of the countries asserting jurisdiction over the parties or transactions 10. Please acknowledge and agree that you shall bear all the losses and damages which are incurred from the misuse or violation of the terms and conditions described in this document, including this notice, and hold Renesas Electronics harmless, if such misuse or violation results from your resale or making Renesas Electronics products available any third party. 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.3.0-1 November 2016) RENESAS **Renesas Electronics Corporation** SALES OFFICES http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Notice

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 p Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

> © 2017 Renesas Electronics Corporation. All rights reserved. Colophon 6.0