## HA-5127, HA-5127A 8.5MHz, Ultra-Low Noise Precision Operational Amplifier FN2906 Rev 8.00 November 29, 2011 The HA-5127 monolithic operational amplifier features an unparalleled combination of precision DC and wideband high speed characteristics. Utilizing the Intersil D. I. technology and advanced processing techniques, this unique design unites low noise $(3nV/\sqrt{Hz})$ precision instrumentation performance with high speed $(10V/\mu s)$ wideband capability. This amplifier's impressive list of features include low $V_{OS}$ (10 $\mu$ V), wide unity gain-bandwidth (8.5MHz), high open loop gain (1800V/mV), and high CMRR (126dB). Additionally, this flexible device operates over a wide supply range ( $\pm$ 5V to $\pm$ 15V) while consuming only 140mW of power. Using the HA-5127 allows designers to minimize errors while maximizing speed and bandwidth. This device is ideally suited for low level transducer signal amplifier circuits. Other applications which can utilize the HA-5127's qualities include instrumentation amplifiers, pulse amplifiers, audio preamplifiers, and signal conditioning circuits. This device can easily be used as a design enhancement by directly replacing the 725, OP25, OP06, OP07, OP27 and OP37. For the military grade product, refer to the HA-5127/883 data sheet. ### **Pinout** ### Features | • | Slew Rate10V/μs | |---|-------------------------------------------| | • | Unity Gain Bandwidth 8.5MHz | | • | Low Noise 3nV/ $\sqrt{\text{Hz}}$ at 1kHz | | • | $Low \ V_{OS}. \qquad \qquad 10 \mu V$ | | • | High CMRR | | • | High Gain | · Pb-Free Available (RoHS Compliant) ## **Applications** - · High Speed Signal Conditioners - · Wide Bandwidth Instrumentation Amplifiers - · Low Level Transducer Amplifiers - · Fast, Low Level Voltage Comparators - · Highest Quality Audio Preamplifiers - · Pulse/RF Amplifiers ## **Ordering Information** | PART NUMBER<br>(Note 3) | PART<br>MARKING | TEMP.<br>RANGE<br>(°C) | PACKAGE | PKG.<br>DWG.# | |--------------------------------|-----------------|------------------------|------------------------|---------------| | HA7-5127A-5<br>(Note 4) | HA7- 5127A-5 | 0 to +75 | 8 Ld CERDIP | F8.3A | | HA9P5127-5<br>(Note 4) | 5127 5 | 0 to +75 | 8 Ld SOIC | M8.15 | | HA9P5127-5Z<br>(Note 1) | 5127 5Z | 0 to +75 | 8 Ld SOIC<br>(Pb-free) | M8.15 | | HA9P5127-5ZX96<br>(Notes 1, 2) | 5127 5Z | 8 Ld SOIC (Pb-free) | | M8.15 | ### NOTES: - These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 2. Please refer to TB347 for details on reel specifications. - For Moisture Sensitivity Level (MSL), please see device information page for <u>HA-5127</u>, <u>HA-5127A</u>. For more information on MSL please see techbrief <u>TB363</u>. - 4. Not recommended for new designs. ### **Absolute Maximum Ratings** | Supply Voltage Between V+ and V- Terminals | s 44V | |--------------------------------------------|--------------------------| | Differential Input Voltage (Note 7) | 0.7V | | Output Current Full S | Short Circuit Protection | | Operating Conditions | | | Temperature Range | | | ΗΔ5107/07Δ-5 | 0°C to ±75°C | ### **Thermal Information** | Thermal Resistance (Typical, Note 6) | θ <sub>JA</sub> (°C/W | ') θ <sub>JC</sub> (°C/W) | |-----------------------------------------|-----------------------|---------------------------| | CERDIP Package | 115 | 28 | | SOIC Package | 157 | N/A | | Maximum Junction Temperature (Ceramic I | | ote 5) +175°C | | Maximum Junction Temperature (Plastic I | Package) . | +150°C | | Maximum Storage Temperature Range . | 6 | 65°C to +150°C | | Pb-Free Reflow Profile | | .see link below | | http://www.intersil.com/pbfree/Pb-FreeF | Reflow.asp | | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 5. Maximum power dissipation, including output load must be designed to maintain the maximum junction temperature below +175°C for Hermetic packages, and below +150°C for the plastic packages. - 6. $\theta_{JA}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief <u>TB379</u> for details. - 7. For differential input voltages greater than 0.7V, the input current must be limited to 25mA to protect the back-to-back input diodes. Electrical Specifications $V_{SUPPLY} = \pm 15V$ , $C_L < 50$ pF, $R_S < 100Ω$ . Boldface limits apply over the operating temperature range, 0°C to +75°C. | | | | HA-5127A | | | HA-5127 | | | | |----------------------------------------|--------------------------------------|---------------|------------------|-------|------------------|------------------|-------|------------------|-------------------| | PARAMETER | TEST CONDITIONS | TEMP.<br>(°C) | MIN<br>(Note 13) | TYP | MAX<br>(Note 13) | MIN<br>(Note 13) | ТҮР | MAX<br>(Note 13) | UNITS | | INPUT CHARACTERISTICS | | - 11 | | | l. | l. | ı | | 1 | | Offset Voltage | | 25 | - | 10 | 25 | - | 30 | - | μV | | | | Full | - | 30 | 60 | - | 70 | 300 | μV | | Average Offset Voltage Drift | | Full | - | 0.2 | 0.6 | - | 0.4 | 1.8 | μV/°C | | Bias Current | | 25 | - | ±10 | ±40 | - | ±15 | ±80 | nA | | | | Full | - | ±20 | ± <b>60</b> | - | ±35 | ±150 | nA | | Offset Current | | 25 | - | 7 | 35 | - | 12 | 75 | nA | | | | Full | - | 15 | 50 | - | 30 | 135 | nA | | Common Mode Range | | Full | ±10.3 | ±11.5 | - | ±10.3 | ±11.5 | - | V | | Differential Input Resistance (Note 8) | | 25 | 1.5 | 6 | - | 0.8 | 4 | - | MΩ | | Input Noise Voltage (Note 9) | 0.1Hz to 10Hz | 25 | - | 0.08 | 0.18 | - | 0.09 | 0.25 | μV <sub>P-P</sub> | | Input Noise Voltage Density | f = 10Hz | 25 | - | 3.5 | 8.0 | - | 3.8 | 8.0 | nV/√Hz | | | f = 100Hz | | - | 3.1 | 4.5 | - | 3.3 | 4.5 | nV/√Hz | | | f = 1000Hz | | - | 3.0 | 3.8 | - | 3.2 | 3.8 | nV/√Hz | | Input Noise Current Density | f = 10Hz | 25 | - | 1.7 | 4.0 | - | 1.7 | - | pA/√Hz | | | f = 100Hz | 1 | - | 1.0 | 2.3 | - | 1.0 | - | pA/√Hz | | | f = 1000Hz | | - | 0.4 | 0.6 | - | 0.4 | 0.6 | pA/√Hz | | TRANSFER CHARACTERISTICS | | | | | | | | | | | Large Signal Voltage Gain | $V_{OUT}$ = ±10V, $R_L$ = $2k\Omega$ | 25 | 1000 | 1800 | - | 700 | 1500 | - | V/mV | | | | Full | 600 | 1200 | - | 300 | 800 | - | V/mV | | Common Mode Rejection Ratio | V <sub>CM</sub> = ±10V | Full | 114 | 126 | - | 100 | 120 | - | dB | | Minimum Stable Gain | | 25 | 1 | - | - | 1 | - | - | V/V | | Unity-Gain-Bandwidth | | 25 | 5 | 8.5 | - | 5 | 8.5 | - | MHz | | OUTPUT CHARACTERISTICS | | | | | | | | | | | Output Voltage Swing | R <sub>L</sub> = 600Ω | 25 | ±10.0 | ±11.5 | - | ±10.0 | ±11.5 | - | V | | | $R_L = 2k\Omega$ | Full | ±11.7 | ±13.8 | - | ±11.5 | ±13.5 | - | V | | Full Power Bandwidth (Note 10) | | 25 | 111 | 160 | - | 111 | 160 | - | kHz | | Output Resistance | Open Loop | 25 | - | 70 | - | - | 70 | - | Ω | | Output Current | | 25 | 16.5 | 25 | - | 16.5 | 25 | - | mA | # Electrical Specifications $V_{SUPPLY} = \pm 15V$ , $C_L < 50pF$ , $R_S < 100\Omega$ . Boldface limits apply over the operating temperature range, 0°C to +75°C. (Continued) | | | | HA-5127A | | HA-5127 | | | | | |------------------------------|----------------------------------------|---------------|------------------|-----|------------------|------------------|-----|------------------|-------| | PARAMETER | TEST CONDITIONS | TEMP.<br>(°C) | MIN<br>(Note 13) | TYP | MAX<br>(Note 13) | MIN<br>(Note 13) | TYP | MAX<br>(Note 13) | UNITS | | TRANSIENT RESPONSE (Note 11) | | | | | | | | | | | Rise Time | | 25 | - | - | 150 | - | - | 150 | ns | | Slew Rate | V <sub>OUT</sub> = 10V | 25 | 7 | 10 | - | 7 | 10 | - | V/μs | | Settling Time (Note 12) | | 25 | - | 1.5 | - | - | 1.5 | - | μS | | Overshoot | | 25 | - | 20 | 40 | - | 20 | 40 | % | | POWER SUPPLY CHARACTERISTICS | | | | | | | | | | | Supply Current | | 25 | - | 3.5 | - | - | 3.5 | - | mA | | | | Full | - | - | 4.0 | - | - | 4.0 | mA | | Power Supply Rejection Ratio | $V_S = \pm 4.5 V \text{ to } \pm 18 V$ | Full | - | 2 | 4 | - | 16 | 51 | μV/V | ### NOTES: - 8. This parameter value is based upon design calculations. - 9. Refer to Typical Performance Curves. - 10. Full power bandwidth guaranteed based on slew rate measurement using: FPBW = $\frac{\text{Slew Rate}}{2\pi V_{\text{DEAK}}}$ - 11. Refer to "Test Circuits and Waveforms" on page 3. - 12. Settling time is specified to 0.1% of final value for a 10V output step and $A_V = -1$ . - 13. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design. ### Test Circuits and Waveforms Vertical Scale: 100mV/Div. Horizontal Scale: 200ns/Div. **SMALL SIGNAL RESPONSE** ## Test Circuits and Waveforms (Continued) - 15. Feedback and summing resistors should be 0.1% matched. - 16. Clipping diodes are optional. HP5082-2810 recommended. FIGURE 2. SETTLING TIME TEST CIRCUIT # Schematic Diagram # Application Information NOTE: Tested Offset Adjustment Range is $|V_{OS} + 1mV|$ minimum referred to output. Typical range is $\pm 4mV$ with $R_T = 10k\Omega$ . FIGURE 3. SUGGESTED OFFSET VOLTAGE ADJUSTMENT Low resistances are preferred for low noise applications as a $1k\Omega$ resistor has $4nV/\sqrt{Hz}$ of thermal noise. Total resistances of greater than $10k\Omega$ on either input can reduce stability. In most high resistance applications, a few picofarads of capacitance across the feedback resistor will improve stability. FIGURE 4. SUGGESTED STABILITY CIRCUITS # **Typical Performance Curves** Unless Otherwise Specified: $T_A = +25$ °C, $V_{SUPPLY} = \pm 15V$ FIGURE 5. TYPICAL OFFSET VOLTAGE DRIFT vs TEMPERATURE FIGURE 7. NOISE vs SUPPLY VOLTAGE FIGURE 8. CMRR vs FREQUENCY FIGURE 9. OFFSET VOLTAGE DRIFT vs TIME FIGURE 10. OFFSET VOLTAGE WARM UP DRIFT # **Typical Performance Curves** Unless Otherwise Specified: $T_A = +25$ °C, $V_{SUPPLY} = \pm 15V$ (Continued) FIGURE 11. PSRR vs FREQUENCY FIGURE 13. A<sub>VOL</sub> AND V<sub>OUT</sub> vs LOAD RESISTANCE FIGURE 15. SUPPLY CURRENT vs TEMPERATURE FIGURE 12. CLOSED LOOP GAIN AND PHASE vs FREQUENCY FIGURE 14. NORMALIZED SLEW RATE vs TEMPERATURE FIGURE 16. MAX UNDISTORTED SINEWAVE OUTPUT vs FREQUENCY # $\textit{Typical Performance Curves} \quad \text{Unless Otherwise Specified: } T_{A} = +25^{\circ}C, \ V_{SUPPLY} = \pm 15V \quad \text{(Continued)}$ FIGURE 17. SUPPLY CURRENT vs SUPPLY VOLTAGE FIGURE 19. OPEN LOOP GAIN AND PHASE FIGURE 18. BANDWIDTH AND SLEW RATE vs SUPPLY VOLTAGE FIGURE 20. CLOSED LOOP GAIN AND PHASE # Typical Performance Curves Unless Otherwise Specified: T<sub>A</sub> = +25°C, V<sub>SUPPLY</sub> = ±15V (Continued) Horizontal Scale = 1s/Div. Vertical Scale = $0.002\mu\text{V/Div}$ . $A_{CL}$ = 25,000V/V, $E_{N}$ = $0.08\mu\text{V}_{P-P}$ RTI FIGURE 21. PEAK-TO-PEAK NOISE VOLTAGE (0.1Hz TO 10Hz) ## Die Characteristics ### **DIE DIMENSIONS:** 104 mils x 65 mils x 19 mils 2650μm x 1650μm x 483μm ### **METALLIZATION:** Type: Al, 1% Cu Thickness: 16kÅ ±2kÅ ### SUBSTRATE POTENTIAL (Powered Up): V- ### **PASSIVATION:** Type: Nitride $(Si_3N_4)$ over Silox $(SiO_2, 5\% Phos.)$ Silox Thickness: 12kÅ ±2kÅ Nitride Thickness: 3.5kÅ ±1.5kÅ ### TRANSISTOR COUNT: 63 ### PROCESS: Bipolar Dielectric Isolation # Metallization Mask Layout HA-5127 # **Package Outline Drawing** ### M8.15 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 3, 3/11 ### NOTES: - 1. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Package length does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - 3. Package width does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 4. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - ${\bf 5.} \ \ {\bf Terminal\ numbers\ are\ shown\ for\ reference\ only.}$ - The lead width as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. - 8. This outline conforms to JEDEC publication MS-012-AA ISSUE C. ## Ceramic Dual-In-Line Frit Seal Packages (CERDIP) #### NOTES: - Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. - The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. - Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. - Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2. - 5. This dimension allows for off-center lid, meniscus, and glass overrun. - 6. Dimension Q shall be measured from the seating plane to the base plane. - 7. Measure dimension S1 at all four corners. - 8. N is the maximum number of terminal positions. - 9. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 10. Controlling dimension: INCH F8.3A MIL-STD-1835 GDIP1-T8 (D-4, CONFIGURATION A) 8 LEAD CERAMIC DUAL-IN-LINE FRIT SEAL PACKAGE | | INCI | HES | MILLIM | MILLIMETERS | | | | |--------|-------------|------------------|---------|------------------|-------|--|--| | SYMBOL | MIN | MAX | MIN MAX | | NOTES | | | | Α | - | 0.200 | - | 5.08 | - | | | | b | 0.014 | 0.026 | 0.36 | 0.66 | 2 | | | | b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 | | | | b2 | 0.045 | 0.065 | 1.14 | 1.65 | - | | | | b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 | | | | С | 0.008 | 0.018 | 0.20 | 0.46 | 2 | | | | c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 | | | | D | - | 0.405 | - | 10.29 | 5 | | | | Е | 0.220 | 0.310 | 5.59 | 7.87 | 5 | | | | е | e 0.100 BSC | | | 2.54 BSC | | | | | eA | 0.300 | BSC | 7.62 | - | | | | | eA/2 | 0.150 | 0.150 BSC | | 3.81 BSC | | | | | L | 0.125 | 0.200 | 3.18 | 5.08 | - | | | | Q | 0.015 | 0.060 | 0.38 | 1.52 | 6 | | | | S1 | 0.005 | - | 0.13 | - | 7 | | | | α | 90° | 105 <sup>0</sup> | 90° | 105 <sup>0</sup> | - | | | | aaa | - | 0.015 | - | 0.38 | - | | | | bbb | - | 0.030 | - | 0.76 | - | | | | ccc | - | 0.010 | - | 0.25 | - | | | | M | - | 0.0015 | - | 0.038 | 2, 3 | | | | N | 8 | 3 | 8 | 8 | | | | Rev. 0 4/94 © Copyright Intersil Americas LLC 2002-2011. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>