# **RENESAS TECHNICAL UPDATE**

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation

| Product<br>Category   | MPU/MCU                                                                                                          |                         | Document<br>No.        | TN-RA*-A0032A/E Rev. 1.00                                                                                                                                                                                                                              |  |  |  |  |  |  |
|-----------------------|------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Title                 | RA2A1 Group, RA4M1 Group, RA4W1 Grou<br>Group, RA6M2 Group, RA6M3 Group, additi<br>CTSU register bits (CTSUERRS) | Information<br>Category | Technical Notification |                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|                       |                                                                                                                  | Lot No.                 |                        | RA2A1 Group User's Manual<br>Hardware Rev.1.00                                                                                                                                                                                                         |  |  |  |  |  |  |
| Applicable<br>Product | RA2A1 Group<br>RA4M1 Group<br>RA4W1 Group<br>RA6M1 Group<br>RA6M2 Group<br>RA6M3 Group                           | All                     | Reference<br>Document  | RA4M1 Group User's Manual<br>Hardware Rev.1.00<br>RA4W1 Group User's Manual<br>Hardware Rev.1.00<br>RA6M1 Group User's Manual<br>Hardware Rev.1.00<br>RA6M2 Group User's Manual<br>Hardware Rev.1.10<br>RA6M3 Group User's Manual<br>Hardware Rev.1.10 |  |  |  |  |  |  |
| The bits of (         | CTSU Error Status Register (CTSUERRS                                                                             | ) are addeo             | I.                     |                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| [before] ex           | xample: RA2A1                                                                                                    |                         |                        |                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| CTSU Erro             | r Status Register(CTSUERRS)                                                                                      |                         |                        |                                                                                                                                                                                                                                                        |  |  |  |  |  |  |

Address CTSU.CTSUERRS 0x4008 101Ch

|   |               | b15 | b14     | b13 | b12 | b11         | <b>b10</b>  | b9         | b8 | b7                                     | <b>b6</b>  | b5  | b4          | b3         | b2 | <b>b1</b> | <b>b0</b> |
|---|---------------|-----|---------|-----|-----|-------------|-------------|------------|----|----------------------------------------|------------|-----|-------------|------------|----|-----------|-----------|
|   | CTSUI<br>COMP | -   | -       | -   | -   | -           | -           | -          | -  | -                                      | -          | -   | -           | -          | -  | -         |           |
| R | eset value    |     |         |     |     |             |             |            |    |                                        |            |     |             |            |    |           |           |
|   |               | 0   | 0       | 0   | 0   | 0           | 0           | 0          | 0  | 0                                      | 0          | 0   | 0           | 0          | 0  | 0         | 0         |
|   | Bit           | Syr | nbol    |     | E   | Bit Name    |             |            |    | Functions                              |            |     |             |            |    |           | R/W       |
|   | 14:0          | -   |         |     | F   | Reserved Bi | ts          |            |    | These bits a                           | re read as | 0.  |             |            |    |           | R         |
|   | 15            | CTS | SUICOMP |     | ٦   | FSCAP Volta | ige Error M | onitor Bit |    | This bit mon<br>0: Normal<br>1: Abnorm | TSCAP volt | age | of the TSC/ | AP voltage |    |           | R         |

## CTSUICOMP bit (TSCAP Voltage Error Monitor)

The CTSUICOMP bit monitors the TSCAP voltage and it is set to 1 if the voltage becomes abnormal.

If the offset current specified in the CTSUSO1 register exceeds the sensor ICO input current during touch measurement, the TSCAP voltage becomes abnormal and touch measurement cannot be correctly performed.

If the TSCAP voltage becomes abnormal, the sensor ICO counter value becomes undefined, but touch measurement completes normally, so it is difficult to detect an abnormality by reading the sensor ICO counter value. If the CTSU reference ICO current adjustment bits (CTSURICOA[7:0]) in the CTSUSO1 register are set to any value other than 0, always check this bit when touch measurement completes.

This bit is cleared by writing 0 to the CTSUCR1.CTSUPON bit and turning off the power supply.



# [after]

#### CTSU Error Status Register(CTSUERRS)

#### Address CTSU.CTSUERRS 0x4008 101Ch

|           | b15           | b14           | b13 | b12 | b11         | b10         | b9          | b8           | b7                                                                                                                  | b6 | b5 | b4          | b3           | b2    | <b>b1</b>     | b0  |  |
|-----------|---------------|---------------|-----|-----|-------------|-------------|-------------|--------------|---------------------------------------------------------------------------------------------------------------------|----|----|-------------|--------------|-------|---------------|-----|--|
| set value | CTSUI<br>COMP |               | -   | -   | -           | -           | -           | CTSU<br>TSOC | CTSU<br>CLKS<br>EL1                                                                                                 | -  | -  | CTSU<br>DRV | CTSU<br>TSOD | CTSUS | SPMD[1:0<br>] |     |  |
| set value | 0             | 0             | 0   | 0   | 0           | 0           | 0           | 0            | 0                                                                                                                   | 0  | 0  | 0           | 0            | 0     | 0             | 0   |  |
| Bit       | Syn           | lod           |     |     | Bit Name    |             |             |              | Functions                                                                                                           |    |    |             |              |       |               | R/W |  |
| 1:0       | CTS           | CTSUSPMD[1:0] |     |     |             | Mode Bits   |             |              | Calibration Mode<br>00: Capacitance measurement mode<br>10: Calibration mode<br>Others: Setting prohibited          |    |    |             |              |       |               |     |  |
| 2         | CTS           | CTSUTSOD      |     |     |             | ed Output E | Bit         |              | TS Pins Fixed Output<br>0: Capacitance measurement mode<br>1: Output High or Low from TS terminals                  |    |    |             |              |       |               |     |  |
| 3         | CTS           | UDRV          |     |     | Calibration | Setting 1 B | it          |              | Calibration Setting 1<br>0: Capacitance measurement mode<br>1: Calibration setting 1                                |    |    |             |              |       |               |     |  |
| 5:4       | -             |               |     |     | Reserved B  | ts          |             |              | These bits are read as 0. The write value should be 0.                                                              |    |    |             |              |       |               |     |  |
| 6         | CTS           | UCLKSEL1      | 8   |     | Calibration | Setting 3 B | it          |              | Calibration Setting 3<br>0: Capacitance measurement mode<br>1: Calibration setting 3                                |    |    |             |              |       |               |     |  |
| 7         | CTS           | UTSOC         |     |     | Calibration | Setting 2 B | it          |              | Calibration Setting 2<br>0: Capacitance measurement mode<br>1: Calibration setting 2                                |    |    |             |              |       |               |     |  |
| 14:8      |               |               |     |     | Reserved B  | ts          |             |              | These bits are read as 0. The write value should be 0.                                                              |    |    |             |              |       |               |     |  |
| 15        | CTS           | UICOMP        |     |     | TSCAP Volt  | age Error M | Ionitor Bit |              | This bit monitors the error status of the TSCAP voltage<br>0: Normal TSCAP voltage<br>1: Abnormal TSCAP voltage. *1 |    |    |             |              |       |               |     |  |

Note 1. When CTSUCR1.CTSUPON bit is 0, this bit is set to 1.

## CTSUSPMD[1:0] bits (Calibration Mode)

The CTSUSPMD[1:0] bits are used to calibrate the CTSU. When measuring the capacitance, set these bits to 00b. **CTSUTSOD bit (TS Pins Fixed Output)** 

The CTSUTSOD bit is used to calibrate the CTSU. When setting this bit to 1, the TS pins are forced to the logic level specified by the CTSUCR0.CTSUIOC bit. When measuring the capacitance, set this bit to 0.

## **CTSUDRV** bit (Calibration Setting 1)

The CTSUDRV bit is used to calibrate the CTSU. When measuring capacitance, set these bits to 0.

## CTSUCLKSEL1 bit (Calibration Setting 3)

The CTSUCLKSEL1 bit is used to calibrate the CTSU. When measuring capacitance, set these bits to 0.

#### CTSUTSOC bit (Calibration Setting 2)

The CTSUTSOC bit is used to calibrate the CTSU. When measuring capacitance, set these bits to 0.

# CTSUICOMP bit (TSCAP Voltage Error Monitor)

The CTSUICOMP bit monitors the TSCAP voltage and it is set to 1 if the voltage becomes abnormal. If the offset current specified in the CTSUSO0 register exceeds the sensor ICO input current during touch measurement, the TSCAP voltage becomes abnormal and touch measurement cannot be correctly performed correctly.

If the TSCAP voltage becomes abnormal, the sensor ICO counter value becomes undefined, but touch measurement completes normally, so therefore it is difficult to detect an abnormality by reading the sensor ICO counter value. If the CTSU reference ICO current adjustment bits (CTSURICOA[7:0]) in the CTSUSO1 register are set to any value other than 0, always check this bit when touch measurement completes. This bit is cleared by writing 0 to the CTSUCR1.CTSUPON bit and turning off the power supply.

