Date: Apr. 13, 2017

## RENESAS TECHNICAL UPDATE

TOYOSU FORESIA, 3-2-24, Toyosu, Koto-ku, Tokyo 135-0061, Japan Renesas Electronics Corporation

| Product<br>Category   | MPU/MCU                                                     |          | Document<br>No.         | TN-SY*-A023A/E                                                                                                                                                                                          | Rev. | 1.00 |
|-----------------------|-------------------------------------------------------------|----------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| Title                 | Additional description related to the store buffer of SRAM  |          | Information<br>Category | Technical Notification                                                                                                                                                                                  |      |      |
| Applicable<br>Product | Renesas Synergy™ Microcontrollers S7, S5, S3, and S1 Series | Lot No.  |                         | S7G2 User's Manual (Rev.1.20),<br>S5D9 User's Manual (Rev.1.00),<br>S3A7 User's Manual (Rev.1.20),<br>S3A3 User's Manual (Rev.1.00),<br>S124 User's Manual (Rev.1.20),<br>S128 User's Manual (Rev.1.00) |      |      |
|                       |                                                             | All lots | Reference<br>Document   |                                                                                                                                                                                                         |      |      |

Description for the store buffer of SRAM will be updated in the next revision of the affected documents.

1. SRAM section, Usage Notes

The following text will be added in the next revision of the SRAM section.

## Store Buffer of SRAM

For fast access between SRAM and CPU, a store buffer is used. When a load instruction is executed from the same address after a store instruction to SRAM, the load instruction might read out data from the buffer instead of data on the SRAM. To read data on the SRAM correctly, use either of the following procedures:

- After writing to the SRAM (address = A), use the NOP instruction, then read the SRAM (address = A).
- After writing to the SRAM (address = A), read data from area other than SRAM (address = A), then read the SRAM (address = A).

