# ClockMatrix™ GUI Step-by-Step

This user guide is intended to familiarize new users on how to set up ClockMatrix (FW4.8.7) using the Timing Commander interface and to offer instructions on how to generate a basic configuration file.

# Contents

| 1. | Timir | ng Commander                             |
|----|-------|------------------------------------------|
| 2. | Cloc  | kMatrix GUI                              |
|    | 2.1   | Main Window                              |
|    | 2.2   | Input Stages                             |
|    | 2.3   | Channel Block                            |
|    | 2.4   | Channel Modes                            |
|    |       | 2.4.1 DPLL Mode                          |
|    |       | 2.4.2 DCO Mode                           |
|    |       | 2.4.3 Synthesizer Mode                   |
|    |       | 2.4.4 Phase Measurement Mode             |
|    | 2.5   | System DPLL                              |
|    | 2.6   | System APLL                              |
|    | 2.7   | Output Stages                            |
|    | 2.8   | Quick View Button                        |
|    | 2.9   | Output Time-to-Digital Converter         |
|    | 2.10  | Configure GPIOs                          |
|    | 2.11  | Power Estimate                           |
|    | 2.12  | Show Monitors                            |
|    | 2.13  | Pulse Width Modulation (PWM)             |
|    | 2.14  | Time of Day (ToD)                        |
|    | 2.15  | Configure Serial Access                  |
|    | 2.16  | Firmware Utility and EEPROM              |
|    | 2.17  | Bit Sets Tab                             |
|    | 2.18  | Registers Tab                            |
|    | 2.19  | File Management                          |
|    | 2.20  | Exporting a Serial Stream                |
|    | 2.21  | Connection Settings                      |
| 3. | Conf  | iguring a Channel – Example              |
|    | 3.1   | Step 1: Input Frequency                  |
|    | 3.2   | Step 2: Input Stage                      |
|    | 3.3   | Step 3: LVPECL Input                     |
|    | 3.4   | Step 4: Channel 0                        |
|    | 3.5   | Step 5: Digital Loop Filter              |
|    | 3.6   | Step 6: Input Reference Mode             |
|    | 3.7   | Step 7: Output Frequency                 |
|    | 3.8   | Step 8: Output Stage                     |
|    | 3.9   | Step 9: LVPECL Output                    |
|    | 3.10  | Step 10: Channel Configuration Completed |
| 4. | Revis | sion History                             |



# 1. Timing Commander



Figure 1. Timing Commander Launch Window

- Timing Commander serves as the platform that all Renesas' family of timing devices operate on.
- Download link: https://www.renesas.com/us/en/products/clocks-timing/clockmatrix-timing-solutions
- Open the Timing Commander GUI.

# 2. ClockMatrix GUI

A family of devices such as ClockMatrix contains a personality file and a settings file. The ClockMatrix personality files shown in Figure 2 covers devices 8A34000, 8A34001, and 8A34002.





Figure 2. ClockMatrix New Settings File Window

The settings file is either loaded or created. A settings file will be created in this presentation. The user selects the desired device to create a settings file for using the ClockMatrix personality file.



#### 2.1 Main Window

The ClockMatrix main window (see Figure 3) contains blocks (Input Stages, DPLL, System DPLL, System APLL, Output Stages, etc.). These are described throughout the following corresponding sections.

These blocks can be used/combined to create many different modes of operation (Synthesizer, Clock Generator, Jitter Attenuator, DCO, Combo Bus mode). See <u>datasheet</u> section "Basic Operating Modes".

All grey or blue boxes are active and clickable (open sub-windows). White boxes allow the user to enter a valid value or to select a value. Some white boxes also provide information about the acceptable values or a register description when pointed at with a mouse. Tabs at the top of the screen allow the user to access bits/registers directly. See Figure 4.



Figure 3. Main Window





Figure 4. Main Window (cont.)



### 2.2 Input Stages

- Up to 8/16 individually configurable inputs, either differential (PECL, LVDS, HCSL, and CML) or single-ended CMOS.
- Support frequencies from 0.5Hz to 1GHz (250MHz single-ended)
- Accepts either 1.8V, 2.5V, or 3.3V inputs depending on type (see "Input Stage Setting" table in datasheet)
- Accepts reference plus sync/frame pair
- Different types of reference monitoring:
  - Loss of Signal (LOS) monitor can be configured for either normal single cycle or gapped clock
  - Activity monitor coarsely measures the frequency accuracy (selectable between +0.1% to +20%)
  - **Frequency offset** monitor precisely measures the frequency accuracy (selectable between +9.2ppm to +130ppm)
  - · Masks enable or disable a monitor

|              | 8A34001 V8.4.2                          |         | <u>CLK0 Config</u>                                                                                           |
|--------------|-----------------------------------------|---------|--------------------------------------------------------------------------------------------------------------|
|              | TIMING COMMANDER                        |         | Frequency                                                                                                    |
|              | IDT.                                    | Diagram | Goal Frequency:                                                                                              |
|              |                                         | Q       | Frequency Representation M/N                                                                                 |
|              |                                         |         | Numerator: 0                                                                                                 |
|              | 8A34001 V8.4.2<br>Firmware: 4.8.7.46805 |         | Denominator: 0                                                                                               |
|              | Display input and output labels         |         | Actual Frequency:                                                                                            |
|              | Cuick View                              |         | Input label:                                                                                                 |
|              |                                         |         | Sync pulse: (none)                                                                                           |
| nter Desired | Enable Presson                          |         | Inverse:                                                                                                     |
| requency     |                                         |         | Divider: 0 🔂 bypassed                                                                                        |
|              |                                         | СКВ     | Phase Offset (ps):                                                                                           |
| put Stage    |                                         |         | Input Protocol: CMOS Y                                                                                       |
| ock          |                                         | Сью     | Predefined DPLL config to use when this clock is the input to a DPLL with Predefined Configurations enabled: |
|              |                                         |         | Reference Monitoring Enabled                                                                                 |
|              |                                         |         | Masks                                                                                                        |
|              |                                         | сиз     | loss of signal 🔲 🗂 non-activity 🔲 🗂 transient detect                                                         |
|              |                                         |         | phase transient                                                                                              |
|              |                                         |         | Loss-of-Signal Config                                                                                        |
|              |                                         |         | LOS gap: LOS gap disabled Y                                                                                  |
|              |                                         | CLK12   | LOS tolerance (ms): 0                                                                                        |
|              |                                         | cuxs    | LOS margin                                                                                                   |
|              |                                         |         | Non-Activity Config                                                                                          |
|              |                                         | CLK8    | Disqualification timer: 2.5 s                                                                                |
|              |                                         |         | Qualification timer: 4x 2.5 s = 10000ms                                                                      |
|              |                                         |         | Activity limit (%): 1000 ppm Y                                                                               |
|              |                                         | CLK7    | Frequency Offset Config                                                                                      |
|              |                                         |         | Validation interval (seconds):                                                                               |
|              |                                         |         | Validation Interval (milliseconds): 0                                                                        |
|              |                                         |         | Frequency offset limit: 9.2 ppm(A), 12 ppm(R)                                                                |
|              |                                         |         | Phase Transient Config                                                                                       |
|              |                                         |         | Threshold (ns): 0                                                                                            |
|              |                                         |         | Period (µs): 0µs                                                                                             |

Figure 5. Input Stage Block Window



#### 2.3 Channel Block

- Up to 8 independent channels depending on variant (see Figure 6)
- Each channel can be configured (see Figure 6) for:
  - DPLL mode (used in jitter attenuators)
  - DCO mode (used for 1588)
  - Synthesizer mode (rate conversion or clock generation)
  - Phase measurement mode
- Predefined standards can be loaded (e.g., G.8262) which load the appropriate digital loop filter settings and the lock criteria fields
- Grey boxes can be clicked to define other settings:
  - Filter: Bandwidth and PSL
  - DCO: Output frequency
  - Master Divider
  - TODx: Accumulator
- Other features such as external feedback and hitless reference switching are defined throughout this section.



Figure 6. Channel Block Window

RENESAS

- Depending on the mode of the channel, certain blocks become active/inactive (see Figure 7)
- · Combo bus allows channels to interact with each another:
  - Channels are connected via the summation block before the DCO (see Figure 7)
  - Used in SyncE and 1588: one channel serves as the SyncE clock and the other channel serves as the 1588 DCO
  - Used for stability compensation with use of a TCXO/OCXO and the system DPLL
  - Frequency adjustments can be applied to DCO of any channel and is available to all channels
  - · Up to two slave channels can be defined for each master channel
  - See ClockMatrix Auto-Alignment of Outputs Application Note
- The output of each channel (output of DCO) feeds a respective output stage (see Figure 7)
- Output of DCO is a fractional divider

| Channel 0 Block Inacti                                                                                                  | ve blocks for DPLL mode                                             | Combo bus and summation blo   | ck         |
|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------|------------|
| Mode of Operation: DPLL Mode Profile: Jitter Attenuator  Jitter Attenuator (loop filter bw 25Hz > 10Hz)                 | Channel O  Channel O  NUTE: always FREERUN because no input sel     | ected                         |            |
| Phase Error<br>Phase Error<br>Phase Error<br>Phase Error<br>Phase Error<br>Phase Error                                  | Digital Loop<br>Filtered<br>Phase Error<br>Multi-Modulus<br>Divider | To Ou<br>stages               | utput<br>S |
| Combo Mode - Master (for Filtered source)       Filter input: integrator value only       Bandwidth: 0       Units: uHz | Combo Mode - Slave                                                  | Enable secondary combo source |            |
| * Note that the unfiltered source is always from the su<br>proportional and integrator of the Master.                   | m of Input Reference                                                | lignment Mode                 |            |
| Lock Criteria                                                                                                           | Reference Mode: automatic 💙 🔂                                       | disabled V                    |            |
| Error: 0 1ns V                                                                                                          | Hitless: PLL Feedback Src:                                          |                               |            |
| Duration (sec):                                                                                                         | Hitless type: HS type 1 💙 🗂                                         | Vrite Timer Mode              |            |
|                                                                                                                         |                                                                     | simple holdover mode 🗡 💼      |            |
| External Feedback                                                                                                       | Input clocks:                                                       |                               |            |
| Enabled:                                                                                                                | Revertive: Configure                                                |                               |            |
| Reference: Input 0 🗸 🗂                                                                                                  | Phase Offset<br>Goat Ops Actual: Ops                                |                               |            |

Figure 7. Channel Block Window (cont.)



#### 2.4 Channel Modes

#### **DPLL Mode**:

- Acts as a jitter/wander attenuator
- Noisy input is filtered by a digital filter
- Output has low jitter/wander

#### DCO Mode:

- Used in 1588 applications
- PLL is open loop
- Can be controlled by a frequency step or a phase control word

#### Synthesizer Mode:

- Used for clock generation
- Only APLL/combo bus feeds the DCO
- No reference inputs, just crystal/XO input

#### Phase Measurement Mode:

- Measures the phase difference between two different reference inputs
- Channel still operates in synthesizer mode



#### 2.4.1 DPLL Mode



Figure 8. Channel Block Window – DPLL Mode



#### 2.4.2 DCO Mode



Figure 9. Channel Block Window – DCO Mode



#### 2.4.3 Synthesizer Mode



Figure 10. Channel Block Window – Synthesizer Mode



#### 2.4.4 Phase Measurement Mode

Phase Measurement Mode



Figure 11. Channel Block Window – Phase Measurement Mode



## 2.5 System DPLL

- The output of this DPLL is the system clock (800MHz) that feeds the internal digital circuitry of the device (see Figure 12)
- The DCO output (800MHz) is not programmable
- System DPLL can be used as a frequency compensation DPLL for other DPLL channels using the combo bus
- By using a system DPLL as a combo master with a slave DPLL, the slave DPLL can use a lower loop bandwidth, thereby generating less jitter/wander
- It can only be a master using the combo bus
- Three modes are available:
  - TCXO/OCXO mode: TCXO/OCXO is the input reference of the System DPLL
  - System APLL mode: System DPLL is disabled and only the System APLL is active
  - Automatic mode: A non-TCXO/OCXO can be the reference of the System DPLL

|                             |                                                                                                        | Combo Bus                                                              | To digital o           | circuitry |   |
|-----------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------|-----------|---|
|                             | IDT Timing Commander                                                                                   |                                                                        |                        |           | × |
|                             |                                                                                                        |                                                                        |                        | 1         | ٢ |
| lit Sets Registr            | ars                                                                                                    |                                                                        |                        |           |   |
| Room                        |                                                                                                        |                                                                        |                        |           |   |
| Contigure G 306             | _                                                                                                      |                                                                        |                        |           | × |
| 49.152MHz<br>Power Edit ate | Note of Operations                                                                                     | System DPLL                                                            |                        |           |   |
| SYS APIL To DCOs            | Mode of Operation: TXC0/OCXC only                                                                      |                                                                        | h /                    |           |   |
| System DPLL Configure 00    |                                                                                                        |                                                                        |                        |           |   |
| Channel 0 Continue          |                                                                                                        |                                                                        | SYS APLL<br>13.4676GHz |           |   |
| Phase Measurement           |                                                                                                        |                                                                        |                        |           |   |
|                             |                                                                                                        | Digital Loop                                                           |                        | 800MHz    |   |
|                             |                                                                                                        | Filter Filtered Phase Error                                            |                        |           | • |
| DPLL Mode -                 |                                                                                                        | Multi-Mechalur                                                         |                        |           |   |
|                             |                                                                                                        | Divider <to< td=""><td>Other Channels&gt;</td><td></td><td></td></to<> | Other Channels>        |           |   |
|                             | Combo Mode - Master (for Filtered source)                                                              |                                                                        |                        |           |   |
| Channel 2 Contigue          | Filter input integrator value only Y                                                                   | <u>1</u>                                                               |                        |           |   |
|                             | Units: uHz Y                                                                                           |                                                                        |                        |           |   |
|                             | * Note that the unfiltered source is always from the sum<br>proportional and integrator of the Master. | of Clocks to Measure                                                   | read                   |           |   |
| Channel 3 Configur          |                                                                                                        | Reference Clock:                                                       |                        |           |   |
| DPLL Mode —                 | Duration (sec): 1 1 10 10ns over 1 second                                                              | Phase Status:                                                          |                        |           |   |
|                             |                                                                                                        | Revertive: Config                                                      | ure                    |           |   |
| Channel 4 Contigue          |                                                                                                        |                                                                        |                        |           |   |
|                             |                                                                                                        |                                                                        |                        |           |   |
|                             |                                                                                                        |                                                                        |                        |           |   |
|                             |                                                                                                        |                                                                        |                        |           |   |
|                             |                                                                                                        |                                                                        |                        |           |   |

Figure 12. System DPLL Window

## 2.6 System APLL

- System APLL is an integer-N APLL (see Figure 13)
- The VCO can operate from 13.2GHz to 13.8GHz
- The crystal input ranges from 25MHz to 54MHz
- An input doubler is available making the possible input range from 50MHz to 108MHz
- Operating voltages are 3.3V and 2.5V
- The output of the system APLL feeds the DCOs and is used for clock synthesis by all of the Fractional Output Dividers (FODs) in the device
- To avoid integer boundary spurs on FODs, a user can adjust the FOD ratio, the doubler, or the feedback divider

| 49.152MHz              | Configure GPIO<br>Power Estimate<br>Configure PWW | 2                      | System APLL                      |
|------------------------|---------------------------------------------------|------------------------|----------------------------------|
| SYS APLL<br>13.4878GHz | To DCOs                                           | Input XTAL:            | 49.152MHz                        |
| System OFLL            | Configure                                         | VCCA_SEL:              | 3.3 V 👻 🗂                        |
|                        |                                                   | Goal APLL Frequency:   | 13.467648GHz                     |
| Channel 0              | Configure                                         | Enable XTAL doubler:   |                                  |
| 500MHz                 |                                                   | APLL Feedback Divider: | 137                              |
| Synucesizer            |                                                   | Overdrive:             |                                  |
| Channel 1              | Configure                                         | Actual APLL Frequency: | 13.4676GHz (49.152MHz * 137 * 2) |

Figure 13. System APLL Window



## 2.7 Output Stages

- Up to 8 output stages, one stage for each channel (see Figure 14)
- Output stages 0:3 can drive two differential or four LVCMOS signals; LVCMOS P and N signals can be either inphase or inverted
- Output stages 4:7 can drive one differential or two LVCMOS signals
- Output stages 4:5 or 6:7 can be driven by a single channel or they can be driven individually
- Frequencies from 0.5Hz to 1GHz (250MHz for LVCMOS)
- Output stage has an integer N divider
- The user must enter the desired output frequency (FOUT) first, then select differential or LVCMOS from the individual output boxes (Q0, Q1, Q2, etc)
- Once FOUT is entered, the internal frequency solver will adjust the DCO fractional divider and the integer divider from this stage to see if a solution exists

Desired frequency must be entered first



Figure 14. Output Stages Window

Refer to Figure 15 for the following Differential and LVCMOS signals configurations.

- Rail voltages can be 1.2V, 1.5V, 1.8V, 2.5V, or 3.3V
- LVCMOS signals have a selection of different output impedance values (23Ω, 29Ω, 40Ω, or 60Ω)
- Differential signals have a selection of different output types (LVPECL, LVDS, or user defined)



- User-defined differential signals have access to different common-mode DC levels (0.9V to 2.3V in increments of 0.2V) and to different voltage swings (410mV, 600mV, 750mV, or 900mV) thereby supporting other output types such as SSTL, CML, HCSL, and HSTL
- Phase adjustment (ns granularity) and automatic output synchronization functions exist
- Duty cycle can be adjusted as a fraction of the Fractional Output Divider Frequency
- Squelch mode can be used to finish a clock cycle before maintaining a high or low level signal

| D                  | Vifferential           | LVCMOS 🗴                        |
|--------------------|------------------------|---------------------------------|
|                    | OUT0 Config            | OUT1 Config                     |
| Output Label:      |                        | Output Label:                   |
| Squelch:           | squelch disabled 🛛 🎽 📑 | Squelch: squelch disabled 🗡 🗂   |
| Squeich Value:     | low 👻 🗂                | Squelch Value: Iow 🔨 🗂          |
| Divider:           | 26 😭                   | Divider: 13                     |
| VDDO:              | 1.8V Y                 | VDDO: 1.8V Y                    |
| Output Type:       | differential 🛛 🝸 🛅     | Output Type: LVCMOS, in-phase Y |
| Divider Sync:      | enable 👻 🗂             | Divider Sync: enable 💙 📑        |
| Output Sync        |                        | Output Sync                     |
| Pulse Code:        | custom 🕆 🗂             | Pulse Code: custom 🗡 🗂          |
| Frame Pulse Mode   | : • •                  | Frame Pulse Mode:               |
| Associated Cloc    | k 🔰 🖸                  | Associated Clock:               |
| Duty Cycle High:   |                        | Duty Cycle High:                |
| Actual High Cyc    | cle: 0.0ns             | Actual High Cycle: 0.0ns        |
| Total Duty Cycle   | e: 51ns                | Total Duty Cycle: 25ns          |
| Goal phase adjust: | Ons 🗂                  | Goal phase adjust: 0ns          |
|                    | Actual: Ofs            | Actual: Ofs                     |
| Differential Ou    | tput                   | Single-Ended Output             |
| Differential Type: | LVDS 👻 🗂               | Voltage Impedance: 60 Ohm Y     |
| Voltage Swing:     | 410mV                  |                                 |
| Voltage Crossing P | oint 1.3V              |                                 |

Figure 15. Output Stages – Differential and LVCMOS Signals Windows



### 2.8 Quick View Button

- This button enables quick access to all of the inputs, channels, and outputs (see Figure 16)
- Channel modes can be changed here
- Combo mode can be accessed here as well
- Input and output types are accessible
- DCO frequency and loop filter bandwidths are exposed here
- A copy function exists here that enables copying the contents of one DPLL to another DPLL

| Quick View                      | / button                 |                  | Copy         | function        |                         |                    |                             |              |                |                                      |   |
|---------------------------------|--------------------------|------------------|--------------|-----------------|-------------------------|--------------------|-----------------------------|--------------|----------------|--------------------------------------|---|
| 0                               |                          |                  |              | IDT Timing Com  | mander                  |                    |                             |              |                | - 0                                  | × |
| 8A34001                         |                          |                  |              |                 |                         |                    |                             |              |                | 1 🛛 🖉                                | 2 |
|                                 | -F0                      |                  |              |                 |                         |                    |                             |              |                | ×                                    |   |
|                                 | Inputs                   | Copy From: 📉 🎦 T | a: 🔽 🎦 🗔     | <u>Channels</u> |                         |                    |                             |              | <u>Outputs</u> |                                      |   |
|                                 | Input Input<br>Freq Type | Mode             | Combo Mode 1 | Combo Mode 2    | Ref Ref,<br>Mode/Clk Cl | /FB DCO<br>lk Freq | Loop<br>Filter<br>Bandwidth | Goal<br>Freq | Туре           | Differential Type<br>Voltage Impedan |   |
| 8A3400   V6.0.0<br>Firm PR4.7.0 | • CMOS Y                 | 0 DPLL Mode      | Disabled     | Disabled        | automa 🖌 Confi          | igure              | 25Hz                        |              | hi-z Y         | 44 Ohm 👻                             | 1 |
| Display Input and out ut la     | 8 CMOS *                 | 1 DPLL Mode Y    | Disabled     | Disabled        | automa Y Confi          | igure              | 25Hz 1                      |              | hi-z Y         | 60 Ohm ~                             | П |
|                                 |                          | <u> </u>         |              |                 |                         |                    |                             |              |                |                                      | П |
|                                 |                          | 2 DPLL Mode      | Disabled     | Disabled        | autom: Confi            | igure              |                             |              | hi-z           | 60 Ohm 🔮                             |   |
| Enable Frequenc                 | 9 CMOS ~                 | 3 DPLL Mode      | Disabled     | Disabled        | autom: Y Confi          | igure              | 25Hz                        |              | hi-z 🗸         | 60 Ohm ~                             | П |
|                                 | 2 CMOS ~                 | 4 DPLL Mode 🗸    | Disabled     | Disabled        | autom: Y Confi          | igure              | 25Hz 4                      |              | hi-z ×         | 60 Ohm Y                             | П |
|                                 |                          |                  | Dirabled     |                 |                         |                    | 25Hz                        |              | bi a 🗸         | 60 Ohm X                             | П |
|                                 |                          |                  |              |                 |                         |                    |                             |              |                |                                      | П |
|                                 | 3 CMOS                   | 6 DPLL Mode      | Disabled     | Disabled        | autom: Y Confi          | igure              | 25Hz                        |              | hi-z 💙         | 60 Ohm 🗡                             | П |
|                                 | 11 CMOS Y                | 7 DPLL Mode Y    | Disabled     | Disabled        | automa 🌱 Confi          | igure              | 25Hz 7                      |              | hi-z Y         | 60 Ohm ~                             | П |
|                                 |                          |                  | 1            |                 |                         |                    |                             |              |                |                                      | П |
|                                 |                          |                  |              |                 |                         |                    | ľ                           |              |                |                                      | П |
|                                 | 12 CMOS Y                |                  |              |                 |                         |                    | g                           |              | hi-z 🗸         | 60 Ohm ~                             | П |
|                                 | 5 CMOS ~                 |                  |              |                 |                         |                    | 1                           |              | hi-z ×         | 60 Ohm 👻                             |   |
|                                 |                          |                  |              |                 |                         |                    |                             | <u></u>      |                |                                      |   |
|                                 | 13 CMOS ~                |                  |              |                 |                         |                    | 1                           |              | hi-z Y         | 60 Ohm 🌱                             | 1 |
|                                 | 6 CMOS Y                 |                  |              |                 |                         |                    | Ļ                           |              |                |                                      |   |
|                                 |                          |                  |              |                 |                         |                    |                             |              |                |                                      |   |
|                                 |                          |                  |              |                 |                         |                    |                             |              |                |                                      |   |
|                                 | 7 CMOS Y                 |                  |              |                 |                         |                    |                             |              |                |                                      |   |
|                                 | 15 CMOS ~                |                  |              |                 |                         |                    |                             |              |                |                                      |   |
|                                 |                          |                  |              |                 |                         |                    |                             |              |                |                                      |   |
|                                 |                          |                  |              |                 |                         |                    |                             |              |                |                                      |   |
|                                 |                          |                  |              |                 |                         |                    |                             |              |                |                                      |   |

Figure 16. Quick View Button Window



#### 2.9 Output Time-to-Digital Converter

- Output Timing-to-Digital Converters (TDCs) are digital phase detectors that have numerous applications (see Figure 17)
- · One common application is output phase alignment between DPLLs
- For more information, see the ClockMatrix Auto-Alignment of Outputs Application Note



Figure 17. Output Timing-to-Digital Converter (TDC) Configuration Window



#### 2.10 Configure GPIOs

- GPIO = General-Purpose Input / Output
- GPIOs enable the user to input signals to configure the device; they also output signals that help debug the device
- Rail voltage choices are 1.5V, 1.8V, 2.5V, or 3.3V
- I/O types are CMOS or Open Drain
- A maximum of 16 GPIOs are possible
- How to set up GPIO0 to control the clock selection for DPLL1 (see Figure 18):
- 1. Click on the Configure GPIOs button to open the "GPIO CONFIG" dialog window.
- 2. Enable a GPIO function.
- 3. Click on the edit button to bring up the GPIO0 CONFIG dialog window. The GPIO Function is enabled.
- 4. From the "GPIO Function" pull-down, select "manual clock select (in)".
- 5. Select the Clocks. CLK2 will be selected when GPIO0 is "High".
- 6. Select the affected DPLL.



Figure 18. GPIO Configuration Window

#### 2.11 Power Estimate

- Power (current) calculator exists in the GUI to help estimate the power (see Figure 19)
- Both typical and maximum currents are included
- Current is separated by the different voltage pins and rails
- · Voltage rails can be selected for even more accurate power calculations
- Power calculated is power dissipated on-chip only; off-chip power is not included

|                         |                        | Current C  | onsumption I      | by Voltage Suppl | Y       |         | POWER DISSIP            | ATED ON-CHIP            |
|-------------------------|------------------------|------------|-------------------|------------------|---------|---------|-------------------------|-------------------------|
|                         |                        |            |                   |                  | Cu      | rrent   | TYPICAL                 | MAYIMIIM                |
|                         | <u>PIN</u> <u>RAIL</u> | VOLTAGE    |                   |                  | typical | maximum |                         |                         |
| egisters                | DIGITAL                |            |                   |                  |         |         | 9/2mW                   | 1.225W                  |
|                         | G5/H5 VDD_DIG          | 1.2V 🗡 📑   |                   |                  | 107mA   | 128mA   | Note that some of the   | power is dissipated in  |
|                         | ANALOG                 |            |                   |                  |         |         | off-chip termination n  | esistors, and so is not |
| Configure GPIO: Scrato  | J5 VDDA_BG             | 2.5V 👻 🛅   |                   |                  | 17mA    | 20mA    | included in the on-chip | dissipation estimates.  |
|                         | E5 VDDA_FB             | 1.8V       |                   |                  | 22mA    | 26mA    |                         |                         |
| Power Estimate Configur | K4 VDDA_LC             | 2.5V × 🗂   |                   |                  | 80mA    | 96mA    |                         |                         |
| Status Monitor Confi    | gL E4 VDDA_PDCP        | 2.5V Y     |                   |                  | 30mA    | 36mA    |                         |                         |
|                         | D4 VDDA XTAL           | 2.5V ×     |                   |                  | 12mA    | 14mA    |                         |                         |
|                         | GPIO                   |            |                   |                  |         |         |                         |                         |
|                         | 14 VDD GPIO            | 1.5V × 📑   |                   |                  | 1mA     | 1mA     |                         |                         |
| To DCOs                 | CLOCKS                 |            |                   |                  |         |         |                         |                         |
|                         | G3 VDD_CLKA            | 1.8V ~ 📑   |                   |                  | 0mA     | 0mA     |                         |                         |
| Configure               |                        | 1.8V × 🖸   |                   |                  | 0mA     | 0mA     |                         |                         |
| 800MHz                  |                        |            |                   |                  |         |         |                         |                         |
|                         |                        | r01 1.8V   | MHz               |                  | 0m A    | 11mA    |                         |                         |
|                         | D8 VDD DC0 0202        | (1) 1.01   | MHz               |                  | 0       | 11      |                         |                         |
| Configure               | 08 000_000_0205        |            | 1411 12           |                  | 31114   | 111114  |                         |                         |
|                         | 38 VDD_DCO_Q4Q5        | [2] 1.8V   | MIN2              |                  | 9mA     | TIMA    |                         |                         |
|                         | J9 VDD_DCO_Q6Q7        | [3] 1.8V   | MHz               |                  | 9mA     | 11mA    |                         |                         |
|                         | D7 VDD_DCO_Q8 [4]      | 1.8V       | MHz               |                  | 9mA     | 11mA    |                         |                         |
| Configure               | F9 VDD_DCO_Q9 [5]      | 1.8V       | MHz               |                  | 9mA     | 11mA    |                         |                         |
|                         | G9 VDD_DCO_Q10 [       | 5] 1.8V    | MHz               |                  | 9mA     | 11mA    |                         |                         |
|                         | J7 VDD_DCO_Q11 [       | 7] 1.8V 📃  | MHz               |                  | 9mA     | 11mA    |                         |                         |
|                         | DCO CONTROL LOGIC      | ;          |                   |                  |         |         |                         |                         |
| Configure               | F7 VDDA_DIA_A [0,1     | ,4,5] 1.8V |                   |                  | 9mA     | 11mA    |                         |                         |
|                         | G7 VDDA_DIA_B [2,3     | ,6,7] 1.8V |                   |                  | 29mA    | 35mA    |                         |                         |
|                         | OUTPUTS                |            |                   |                  |         |         |                         |                         |
|                         | C8 VDDO_Q0             | 1.8V 🐣 🎦   | hi-z 💙            | 60 Ohm 🗡         | 12mA    | 14mA    |                         |                         |
| Configure               | C9 VDDO_Q1             | 1.8V 👻 🗂   | hi-z 💙            | 60 Ohm 🖌         | 12mA    | 14mA    |                         |                         |
|                         | - C11 VDDO_Q2          | 1.8V ~ 📑   | hi-z Y            | 60 Ohm 🖌         | 12mA    | 14mA    |                         |                         |
|                         | C12 VDDO_Q3            | 1.8V × 📑   | hi-z              | 60 Ohm ~         | 12mA    | 14mA    |                         |                         |
|                         |                        | 1.8V × 🖸   | hi-z Y            | 60 Ohm ×         | 12m4    | 14mA    |                         |                         |
| Configure               | KIL 1000_Q             | 1.01       |                   | 60 Ohm X         |         | 14      |                         |                         |
|                         | - KII VUUU_Qs          | 1.87       | ni-z              | BU Ohm           |         | 14MA    |                         |                         |
|                         | K9 VDDO_Q6             | 1.8V ¥     | hi-z Y            | 60 Ohm Y         | 12mA    | 14mA    |                         |                         |
|                         | K8 VDDO_Q7             | 1.8V ~ 📑   | hi-z Y            | 60 Ohm 🗡         | 12mA    | 14mA    |                         |                         |
| Configure               | C6 VDDO_Q8             | 1.8V 👻 📑   | hi-z <sup>v</sup> | 60 Ohm 🗡         | 12mA    | 14mA    |                         |                         |
|                         | E10 VDDO_Q9            | 1.8V 👻 📑   | hi-z 💙            | 60 Ohm 🗡         | 12mA    | 14mA    |                         |                         |
|                         | H10 VDDO_Q10           | 1.8V 👻 📑   | hi-z 💙            | 60 Ohm 🗡         | 12mA    | 14mA    |                         |                         |
|                         | K6 VDDO_Q11            | 1.8V 🗡 🛅   | hi-z 💙            | 60 Ohm 🗡 [       | 12mA    | 14mA    |                         |                         |
|                         | K6 VDDO_Q11            | 1.8V Y     | hi-z Y            | 60 Ohm Y         | 12mA    | 14mA    |                         |                         |

Figure 19. Power Estimate Window



#### 2.12 Show Monitors

- Status Monitor button only appears when GUI is connected to the device (see Figure 20)
- Monitors exist for Inputs, DPLLs, System APLL, GPIOs, and Output TDCs
- Device must be polled to show monitor status (see Figure 20); auto-polling is possible but is not recommended due to the slow speed of the GUI
- Device provides both a "live" and a "sticky" status for each potential alarm condition
- A "live" bit shows the status of that alarm signal at the moment it is read; a "sticky" bit will assert when an alarm condition changes state and will remain asserted until the user clears it by writing to the appropriate clear bit

Polling device

a x

|                                                      |                  |                              |                            |                    |            |                  |                          |            | <i>i</i>    |                                                                           | 3 %                                                             |
|------------------------------------------------------|------------------|------------------------------|----------------------------|--------------------|------------|------------------|--------------------------|------------|-------------|---------------------------------------------------------------------------|-----------------------------------------------------------------|
| Registers                                            |                  | _                            |                            |                    |            |                  |                          |            |             | •                                                                         |                                                                 |
| Configure GPIO :<br>Power Estimate<br>Status Monitor |                  | Freq Offs Lim<br>live sticky | No Activity<br>live sticky | LOS<br>live sticky | <b>FFO</b> | SYS APLL         | Lost Lock<br>live sticky |            | Note that   | Clear All Stic<br>t if the underlyi<br>esent, the asso<br>will immediate! | ky Bits<br>ng condition is still<br>ciated alert<br>y reassert. |
| <b>_</b>                                             | IN1<br>IN2       |                              |                            |                    | 0.008      | DPLLs            | <u>Status</u>            | Reference  | State Chang | ed (sticky)<br>Ioldover State                                             | <u>Phase</u>                                                    |
| To DCOs                                              | INB              | ••                           | $\bullet \bullet$          | $\bullet \bullet$  | 0.008      | SYS DPLL         | freerun                  | no ref     |             | ightarrow                                                                 |                                                                 |
| : Configur                                           | IN4              | $\mathbf{O}$                 | $\mathbf{O}$               | $\mathbf{O}$       | 0.008      | DPLLO            | freerun                  | no ref     |             | •                                                                         | 0x00000000                                                      |
|                                                      | IN5              | $\bullet$ $\bullet$          | $\bullet \bullet$          | $\bullet \bullet$  | 0.008      | DPLL1            | freerun                  | no ref     |             | 0                                                                         | 0x00000000                                                      |
|                                                      | IN6              | $\mathbf{O}$                 | $\mathbf{O}$               | $\mathbf{O}$       | 0.008      | DPLL2            | freerun                  | no ref     |             | •                                                                         | 0x00000000                                                      |
| Configur                                             | IN7              | $\bullet$ $\bullet$          | $\bullet \bullet$          | $\bullet \bullet$  | 0.008      | DPLL3            | freerun                  | no ref     |             | 0                                                                         | 0x00000000                                                      |
| -                                                    | IN8              | $\mathbf{O}$                 | $\mathbf{O}$               | $\mathbf{O}$       | 0.008      | DPLL4            | freerun                  | no ref     |             | •                                                                         | 0x00000000                                                      |
|                                                      | IN9              | $\bullet$ $\bullet$          | $\bullet \bullet$          | $\bullet \bullet$  | 0.008      | DPLL5            | freerun                  | no ref     |             | 0                                                                         | 0x00000000                                                      |
| Configur                                             | IN10             | $\mathbf{O}$                 | $\mathbf{O}$               | $\mathbf{O}$       | 0.008      | DPLL6            | freerun                  | no ref     |             | •                                                                         | 0x00000000                                                      |
| -                                                    | IN11             | ••                           | $\bullet \bullet$          | $\bullet \bullet$  | 0.008      | DPLL7            | freerun                  | no ref     |             | •                                                                         | 0x00000000                                                      |
|                                                      | IN12             | $\mathbf{O}$                 | $\mathbf{O}$               | $\mathbf{O}$       | 0.008      | CPIOs            |                          |            |             |                                                                           |                                                                 |
| Configur                                             | IN13             | $\bullet$ $\bullet$          | $\bullet \bullet$          | $\bullet \bullet$  | 0.008      | GPICO O          | GPIO4 🚺 G                | PIO8 🔟 GP  | 1012 0      |                                                                           |                                                                 |
| -                                                    | IN14             | $\mathbf{O}$                 | $\mathbf{O}$               | $\mathbf{O}$       | 0.008      | GPIO1            | GPIO5 🚺 G                | PIO9 📃 GPI | 1013 📃      |                                                                           |                                                                 |
|                                                      | IN15             | $\bullet$ $\bullet$          | $\bullet \bullet$          | $\bullet \bullet$  | 0.008      | GPIO2            | GPIO6 🔟 G                | PIO10 🚺 GP | 1014 📃      |                                                                           |                                                                 |
| Configur                                             |                  |                              |                            |                    |            | GPIO3 🖸          | GPIO7 🔟 G                | PIO11 🚺 GP | 1015 🔟      |                                                                           |                                                                 |
|                                                      | <u>Output TD</u> | C Status:                    | 0                          | <u>Status</u>      |            | <u>Phase</u>     |                          |            |             |                                                                           |                                                                 |
|                                                      | Output TDC 0     | Ο [                          |                            | 0                  |            | 0x000000000000   |                          |            |             |                                                                           |                                                                 |
|                                                      | Output TDC 1     | 0                            |                            | 0                  |            | 0x00000000000    |                          |            |             |                                                                           |                                                                 |
|                                                      | Output TDC 2     | 0                            |                            | 0                  |            | 0x000000000000   |                          |            |             |                                                                           |                                                                 |
| Configure                                            | Output TDC 3     | •                            |                            | 0                  |            | 0x00000000000000 |                          |            |             |                                                                           |                                                                 |

Figure 20. Show Monitors Window



#### 2.13 Pulse Width Modulation (PWM)

- ClockMatrix has a feature called Pulse Width Modulation (PWM)
- It enables a clock signal to be pulse width modulated and also demodulated, so there are encoders and decoders (see Figure 21)
- One common application is to embed a 1Hz pulse on a clock signal (send one signal as opposed to two signals)
- See ClockMatrix Pulse Width Modulation Overview Application Note

| Sets           |                 | Registers                      |               |              |          |                 |    |
|----------------|-----------------|--------------------------------|---------------|--------------|----------|-----------------|----|
|                |                 | rtegiotero                     |               |              |          |                 |    |
|                |                 |                                |               |              |          |                 |    |
|                | Configure GPIOs | Configure Output TI            | DC Config     | ure Serial   |          | ware Utility    |    |
|                | Configure PWM   | Scratch Registers              |               |              |          | ROM Oulity      |    |
|                |                 |                                | -             |              |          |                 |    |
|                |                 |                                |               |              |          |                 |    |
|                |                 |                                |               | <u></u>      |          |                 | ×  |
| PWM Decoders   | C               |                                | 10            |              |          |                 |    |
| Decoder 0      |                 | PPS Kate Signature Mode        |               |              |          |                 |    |
| Decoder 1      |                 |                                | 0             |              |          |                 |    |
| Decoder 2      |                 |                                | 0             |              |          |                 |    |
| Decoder 3 🔳 🚰  | • 🖸             | • 🖸                            | 0             |              |          |                 |    |
| Decoder 4 🔲 😭  | • 🖸             |                                | 0 🔁           |              |          |                 |    |
| Decoder 5 🔲 🗂  |                 |                                | 0             |              |          |                 |    |
| Decoder 6      |                 |                                | <u> </u>      |              |          |                 |    |
| Decoder 7      |                 |                                |               |              |          |                 |    |
| Decoder 8      |                 |                                |               |              |          |                 |    |
| Decoder 9      |                 |                                |               |              |          |                 |    |
| Decoder 11     |                 |                                |               |              |          |                 |    |
| Decoder 12     |                 |                                |               |              |          |                 |    |
| Decoder 13     |                 |                                | 0             |              |          |                 |    |
| Decoder 14     |                 |                                | 0             |              |          |                 |    |
| Decoder 15 🔳 🚰 | • 🖸             |                                | 0             |              |          |                 |    |
| DWM Encodere   |                 |                                |               | 1            |          |                 |    |
| DUAL-CHANNEL   | Enabled Signatu | re Mode <u>TOD Tx Signal C</u> | onfiguration  |              |          | Carrier Trigger | ID |
| Encoder 0      |                 | ToD PP                         | S 🕆 🗂 priman  | output 👻 📘   | TOD0 Y 📑 |                 | 0  |
| Encoder 1      |                 | ToD PP                         | S 🛛 🍸 primary | output 🝸 🚺   | TOD0 Y   |                 | 0  |
| Encoder 2      |                 | ToD PP                         | S 🛛 🎦 priman  | /output 🔏 🚺  | TOD0 Y 📑 |                 | 0  |
| Encoder 3      |                 | ToD PP                         | S 🛛 🎽 priman  | / output 🛛 🕇 | TOD0 Y 📑 |                 | 0  |
| SINGLE-CHANNEL |                 |                                |               |              |          |                 |    |
| Encoder 4      |                 |                                | S Y 🗂 priman  | / output 🗡 🗖 | TOD0 Y   |                 |    |
| Encoder 5      |                 |                                | S Y 🗂 priman  | /output Y    |          |                 |    |
| Encoder 6      |                 |                                | s v primar    | output 🖌     |          |                 |    |
| Encoder /      |                 |                                | o primary     | OULDUT -     |          |                 |    |

Figure 21. Pulse Width Modulation Configuration Window



## 2.14 Time of Day (ToD)

- DPLL0 to DPLL3 are connected to a ToD counter, which is used to time-stamp external events (see Figure 22)
- Main application is for IEEE 1588
- See Using an External Trigger for Loading/Latching ToD Application Note



Figure 22. Time of Day (ToD) Configuration Window



### 2.15 Configure Serial Access

- Two serial ports exist in the device (see Figure 23)
- The device mode can be I2C or SPI or no change
- The address size is either 1-byte or 2-byte access
- All of the above information is saved in the TCS file and changes the device serial port access once a confirm code of 0x0A is written
- If the confirm code is not written, the device serial access will remain the default serial access based on the startup value of GPIO9
- Warning: If the serial port access is inadvertently changed, communication to the device will be lost



Figure 23. Serial Configuration Window



#### 2.16 Firmware Utility and EEPROM

- Current firmware version of the device is output here (see Figure 24)
- If the firmware expected from the personality file loaded is different than the firmware version on the device, the device firmware can be updated by updating the RAM
- The external EEPROM on the board can be programmed here, given a HEX file
- Two types of EEPROM are possible (24×1024 and 24×1025)
- The *Generate EEPROM File* button can output a HEX file containing the config (.tcs) and the current firmware, which can then be used to program an EEPROM

| Configure GPIOs     Configure Output TDC       Power Estimate     Configure Input TDC       Configure PWM     Scratch Registers | Firmware Util                                                                                              | Hility Generate bin file for PTP<br>HW Clock (PHC) driver                                                                                                      |
|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Eirmware Utility Get Firmware Version Reset Board                                                                               | fi d a combin a<br>M ders that ca t<br>ubut frequen k<br>Il outputs, and th<br><u>9.44MHz</u> EEPR<br>Othe | EEPROM Utility         ROM Type:       Other       Colspan="2">Colspan="2"         res:       24x1024 (@ J2C 0x50, 0x51)       Y       Colspan="2">Colspan="2" |
| Update RAM<br>Update RAM to Current FW Only                                                                                     | <u>8.88MHz</u>                                                                                             | Generate EEPROM File Communicate with EEPROM directly via FTDI Connect to EEPROM                                                                               |
|                                                                                                                                 |                                                                                                            | Write Firmware to EEPROM<br>Write Config to EEPROM<br>Erase EEPROM                                                                                             |
|                                                                                                                                 |                                                                                                            | Verify Firmware on EEPROM Only                                                                                                                                 |
| Configure                                                                                                                       |                                                                                                            | Write Config to EEPROM<br>Erase EEPROM<br>Verify Firmware on EEPROM Only                                                                                       |

Figure 24. Firmware and EEPROM Utilities Windows



### 2.17 Bit Sets Tab

- The Bit Sets tab shows all of the customer visible register names and values (see Figure 25)
- Register descriptions are also shown on the right when a specific register name is clicked
- List view shows the register list alphabetically while tree view displays the register list by function
- Register list is searchable



Figure 25. Bit Sets Tab Window



## 2.18 Registers Tab

- The Registers tab can be used to find a particular register by page and offset (see Figure 26)
- The individual bits and bytes can be modified here
- An entire register map can be imported here as well from a text file
- For proper addressing, see the 8A3xxxx Family Programming Guide



Figure 26. Registers Tab Window



#### 2.19 File Management

- A configuration (.tcs) file can be loaded here or a new one can be created (see Figure 27)
- Both Save and Save As functions exist
- The entire register map can be exported in a table format
- Additionally, a programming file can be generated to be used by an Aardvark I2C or SPI controller

| Open         | New           | Save As          | Save         |              |        |           |
|--------------|---------------|------------------|--------------|--------------|--------|-----------|
| <b>()</b> IN | T Timing Comn | nander           |              |              |        |           |
|              | 8,43400       | V8.4.2           | É.           |              |        |           |
|              |               | 6                |              |              | Bit Se | ts        |
| ~            | Product Fam   | ily ClockMatrix  | <            |              |        |           |
|              | Personality   | ClockMatrix      | k V8.4.2 (bi | ild SP18A.2) |        |           |
|              | Company       |                  |              |              |        | Configure |
|              | Project       |                  |              |              | z      |           |
| 14           | Operator      |                  |              |              | Ъ      | Power Es  |
|              | Dash Code     |                  |              |              | ]      | Configure |
|              | Comments      |                  |              |              |        | To DCOs   |
|              |               |                  |              |              |        | Configu   |
|              |               |                  |              |              |        |           |
|              |               |                  |              |              |        | Contra    |
| С            | Vite cha      | anges to a trace | file?        |              |        | Coniida   |
|              | Disable r     | nonitorina the c | onnection t  | o the chip?  |        |           |
| CL           |               | ing the c        |              |              |        |           |
|              |               |                  |              |              |        |           |

Figure 27. File Management Buttons



#### 2.20 Exporting a Serial Stream

- Use the Export button of the GUI (see Figure 28)
  - 1. Browse for a location for the export.
  - 2. Choose the format (Generic, Register Map, or Aardvark).
  - 3. Choose "SPI" or "I2C".
  - 4. Choose "Non Default" to only show modified registers.
  - 5. Choose either "One Byte" or "Two Byte" addressing.
  - 6. Check the box to include trigger registers.
  - 7. Click OK.



Figure 28. Export Button and Export Writes Window



#### 2.21 Connection Settings

- The device can be communicated via I2C or SPI (see Figure 29)
  - · One byte or two byte addressing is supported through the GUI
- The microchip button must be pushed to write or read from the device (see Figure 29)
  - Auto-polling is possible when reading the device, but is not recommended due to the slow speed of the GUI
- The "*i*" button gives version and build info of the GUI. It also outputs logging information (see Figure 29):
  - · Logging information is stored in an .sil file
  - The .sil file contains all GUI error messages. It also contains logging information about what the user did to create the .tcs file



Figure 29. Connection Settings Window



# 3. Configuring a Channel – Example

The example in this section will demonstrate the step-by-step process of configuring a channel in jitter attenuator mode with the following:

- 25MHz input LVPECL
- Loop bandwidth of 10Hz
- 156.25MHz output LVPECL

### 3.1 Step 1: Input Frequency

| 1                                                                                                                        | 🝺 IDT Timing Commander                                                        |          |
|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------|
|                                                                                                                          | 8A34001 V8.4.2                                                                | <b>'</b> |
|                                                                                                                          |                                                                               | Diagram  |
| <ul> <li>Point to CLK0 white<br/>box with mouse</li> <li>Enter 25MHz in the<br/>white box</li> <li>Push Enter</li> </ul> | 8A34001 V8.4.2<br>Firmware: 4.8.7.46805 · • • • • • • • • • • • • • • • • • • | 25MHz    |



## 3.2 Step 2: Input Stage





#### Step 3: LVPECL Input 3.3

| CLK0 Config                      |                              | CLK0 Config                      |  |
|----------------------------------|------------------------------|----------------------------------|--|
|                                  | Frequency                    |                                  |  |
|                                  | Goal Frequency:              | 25MHz 🞦                          |  |
|                                  | Frequency Representation M/N |                                  |  |
|                                  | Numerator:                   | 25000000                         |  |
|                                  | Denominator:                 | 0                                |  |
|                                  | Actual Frequency:            | 25MHz                            |  |
|                                  | Input label:                 |                                  |  |
|                                  | Sync pulse:                  | (none)                           |  |
|                                  | Inverse:                     |                                  |  |
|                                  | Divider:                     | 1 bypassed                       |  |
| Choose PECL 2.5V                 | Phase Offset (ps):           | Ops 👕                            |  |
| from the drop-down               | Input Protocol:              | CMOS 👻 🗂                         |  |
| menu                             | Predefined DPLL cor          | CML pred0 x CO                   |  |
| <ul> <li>Close window</li> </ul> | to a CPLL with Prede         | CMOS                             |  |
|                                  | Reference Mon                | LVDS                             |  |
|                                  | Masks                        | PECL 2.5V                        |  |
|                                  | 🛛 🗹 loss of                  | PECL 3.3V                        |  |
|                                  | 📕 🔂 frequer                  | ncy offset 🛛 🔳 💼 phase transient |  |
|                                  | Lorr-of-Signa                | l Config                         |  |
|                                  | LOS gap:                     | LOS gap disabled Y               |  |
|                                  | LOS tolerance (m             | s): 0 1                          |  |
|                                  | LOS ma                       | argin                            |  |
|                                  |                              |                                  |  |
|                                  | Non-Activity                 | Config                           |  |
|                                  | Disqualification ti          | imer: 2.5 s 💙 🖸                  |  |
|                                  | Qualification time           | er: 4x * 2.5 s = 10000ms         |  |
|                                  | Activity limit (%):          | 1000 ppm 💉 🛅                     |  |
|                                  | Frequency Of                 | fset Config                      |  |
|                                  | Validation interva           | al (seconds): 0                  |  |
|                                  | Validation Interva           | al (milliseconds): 0             |  |
|                                  | Frequency offset             | limit: 9.2 ppm(A), 12 ppm(R) 🛛 🗂 |  |
|                                  | Phase Transie                | ent Config                       |  |
|                                  | Threshold (ns):              |                                  |  |
|                                  | Period (µs):                 | Ομς 📑                            |  |



## 3.4 Step 4: Channel 0





# 3.5 Step 5: Digital Loop Filter

|                       |                                                                                                        | Channel 0                            | 🔲 🎦 Global Sync Enable         |
|-----------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------|
|                       | Mode of Operation: DPLL Mode                                                                           | NOTE: always FREERUN because no inpu | t selected                     |
|                       | Profile: Jitter Attenuator 👻                                                                           | D                                    | լ 🔲 կ                          |
|                       | Jitter Attenuator (loop filter bw 25Hz > 10Hz)                                                         |                                      | Ŧ                              |
| Click on Digital Loop | Phase<br>Control<br>Decimated<br>Bhase proc                                                            |                                      | (515 APLL<br>13.4676GH2<br>off |
|                       |                                                                                                        | Digital Loop                         |                                |
|                       |                                                                                                        | Filter Filtered Hase Error           | Combo<br>mode                  |
|                       |                                                                                                        | Multi-Modulus<br>Divider             | isablid<br>nets>               |
|                       | Combo Mode - Master (for Filtered source)                                                              | Combo Mode - Slave                   |                                |
|                       | Filter input: integrator value only                                                                    | Enable primary combo source          | Enable secondary combo source  |
|                       | Bandwidth: 0                                                                                           |                                      |                                |
|                       | * Note that the unfiltered source is always from the sum of proportional and integrator of the Master. | Innut Pafarance                      | Allanment Mode                 |
|                       | Lock Criteria                                                                                          | Reference Mode: automatic *          | disabled Y                     |
|                       | Error: 10 🗂 * 1ns 💉 🕤                                                                                  | Hitless: 🔲 🕤 PLL Feedback Src: 🔲 🕤   |                                |
|                       | Duration (sec): 1 1 10ns over 1 second                                                                 | Hitless type: HS type 1 🛛 🔪 🛅        | Write Timer Mode               |
|                       | External Feedback                                                                                      | Insut clocks                         |                                |
| Change Loop           | Enabled:                                                                                               | Revertive:                           |                                |
| Bandwidth to 10Hz     | References Input 0 🛛 👻 🗂                                                                               | Phase Offset                         |                                |
| $\sim$                |                                                                                                        | Goak Ops 🔂 Actual: Ops               |                                |
| $\langle \rangle$     |                                                                                                        |                                      |                                |
|                       |                                                                                                        | 1                                    |                                |
| Loop Fil              | ter Config for DPLL0                                                                                   |                                      |                                |
| Loop Bandwidth:       | 25Hz                                                                                                   |                                      |                                |
| Damping Factor: 1.    | 002, 0.02 dB, overdamp; 🛛 🖌 🎦                                                                          |                                      |                                |
| Phase slope limiting: | Ons/s 🗂 (no limit)                                                                                     |                                      |                                |
| Max Frequency Offset: | OPPM 🛅                                                                                                 |                                      |                                |
| Decimator Factor:     | 4 🛅 100Hz                                                                                              |                                      |                                |
| Update rate: 2.       | 777 MHz 🝸 📑                                                                                            |                                      |                                |



## 3.6 Step 6: Input Reference Mode







## 3.7 Step 7: Output Frequency





## 3.8 Step 8: Output Stage





# 3.9 Step 9: LVPECL Output

|                                  |                     | ×                      |
|----------------------------------|---------------------|------------------------|
|                                  |                     | OUT0 Config            |
|                                  | Output Label:       |                        |
|                                  | Squeich:            | squelch disabled 🛛 🝸 📑 |
|                                  | Squeich Value:      | low 👻 🗂                |
|                                  | Divider:            | 4                      |
|                                  | VDDO:               | 1.8V ¥ ゴ               |
|                                  | Output Type:        | differential 🛛 🝸 🗂     |
|                                  | Divider Sync:       | enable 🛛 🖌 🗂           |
|                                  | Output Sync         |                        |
|                                  | Pulse Code:         | custom Y               |
|                                  | Frame Pulse Mode:   |                        |
|                                  | Associated Clod     |                        |
|                                  | Duty Cycle High:    |                        |
|                                  | Actual High Cycl    | le: 0.0ns              |
|                                  | Goal phase adjust   |                        |
|                                  | oour priase adjuse  | Actual: Ofs            |
|                                  | D.111               |                        |
| from the drop-down               | Differential Out    | tput                   |
| menu                             | Differential Type:  |                        |
| <ul> <li>Close window</li> </ul> | Voltage Swing:      | LVPECL 2.5V            |
|                                  | Voltage Crossing Po | LVPECL 3.3V            |
|                                  |                     | User-Defined           |

# 3.10 Step 10: Channel Configuration Completed





# 4. Revision History

| Revision | Date         | Description      |
|----------|--------------|------------------|
| 1.0      | Jun 29, 2021 | Initial release. |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.