

RL78/G13

Low-power Consumption Operation CC-RL

R01AN2591EJ0200 Rev. 2.00 2015.08.20

# Introduction

This application note describes general methods of reducing power consumption and methods of setting the low-power consumption functions of the RL78/G13. It also describes how to set the CPU/peripheral hardware clock and how to reduce power consumption by using the HALT and STOP modes.

# **Target Device**

RL78/G13

When applying the sample program covered in this application note to another microcomputer, modify the program according to the specifications for the target microcomputer and conduct an extensive evaluation of the modified program.

# **Contents**

| 1.  | Specifications                                                 | 3  |
|-----|----------------------------------------------------------------|----|
| 1.1 | General Methods for Reducing Power Consumption                 |    |
| 1.2 | Power Consumption Reduction Functions Specific to the RL78/G13 |    |
| 2.  | Operation Check Conditions                                     | 14 |
| 3.  | Related Application Note                                       | 14 |
| 4.  | Description of the Hardware                                    | 15 |
| 4.1 | Hardware Configuration Example                                 | 15 |
| 4.2 | List of Pins to be Used                                        | 15 |
| 5.  | Description of the Software                                    | 16 |
| 5.1 | Operation Outline                                              | 16 |
| 5.2 | List of Option Byte Settings.                                  | 17 |
| 5.3 | List of Constants                                              | 18 |
| 5.4 | List of Variable                                               | 18 |
| 5.5 | List of Functions                                              | 18 |
| 5.6 | Function Specifications                                        | 19 |
| 5.7 | Flowcharts                                                     | 20 |
| 5.7 | '.1 Initialization Function                                    | 22 |
| 5.7 | 7.2 System Initialization Function                             | 23 |
| 5.7 | 7.3 I/O Port Setup                                             | 24 |
| 5.7 | 7.4 CPU Clock Setup                                            | 27 |
| 5.7 | 7.5 INTPO Initialization                                       | 32 |
| 5.7 | 7.6 Main Processing                                            | 33 |
| 5.7 | 7.7 Main initializes settings                                  | 36 |
| 5.7 | 7.8 INTP0 Interrupt Enable Processing                          | 37 |
| 5.7 | 7.9 CPU/Peripheral Hardware Clock Switch Processing            | 38 |
| 6.  | Sample Code                                                    | 42 |
| 7   | Documents for Reference                                        | 42 |

# 1. Specifications

The sample program covered in this application note switches operation modes by a switch input. The operation modes to be set are normal operation mode, HALT mode, and STOP mode in which the RL78/G13 operates with the high-speed on-chip oscillator clock, and normal operation mode and HALT mode (referred to as sub-HALT mode) in which the RL78/G13 operates with the subsystem clock.

Table 1.1 lists a peripheral function to be used and it uses. Figure 1.1 shows an overview of sample code operation. Table 1.2 lists the operations of the sample code in each operation mode.

Table 1.1 Peripheral Function to be Used and its Use

| Peripheral Function | Use          |
|---------------------|--------------|
| INTP0               | Switch input |



Figure 1.1 Overview of Sample Code Operation

Table 1.2 Operation of Sample Code in Each Operation Mode

| Operation | CPU/Peripheral Hardware Clock (fcLк)                          | Operation                                      | LED Indication |      |      |
|-----------|---------------------------------------------------------------|------------------------------------------------|----------------|------|------|
| Mode      | CPO/Periprieral Hardware Clock (ICLK)                         | CPU/Peripheral Hardware Clock (fclk) Operation |                | LED1 | LED2 |
| OCO-RUN   | High-speed on-chip oscillator clock (f <sub>IH</sub> ) Note 1 | Normal operation                               | On             | Off  | Off  |
| OCO-HALT  | High-speed on-chip oscillator clock (f <sub>IH</sub> ) Note 1 | HALT mode                                      | On             | On   | Off  |
| OCO-STOP  | High-speed on-chip oscillator clock (f <sub>IH</sub> ) Note 1 | STOP mode                                      | On             | Off  | On   |
| XT1-RUN   | Subsystem clock (f <sub>SUB</sub> ) Note 2                    | Normal operation                               | Off            | Off  | Off  |
| XT1-HALT  | Subsystem clock (f <sub>SUB</sub> ) Note 2                    | Sub-HALT mode                                  | Off            | On   | Off  |

Notes: 1. The frequency of the high-speed on-chip oscillator is set to 1 MHz. The flash operation mode is set to LS (low-speed main).

2. The oscillation mode of the XT1 oscillator is set to ultra-low power consumption oscillation (oscillation margin: small).

# 1.1 General Methods for Reducing Power Consumption

The following are general methods for reducing power that microcontrollers consume:

- (1) Use of standby mode
- (2) Selection of standby mode suitable for processing
- (3) Use of an appropriate oscillator and its oscillation frequency
- (4) Processing of unused ports

#### (1) Use of standby mode

The operation modes of a microcontroller is classified roughly into two groups: normal operation mode, in which the microcontroller executes programs, and standby mode, to which the microcontroller can transition when it does not need to execute programs.

In many applications, the microcontrollers do not always have to execute programs. They wait for signal to be input externally and for time to elapse with a timer. The consumption power is reduced by switching from normal operation mode to standby mode.



Figure 1.2 Basic Operation Mode of Microcontrollers

The RL78/G13 microcontroller has the following four standby modes:

— (1) HALT mode: The CPU operation clock is stopped. The main system clock is supplied to the

peripheral hardware. (Power consumption is medium)

— (2) Sub-HALT mode: The CPU operation clock is stopped. The subsystem clock is supplied to the

peripheral hardware. (Power consumption is low to extremely low)

— (3) STOP mode: The main system clock is stopped. The subsystem clock retains the status before

STOP mode was set. (Power consumption is extremely low)

— (4) SNOOZE mode Note: Specific peripheral hardware can operate. (Power consumption is medium to

extremely low)

Note: It depends on the peripheral hardware that operates.

Remarks: The SNOOZE mode is available only when the high-speed on-chip oscillator clock is used. After the STOP mode is exited due to the occurrence of a specified trigger, it is possible to perform A/D conversion, slave reception via the CSI00, and data reception via the UART0, without operating the CPU. This mode reduces power consumption because the CPU is in STOP mode when it is idling.

A similar function is the wakeup function of the IICA. This function can set the STOP mode until the IICA is specified as a slave device by the master and thus reduces power consumption of the system. For details, refer to the following application note: Serial Interface IICA (for Slave Transmission/Reception) (document No. R01AN0463E).

Figure 1.3 shows the status of the normal operation mode and standby mode.



Figure 1.3 Operation Mode Status

Each operation mode is overviewed as follows.

#### 1) HALT mode

In the HALT mode, the clock is not supplied to the CPU, but supplied to the peripheral hardware. Therefore, power consumption is not significantly reduced. However, this mode has advantages that the peripheral functions can continue to operate and that the CPU can operate immediately after this mode is exited.

### 2) Sub-HALT mode

The transition to the sub-HALT mode is possible if the main system clock is stopped and a HALT instruction is executed during execution of program in the subsystem clock. Power consumption in this mode is reduced more than in the HALT mode, in which the main system clock is supplied. The real-time counter and timers can continue to operate because the subsystem clock is supplied to the peripheral hardware. The processing speed of the peripheral hardware in the sub-HALT mode, which uses the subsystem clock, is slower than in HALT mode, which uses the main system clock.

#### 3) STOP mode

Because the main system clock is stopped in this mode, power consumption can be reduced more than in the HALT mode. Because the clock to the peripheral hardware is also stopped, the peripheral hardware that can operate in this mode is limited. It is necessary to keep the oscillation stabilization time of the main system clock after the STOP mode is exited. The subsystem clock, which retains the status before the STOP mode was set, can operate the real-time counter and other timers. In addition, the data stored in the on-chip RAM is retained in this mode.

#### 4) SNOOZE mode

In the SNOOZE mode, specific peripheral hardware can operate in addition to the peripheral hardware that can operate in the STOP mode. It is possible to perform A/D conversion, slave reception via the CSI00, and data reception via the UART0, without operating the CPU. This mode contributes to power consumption reduction because the CPU is in STOP mode when it is idling.

This mode can be specified only when the high-speed on-chip oscillator is selected as the CPU/peripheral hardware clock ( $f_{CLK}$ ).

For a detailed description of the SNOOZE mode, refer to the following application note:

RL78/G13 Low-power Consumption (SNOOZE Mode UART) (R01AN0742E) Application Note

Table 1.3 summarizes the features of the standby modes.

Standby Mode Peripheral Hardware Power Restoration from Standby Mode Consumption HALT mode Enabled Medium High speed Sub-HALT mode Enabled Note Low to extremely Low speed low STOP mode Mostly stopped Extremely low Medium speed (dependent on clock selected) SNOOZE mode Mostly stopped Medium to Medium speed extremely low

Table 1.3 Features of Standby Modes

Note. The peripheral hardware that cannot operate with the subsystem clock cannot be used in the sub-HALT mode.

#### (2) Selection of standby mode suitable for processing

The standby modes that the RL78/G13 supports are the HALT, sub-HALT, STOP, and SNOOZE modes. It is essential that the most suitable standby mode be selected according to the operating environment of the system.

#### 1) To restore from standby mode quickly

Use the HALT mode in which the CPU can quickly restore from the standby mode. Depending on the clock used, the STOP mode may be able to be used. Select a standby mode according to the system (time required to restore from STOP mode: ceramic resonator = tens of  $\mu$ s to hundreds of  $\mu$ s, high-speed on-chip oscillator = 30  $\mu$ s).

#### 2) To operate the peripheral hardware in a standby mode

Carefully operate the peripheral hardware during the standby period. The STOP mode can be used in addition to the HALT and sub-HALT mode in the following cases:

- Using only the peripheral hardware, such as RTC and timers, that can operate with the subsystem clock alone
- Using as an IICA0 slave device (using the wakeup function)
- Using CSI00 slave reception or UART0 data reception (4800 bps.) (using the SNOOZE mode)
- Monitoring the analog signals for A/D (using the SNOOZE mode)



#### 3) To switch between the standby mode and the normal operation mode

It is necessary to consider the average power consumption of the system. Determine the operation mode while considering the period during which the CPU is in the standby status and its power consumption and the period during which the CPU is in the normal operation status and its power consumption. Generally, the STOP mode which consumes the least power is effective when the CPU stays in the standby status for a long period of time, the HALT mode which requires the shortest time to restore from the standby status is effective when the CPU exits the standby status frequently, and the sub-HALT mode which does not use the main system clock is effective when the system load is minimum.

Table 1.4 summarizes the above description.

Table 1.4 Applications and Suitable Standby Modes

| Application                                                           | Suitable Standby Mode |  |
|-----------------------------------------------------------------------|-----------------------|--|
| Applications that switch between normal and standby modes             | STOP mode             |  |
| periodically                                                          |                       |  |
| (applications that stay longer in the standby status)                 |                       |  |
| Applications that switch between normal and standby modes             | HALT mode             |  |
| frequently                                                            |                       |  |
| (applications that require quick restoration from the standby status) |                       |  |
| Applications that impose less load on the system                      | Sub-HALT mode         |  |
| Applications that perform communication during the standby period     | HALT or SNOOZE mode   |  |

Note: It is assumed that there is no problem with the peripheral hardware to be used in any mode.

### (3) Use of an appropriate oscillator and its oscillation frequency

The crystal resonator has characteristics of excellent frequency accuracy and long oscillation stabilization time. Because it consumes power even during the oscillation stabilization period, it consumes more power as its oscillation stabilization time gets longer, which is the major demerit of the crystal resonator. For applications in which the frequency accuracy is not significant, the oscillation stabilization time of the oscillator can be reduced by using the ceramic resonator or high-speed on-chip oscillator. As a result, the power consumption of the system can also be reduced.

The ceramic resonator is inferior to the crystal resonator in the frequency accuracy and has a shorter oscillation stabilization time, which leads to power consumption reduction.

The high-speed on-chip oscillator is inferior to the ceramic resonator in the frequency accuracy. However, the high-speed on-chip oscillator can reduce power consumption more than the ceramic resonator. In addition, the high-speed on-chip oscillator dispenses with an external resonator, leading to reduction of system production cost. Table 1.5 summarizes the features of the above-mentioned clocks.

Power consumption is proportional to the operating frequency of the CPU. For applications in which the CPU's processing speed is not important, the power consumption of the system can be reduced by lowering the operating frequency of the CPU.

Table 1.5 Features of the Clocks

|                               | Oscillation Frequency Accuracy                | Oscillation Stabilization Time                  |
|-------------------------------|-----------------------------------------------|-------------------------------------------------|
| Crystal resonator             | Very high (about 0.001%)                      | Long (several ms to tens of ms)                 |
| Ceramic resonator             | Lower than the crystal resonator (about 0.5%) | Short (tens of $\mu s$ to hundreds of $\mu s$ ) |
| High-speed on-chip oscillator | Lower than the ceramic resonator (about 1%)   | Short (30 µs max.)                              |

# 1.2 Power Consumption Reduction Functions Specific to the RL78/G13

The RL78/G13 has a function of reducing its power consumption. This section describes that function and the procedure for setting it.

#### (1) Stopping the supply of the clock to unused peripheral hardware

Specify whether to supply the clock to peripheral hardware by setting the peripheral enable register 0 (PER0). Power consumption and noise can be reduced by stopping the supply of the clock signal to unused hardware. Figure 1.4 shows the format of the peripheral enable register. Figure 1.5 shows a function overview of this register.



RTCEN cannot be used to control the supply the clock (f<sub>SUB</sub>) to drive the real-time counter.

Figure 1.4 Format of Peripheral Enable Register 0 (PER0)



Figure 1.5 Function Overview of the Peripheral Enable Register

#### (2) Setting in STOP and HALT modes while subsystem clock is selected as CPU clock

This register is used to reduce power consumption by stopping as many unnecessary clock functions as possible.

If the RTCLPC bit is set to 1, power consumption can be reduced, because clock supply to the peripheral functions, except the real-time clock and interval timer, is stopped in the STOP and HALT modes while the subsystem clock is selected as CPU clock. Set the RTCLPC bit to 1 to operate only the real-time clock and 12-bit interval timer on the subsystem clock (ultra-low power operation) in the STOP and sub-HALT modes. Set bit 7 (RTCEN) of the peripheral enable registers 0 (PER0) and 1 before this setting.

Figure 1.6 shows the format of the operation speed mode control register.



Figure 1.6 Format of Operation Speed Mode Control Register (OSMC)

#### (3) Controlling the regulator output voltage

The RL78/G13 includes a circuit for operating the device at a constant voltage. The regulator output voltage is 2.1 V (typ.) in normal operation mode and 1.8 V (typ.) in low power consumption mode.

Table 1.6 lists the output voltage conditions of the regulator.

**Table 1.6 Regulator Output Voltage Conditions** 

| Mode                  | Output<br>Voltage | Condition                                                                                                                                                                                                           |
|-----------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Low voltage main mode | 1.8 V             | _                                                                                                                                                                                                                   |
| Low-speed main mode   |                   |                                                                                                                                                                                                                     |
| High-speed main mode  | 1.8 V             | In STOP mode                                                                                                                                                                                                        |
|                       |                   | When both the high-speed system clock ( $f_{MX}$ ) and high-speed on-chip oscillator clock ( $f_{IH}$ ) are stopped during CPU operation with the subsystem clock ( $f_{XT}$ ).                                     |
|                       |                   | When both the high-speed system clock ( $f_{MX}$ ) and high-speed on-chip oscillator clock ( $f_{IH}$ ) are stopped during the HALT mode when the CPU operation with the subsystem clock ( $f_{XT}$ ) has been set. |
|                       | 2.1 V             | Other than above (include during on-chip debugging mode) Note                                                                                                                                                       |

Note: In transition to the subsystem clock operation or the STOP mode during the on-chip debugging, the regulator output voltage is kept at 2.1 V (not decline to 1.8 V).

### (4) Setting of flash operation mode

The RL78/G13 allows the flash operation mode to be selected. Power consumption can be reduced by selecting the appropriate flash operation mode according to the power voltage ( $V_{DD}$ ) and CPU operating frequency using bits 7 and 6 of the option byte (000C2H).

Figure 1.7 shows the format of the option byte (000C2H).



Figure 1.7 Format of Option Byte (000C2H/010C2H)

#### (5) Subsystem clock ultra-low power consumption oscillation mode

The RL78/G13 incorporates a subsystem clock oscillator circuit that consumes less power than the conventional products. Power consumption of the device can further be reduced by setting the XT1 oscillator to ultra-low power consumption oscillation mode through the clock operation mode control register (CMC).

Figure 1.8 shows the format of the clock operation mode control register.



Note: As the XT oscillator becomes oscillation mode with lower power consumption, its oscillation margin becomes smaller.

Cautions: 1. The CMC register can be written only once after reset release, by an eight-bit memory manipulation instruction.

- 2. After reset release, set the CMC register before X1 or XT1 oscillation is started as set by the clock operation status control register (CSC).
- 3. Set the AMPH bit to 1 if the X1 clock oscillation frequency exceeds 10 MHz.
- 4. When the CMC register is used at the default (00H), set 00H in this register after reset release to prevent malfunctioning during a program loop.

Figure 1.8 Format of Clock Operation Mode Control Register (CMC)

Table 1.7 shows a list of the power consumption reduction functions specific to the RL78/G13.

Table 1.7 List of Power Consumption Reduction Functions Specific to the RL78/G13

| Power Consumption Reduction Method                                                                  | Register to be Set                           |
|-----------------------------------------------------------------------------------------------------|----------------------------------------------|
| Stopping the supply of the clock to unused peripheral hardware                                      | Peripheral enable register 0 (PER0)          |
| Setting in using the STOP mode, or the HALT mode when the CPU is operating with the subsystem clock | Operation speed mode control register (OSMC) |
| Reduction of the regulator output voltage                                                           | _                                            |
| Setting of flash operation mode                                                                     | Option byte (000C2H/010C2H)                  |
| Subsystem clock ultra-low power consumption oscillation mode                                        | Clock operation mode control register (CMC)  |

#### 2. **Operation Check Conditions**

The sample code described in this application note has been checked under the conditions listed in the table below.

Table 2.1 **Operation Check Conditions** 

| Item                                           | Description                                                                        |
|------------------------------------------------|------------------------------------------------------------------------------------|
| Microcontroller used                           | RL78/G13 (R5F100LEA)                                                               |
| Operating frequency                            | High-speed on-chip oscillator (HOCO) clock: 1 MHz                                  |
|                                                | Subsystem clock: 32.768 kHz                                                        |
|                                                | CPU/peripheral hardware clock: 1 MHz/32.768 kHz Note                               |
| Operating voltage                              | 5.0 V (Operation is possible over a voltage range of 2.9 V to 5.5 V.)              |
|                                                | LVD operation (V <sub>LVD</sub> ): Reset mode which uses 2.81 V (2.76 V to 2.87 V) |
| Integrated development environment (CS+)       | CS+ for CC V3.01.00 from Renesas Electronics Corp.                                 |
| C compiler (CS+)                               | CC-RL V1.01.00 from Renesas Electronics Corp.                                      |
| Integrated development environment (e2 studio) | e2 studio V4.0.2.008 from Renesas Electronics Corp.                                |
| C compiler (e2 studio)                         | CC-RL V1.01.00 from Renesas Electronics Corp.                                      |

Note: The CPU/peripheral hardware clock setting is switched according to the operation mode of the application.

# **Related Application Note**

The application note that is related to this application note is listed below for reference.

RL78/G13 Initialization (R01AN2575E) Application Note

# 4. Description of the Hardware

# 4.1 Hardware Configuration Example

Figure 4.1 shows an example of the hardware configuration used for this application note.



Figure 4.1 Hardware Configuration

Cautions:

- 1. The purpose of this circuit is only to provide the connection outline and the circuit is simplified accordingly. When designing and implementing an actual circuit, provide proper pin treatment and make sure that the hardware's electrical specifications are met (connect the input-only ports separately to  $V_{DD}$  or  $V_{SS}$  via a resistor).
- 2. Connect any pins whose name begins with  $EV_{SS}$  to  $V_{SS}$  and any pins whose name begins with  $EV_{DD}$  to  $V_{DD}$ , respectively.
- 3.  $V_{DD}$  must be held at not lower than the reset release voltage ( $V_{LVD}$ ) that is specified as LVD.

### 4.2 List of Pins to be Used

Table 4.1 lists the pins to be used and their functions.

Table 4.1 Pins to be Used and Their Functions

| Pin Name   | I/O    | Description                |
|------------|--------|----------------------------|
| P10        | Output | LED0 lighting control port |
| P11        | Output | LED1 lighting control port |
| P12        | Output | LED2 lighting control port |
| P137/INTP0 | Input  | Switch input port          |

### 5. Description of the Software

# 5.1 Operation Outline

The sample program covered in this application note has five operation modes which are selected by a switch input. The operation modes are switched in the following order by each switch input: (1), (2), (3), (4), (5), and (1) ....

(1) OCO-RUN mode : High-speed on-chip oscillator operation, normal operation mode

(2) OCO-HALT mode : High-speed on-chip oscillator operation, HALT mode
 (3) OCO-STOP mode : High-speed on-chip oscillator operation, STOP mode
 (4) XT1-RUN mode : Subsystem clock operation, normal operation mode

(5) XT1-HALT mode : Subsystem clock operation, HALT mode (sub-HALT mode)

#### (1) Initialize the clock generator.

<Conditions for setting>

- Set the flash operation mode to LS (low-speed main). Note
- Set the oscillation frequency of the high-speed on-chip oscillator to 1 MHz. Note
- Select the high-speed on-chip oscillator clock ( $f_{\rm IH}$ ) as the main system clock ( $f_{\rm MAIN}$ ).
- Set the operation mode of the subsystem clock pin to XT1 oscillation and connect a crystal resonator to the XT1/P123 and XT2/EXCLKS/P124 pins.
- Set the oscillation mode of the XT1 oscillator to ultra-low power consumption oscillation.
- Select the main system clock ( $f_{MAIN}$ ) as the CPU/peripheral hardware clock ( $f_{CLK}$ ).

Note: The flash operation mode and high-speed on-chip oscillator frequency are set in the user option byte (000C2H/010C2H).

#### (2) Set the I/O ports.

- LED lighting control ports (LED0 to LED2): Set ports P10 to P12 for output.
- Switch input: Set the P137/INTP0 pin for INTP0 falling edge detection interrupt mode (using an external pull-up resistor).
- (3) Display the operation mode on the LED.
- (4) Set each operation mode and wait for a switch input.
- In the OCO-RUN mode, the main system clock (f<sub>MAIN</sub>) is selected as the CPU/peripheral hardware clock (f<sub>CLK</sub>) and the XT1 oscillator is stopped. Subsequently, the CPU waits for a switch input.
- In the OCO-HALT mode, the CPU transitions to the HALT mode and waits for a switch input.
- In the OCO-STOP mode, the CPU transitions to the STOP mode and waits for a switch input.
- In the XT1-RUN mode, the subsystem clock (f<sub>SUB</sub>) is selected as the CPU/peripheral hardware clock (f<sub>CLK</sub>) and the high-speed on-chip oscillator clock is stopped. Subsequently, the CPU waits for a switch input.
- In the XT1-HALT mode, the CPU transitions to the HALT mode and waits for a switch input.



(5) Recognize a switch input and switch the operation mode.

- The operation mode is switched upon detection of the falling edge of a signal at the P137/INTP0 pin. A loop count of about 10 ms is set according to the frequency of the CPU/peripheral hardware clock (f<sub>CLK</sub>).
- The application cycles through the loop the specified number of times and checks for about 10 ms equivalent of chatters. When the application subsequently recognizes the presence of a switch input, it switches the operation mode.

Caution: For detailed usage notes on the product, refer to RL78/G13 User's Manual: Hardware.

# 5.2 List of Option Byte Settings

Table 5.1 summarizes the settings of the option bytes.

Table 5.1 Option Byte Settings

| Address       | Value     | Description                                               |  |
|---------------|-----------|-----------------------------------------------------------|--|
| 000C0H/010C0H | 11101111B | Disables the watchdog timer.                              |  |
|               |           | (Stops counting after the release from the reset status.) |  |
| 000C1H/010C1H | 01111111B | LVD reset mode which uses 2.81 V (2.76 V to 2.87 V)       |  |
| 000C2H/010C2H | 10101101B | LS mode, HOCO: 1 MHz                                      |  |
| 000C3H/010C3H | 10000100B | Enables the on-chip debugger.                             |  |

### 5.3 List of Constants

Table 5.2 lists the constants that are used in this sample program.

**Table 5.2** Constants for the Sample Program

| Constant         | Setting    | Description                                      |  |
|------------------|------------|--------------------------------------------------|--|
| MODE_OCO_RUN     | 0          | Operation mode (OCO-RUN mode)                    |  |
| MODE_OCO_HALT    | 1          | Operation mode (OCO-HALT mode)                   |  |
| MODE_OCO_STOP    | 2          | Operation mode (OCO-STOP mode)                   |  |
| MODE_SUB_RUN     | 3          | Operation mode (XT1-RUN mode)                    |  |
| MODE_SUB_HALT    | 4          | Operation mode (XT1-HALT mode)                   |  |
| MODE_MAX         | 5          | Maximum value of operation mode                  |  |
| HIOCLK           | 0          | High-speed on-chip oscillator clock              |  |
| SUBXT1CLK 3      |            | XT1 oscillator clock                             |  |
| MD_OK            | 0x00U      | Normal termination                               |  |
| MD_ARGERROR      | 0x81U      | Error termination (invalid argument)             |  |
| P_LED            | P1         | LED lighting control port                        |  |
| g_led_pattern[0] | 0b00000110 | Display pattern by LED0 to LED2 in OCO-RUN mode  |  |
| g_led_pattern[1] | 0b00000100 | Display pattern by LED0 to LED2 in OCO-HALT mode |  |
| g_led_pattern[2] | 0b00000010 | Display pattern by LED0 to LED2 in OCO-STOP mode |  |
| g_led_pattern[3] | 0b00000111 | Display pattern by LED0 to LED2 in XT1-RUN mode  |  |
| g_led_pattern[4] | 0b00000101 | Display pattern by LED0 to LED2 in XT1-HALT mode |  |

# 5.4 List of Variable

Table 5.3 lists the global variable that is used by this sample program.

Table 5.3 Global Variable

| Type    | Variable Name  | Contents       | Function Used |
|---------|----------------|----------------|---------------|
| unit8_t | g_operate_mode | Operation mode | main()        |

# 5.5 List of Functions

Table 5.4 lists the global functions that are used by this sample program.

Table 5.4 Functions

| Function Name  | Outline                                         |
|----------------|-------------------------------------------------|
| R_INTC0_Start  | INTP0 interrupt enable processing               |
| r_cgc_set_fclk | CPU/peripheral hardware clock switch processing |

# 5.6 Function Specifications

Shown below are the functions that are used in this sample program.

#### [Function Name] R\_INTC0\_Start

Synopsis INTP0 interrupt enable processing

Header r\_cg\_intc.h

Declaration void R\_INTC0\_Start(void)

Explanation This function enables INTP0 interrupts and starts sampling switch input.

Arguments None Return value None Remarks None

#### [Function Name] r\_cgc\_set\_fclk

Synopsis CPU/peripheral hardware clock switch processing

Header r\_cg\_cgc.h

Declaration MD\_STATUS r\_cgc\_set\_fclk(enum clock\_mode\_t mode)

Explanation This function switches the CPU/peripheral hardware clock (f<sub>CLK</sub>) to the clock that is specified in

the argument. The clock to be switched can be specified as the high-speed on-chip oscillator clock or XT1 clock. If any other clock is specified, this function does not switch the clock and returns an argument error. The clock that is specified in the argument is set for oscillation before the clock is switched. After the clock is switched, the unused clock is stopped.

Arguments enum clock\_mode\_t mode : [Specification of clock to be specified as the

CPU/peripheral hardware clock (fclk)]

Return value [MD\_OK]: Normal termination

[MD\_ARGERROR]: Error termination (invalid argument)

Remarks None

### 5.7 Flowcharts

Figure 5.1 shows the overall flow of the sample program described in this application note.



Figure 5.1 Overall Flow

Note: Startup routine is executed before and after the initialization function.

Caution: For the settings of the option bytes other than 000C2H/010C2H, refer to the section entitled "Flowcharts" in RL78/G13 Initialization (R01AN2575E) Application Note.

Setting the high-speed on-chip oscillator and flash operation mode

• Option byte (000C2H/010C2H)

Set the flash operation mode.

Set the high-speed on-chip oscillator frequency.

Address: 000C2H / 010C2H Note

| 7      | 6      | 5 | 4 | 3       | 2       | 1       | 0       |
|--------|--------|---|---|---------|---------|---------|---------|
| CMODE1 | CMODE0 | 1 | 0 | FRQSEL3 | FRQSEL2 | FRQSEL1 | FRQSEL0 |
| 1      | 0      | 1 | 0 | 1       | 1       | 0       | 1       |

#### Bits 7 and 6

| CMODE1           | CMODE0 | Setting of flash operation mode |                     |                |  |  |  |
|------------------|--------|---------------------------------|---------------------|----------------|--|--|--|
|                  |        |                                 | Operating frequency | Operating      |  |  |  |
|                  |        |                                 | range               | voltage range  |  |  |  |
| 0                | 0      | LV (low voltage main)           | 1 MHz to 4 MHz      | 1.6 V to 5. 5V |  |  |  |
|                  |        | mode                            |                     |                |  |  |  |
| 1                | 0      | LS (low-speed main) mode        | 1 MHz to 8 MHz      | 1.8 V to 5.5 V |  |  |  |
| 1                | 1      | HS (high-speed main)            | 1 MHz to 16 MHz     | 2.4 V to 5.5 V |  |  |  |
|                  |        | mode                            | 1 MHz to 32 MHz     | 2.7 V to 5.5 V |  |  |  |
| Other than above |        | Setting prohibited              |                     |                |  |  |  |

### Bits 3 to 0

| FRQSEL3          | FRQSEL2 | FRQSEL1 | FRQSEL0            | Frequency of the high-speed on-chip oscillator |
|------------------|---------|---------|--------------------|------------------------------------------------|
| 1                | 0       | 0       | 0                  | 32 MHz                                         |
| 0                | 0       | 0       | 0                  | 24 MHz                                         |
| 1                | 0       | 0       | 1                  | 16 MHz                                         |
| 0                | 0       | 0       | 1                  | 12 MHz                                         |
| 1                | 0       | 1       | 0                  | 8 MHz                                          |
| 1                | 0       | 1       | 1                  | 4 MHz                                          |
| 1                | 1       | 0       | 1                  | 1 MHz                                          |
| Other than above |         |         | Setting prohibited |                                                |

Note: Set the same value in 000C2H and 010C2H when the boot swap operation is used because 000C2H is replaced by 010C2H.

# 5.7.1 Initialization Function

Figure 5.2 shows the flowchart for the initialization function.



Figure 5.2 Initialization Function

# 5.7.2 System Initialization Function

Figure 5.3 shows the flowchart for the system initialization function.



Figure 5.3 System Initialization Function

# 5.7.3 I/O Port Setup

Figure 5.4 shows the flowchart for setting up the I/O ports.



Figure 5.4 I/O Port Setup

Note: Refer to the section entitled "Flowcharts" in RL78/G13 Initialization Application Note (R01AN2575E) for the configuration of the unused ports.

Caution: Provide proper treatment for unused pins so that their electrical specifications are met. Connect each of any unused input-only ports to  $V_{DD}$  or  $V_{SS}$  via a separate resistor.

# Setting up the LED0 to LED2 Pins

- Port register 1 (P1)
- Port mode register 1 (PM1) Select the I/O mode and output level of the ports for LED0 to LED2.

# Symbol: P1

|   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---|-----|-----|-----|-----|-----|-----|-----|-----|
|   | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 |
| ĺ | Х   | Х   | Х   | Х   | Х   | 1   | 1   | 1   |

### Bit 2

| 1   | Output 1                                     |
|-----|----------------------------------------------|
| 0   | Output 0                                     |
| P12 | P12 pin output data control (in output mode) |

### Bit 1

| P11 | P11 pin output data control (in output mode) |
|-----|----------------------------------------------|
| 0   | Output 0                                     |
| 1   | Output 1                                     |

### Bit 0

| P10 | P10 pin output data control (in output mode) |
|-----|----------------------------------------------|
| 0   | Output 0                                     |
| 1   | Output 1                                     |

# Symbol: PM1

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| PM17 | PM16 | PM15 | PM14 | PM13 | PM12 | PM11 | PM10 |
| Х    | Х    | Х    | Х    | Х    | 0    | 0    | 0    |

# Bit 2

| PM12 | P12 pin I/O mode selection     |
|------|--------------------------------|
| 0    | Output mode (output buffer on) |
| 1    | Input mode (output buffer off) |

# Bit 1

| PM11 | P11 pin I/O mode selection     |
|------|--------------------------------|
| 0    | Output mode (output buffer on) |
| 1    | Input mode (output buffer off) |

# Bit 0

| PM10 | P10 pin I/O mode selection     |
|------|--------------------------------|
| 0    | Output mode (output buffer on) |
| 1    | Input mode (output buffer off) |

# 5.7.4 CPU Clock Setup

Figure 5.5 shows the flowchart for setting up the CPU clock.



Figure 5.5 CPU Clock Setup

### Setting up the clock operation mode

• Clock operation mode control register (CMC)

High-speed system clock pin operation mode: Input port mode Subsystem clock pin operation mode: XT1 oscillation mode

XT1 oscillator oscillation mode: Ultra-low power consumption oscillation

### Symbol: CMC

| 7     | 6      | 5      | 4       | 3 | 2      | 1      | 0    |
|-------|--------|--------|---------|---|--------|--------|------|
| EXCLK | OSCSEL | EXCLKS | OSCSELS | 0 | AMPHS1 | AMPHS0 | AMPH |
| 0     | 0      | 0      | 1       | 0 | 1      | 0      | 0    |

#### Bits 7 and 6

| EXCLK | OSCSEL | High-speed system clock pin operation mode | X1/P121 pin                          | X2/EXCLK/P122 pin    |  |
|-------|--------|--------------------------------------------|--------------------------------------|----------------------|--|
| 0     | 0      | Input port mode                            | Input port                           |                      |  |
| 0     | 1      | X1 oscillation mode                        | Crystal/ceramic resonator connection |                      |  |
| 1     | 0      | Input port mode                            | Input port                           |                      |  |
| 1     | 1      | External clock input mode                  | Input port                           | External clock input |  |

#### Bits 5 and 4

| EXCLKS | OSCSELS | Subsystem clock pin operation mode | XT1/P123 pin XT2/EXCLKS/P124 pin |                      |  |
|--------|---------|------------------------------------|----------------------------------|----------------------|--|
| 0      | 0       | Input port mode                    | Input port                       |                      |  |
| 0      | 1       | XT1 oscillation mode               | Crystal resonator connection     |                      |  |
| 1      | 0       | Input port mode                    | Input port                       |                      |  |
| 1      | 1       | External clock input mode          | Input port                       | External clock input |  |

### Bits 2 and 1

| AMPHS1 | AMPHS0 | XT1 oscillator oscillation mode select Note |                            |  |  |  |
|--------|--------|---------------------------------------------|----------------------------|--|--|--|
| 0      | 0      | Low power consumption oscillation (default) | Oscillation margin: Medium |  |  |  |
| 0      | 1      | Normal oscillation                          | Oscillation margin: Large  |  |  |  |
| 1      | ()     | Ultra-low power consumption oscillation     | Oscillation margin: Small  |  |  |  |
| 1      | 1      | Setting prohibited                          |                            |  |  |  |

Note: As the XT oscillator becomes oscillation mode with lower power consumption, its oscillation margin becomes smaller.

# Controlling the operation of the clocks

Clock operation status control register (CSC)
 High-speed system clock operation control: Stopped
 Subsystem clock operation control: Stopped
 High-speed on-chip oscillator clock operation control: Operating

### Symbol: CSC

| 7     | 6      | 5 | 4 | 3 | 2 | 1 | 0       |
|-------|--------|---|---|---|---|---|---------|
| MSTOP | XTSTOP | 0 | 0 | 0 | 0 | 0 | HIOSTOP |
| 1     | 1      | 0 | 0 | 0 | 0 | 0 | 0       |

#### Bit 7

|       | High-speed system clock operation control |                                          |                 |  |  |  |
|-------|-------------------------------------------|------------------------------------------|-----------------|--|--|--|
| MSTOP | X1 oscillation mode                       | External clock input mode                | Input port mode |  |  |  |
| 0     | X1 oscillator operating                   | External clock from EXCLK pin is valid   | Innut nort      |  |  |  |
| 1     | X1 oscillator stopped                     | External clock from EXCLK pin is invalid | Input port      |  |  |  |

#### Bit 6

|        | Subsystem clock operation control |                                           |                 |  |  |  |
|--------|-----------------------------------|-------------------------------------------|-----------------|--|--|--|
| XTSTOP | X1 oscillation mode               | External clock input mode                 | Input port mode |  |  |  |
| 0      | X1 oscillator operating           | External clock from EXCLKS pin is valid   | Input nort      |  |  |  |
| 1      | XT1 oscillator stopped            | External clock from EXCLKS pin is invalid | Input port      |  |  |  |

# Bit 0

| HIOSTOP | High-speed on-chip oscillator clock operation control |
|---------|-------------------------------------------------------|
| 0       | High-speed on-chip oscillator operating               |
| 1       | High-speed on-chip oscillator stopped                 |

### Controlling the operation speed mode

• Operation speed mode control register (OSMC)

Setting in STOP mode or HALT mode while subsystem clock is selected as CPU clock

: Disables the supply of the subsystem clock to the peripheral hardware.

Operating clock for the real-time clock and 12-bit interval timer

: Subsystem clock

### Symbol: OSMC

| 7      | 6 | 5 | 4     | 3 | 2 | 1 | 0 |
|--------|---|---|-------|---|---|---|---|
| RTCLPC | 0 | 0 | WUTMM | 0 | 0 | 0 | 0 |
|        |   |   | CK0   |   |   |   |   |
| 1      | 0 | 0 | 0     | 0 | 0 | 0 | 0 |

#### Bit 7

| RTCLPC | Setting in STOP mode or HALT mode while subsystem clock is selected as CPU clock                             |
|--------|--------------------------------------------------------------------------------------------------------------|
| 0      | Enables supply of subsystem clock to peripheral functions                                                    |
| 1      | Stops supply of subsystem clock to peripheral functions other than real-time clock and 12-bit interval timer |

#### Bit 4

| WUTMMCK0 | Selection of operation clock for real-time clock and 12-bit interval timer |
|----------|----------------------------------------------------------------------------|
| 0        | Subsystem clock                                                            |
| 1        | Low-speed on-chip oscillator clock                                         |

Caution: The OSMC register is intended to be used to reduce power consumption by reducing the operating current of the device in the STOP and HALT modes while the subsystem clock is selected as CPU clock. For details on the register setup procedures, refer to RL78/G13 User's Manual: Hardware.

Setting up the CPU/peripheral hardware clock (f<sub>CLK</sub>)

• System clock control register (CKC) f<sub>CLK</sub> initial value: High-speed on-chip oscillator clock (f<sub>IH</sub>)

# Symbol: CKC

| 7   | 6   | 5   | 4    | 3 | 2 | 1 | 0 |
|-----|-----|-----|------|---|---|---|---|
| CLS | CSS | MCS | MCM0 | 0 | 0 | 0 | 0 |
| 0   | 0   | 0   | 0    | 0 | 0 | 0 | 0 |

#### Bit 6

| CSS | Selection of CPU/peripheral hardware clock (fclk) |  |  |  |  |  |
|-----|---------------------------------------------------|--|--|--|--|--|
| 0   | Main system clock (f <sub>MAIN</sub> )            |  |  |  |  |  |
| 1   | Subsystem clock (f <sub>SUB</sub> )               |  |  |  |  |  |

# Bit 4

| МСМ0 | Main system clock (f <sub>MAIN</sub> ) operation control                                             |
|------|------------------------------------------------------------------------------------------------------|
| 0    | Selects the high-speed on-chip oscillator clock ( $f_{IH}$ ) as the main system clock ( $f_{MAIN}$ ) |
| 1    | Selects the high-speed system clock ( $f_{MX}$ ) as the main system clock ( $f_{MAIN}$ ).            |

#### 5.7.5 **INTPO** Initialization

Figure 5.6 shows the flowchart for initializing INTP0.



Figure 5.6 **INTPO Initialization** 

Setting up the INTP0 pin edge detection

- External interrupt rising edge enable register (EGP0)
- External interrupt falling edge enable register (EGN0) Enable edge of INTP0: Falling edge

Symbol: EGP0



Symbol: EGN0



Bit 0

| EGP0 | EGN0 | INTP0 pin enable edge selection |
|------|------|---------------------------------|
| 0    | 0    | Edge detection disabled         |
| 0    | 1    | Falling edge                    |
| 1    | 0    | Rising edge                     |
| 1    | 1    | Both rising and falling edges   |

# 5.7.6 Main Processing

Figures 5.7 to 5.9 show the flowcharts for main processing.



Figure 5.7 Main Processing (1/3)

Note: The switch input is checked by examining the INTP0 interrupt request flag (PIF0).



Figure 5.7 Main Processing (2/3)

Notes: 1. The HALT and STOP modes are exited by a switch input (occurrence of an INTP0 interrupt).

2. The switch input is checked by examining the INTP0 interrupt request flag (PIF0).



Figure 5.7 Main Processing (3/3)

Notes: The main processing checks a switch input again in about 10 ms after the occurrence of an INTP0 interrupt to avoid chattering. The switch input in this case is checked by examining the level of the input signal at the P137 pin.

# 5.7.7 Main initializes settings

Figure 5.10 shows the flowchart for the main initializes settings.



Figure 5.10 Main initializes settings

# 5.7.8 INTP0 Interrupt Enable Processing

Figure 5.11 shows the flowchart for the INTP0 interrupt enable processing.



Figure 5.11 INTP0 Interrupt Enable Processing

# Setting INTP0 interrupt

- Interrupt request flag register (IF0L) Clears interrupt request flag.
- Interrupt mask flag register (MK0L) Clears interrupt mask.

Symbol: IF0L

| 7    | 6    | 5    | 4    | 3    | 2    | 1     | 0      |
|------|------|------|------|------|------|-------|--------|
| PIF5 | PIF4 | PIF3 | PIF2 | PIF1 | PIF0 | LVIIF | WDTIIF |
| Х    | Х    | Х    | Х    | Х    | 0    | Х     | Х      |

Bit 2

| PIF0 | Interrupt request flag                                          |  |  |  |  |  |
|------|-----------------------------------------------------------------|--|--|--|--|--|
| 0    | No interrupt request signal is generated                        |  |  |  |  |  |
| 1    | Interrupt request signal is generated, interrupt request status |  |  |  |  |  |

Symbol: MK0L

|   | 7    | 6    | 5    | 4    | 3    | 2    | 1     | 0      |
|---|------|------|------|------|------|------|-------|--------|
| I | PMK5 | PMK4 | PMK3 | PMK2 | PMK1 | PMK0 | LVIMK | WDTIMK |
| ſ | Х    | Х    | Х    | Х    | Х    | 0    | Х     | Х      |

Bit 2

| PMK0 | Interrupt processing control  |
|------|-------------------------------|
| 0    | Interrupt processing enabled  |
| 1    | Interrupt processing disabled |

# 5.7.9 CPU/Peripheral Hardware Clock Switch Processing

Figures 5.12 and 5.13 show the flowcharts for the CPU/peripheral hardware clock processing.



Figure 5.12 CPU/Peripheral Hardware Clock Switch Processing (1/2)



Figure 5.13 CPU/Peripheral Hardware Clock Switch Processing (2/2)

Setting the CPU/peripheral hardware clock ( $f_{\text{CLK}}$ ) and checking its status

• System clock control register (CKC) Selects f<sub>CLK</sub> and checks its status.

### Symbol: CKC

| 7        | 6   | 5        | 4    | 3 | 2 | 1 | 0 |
|----------|-----|----------|------|---|---|---|---|
| CLS Note | CSS | MCS Note | MCM0 | 0 | 0 | 0 | 0 |
| 0/1      | 0/1 | 0        | 0    | 0 | 0 | 0 | 0 |

#### Bit 7

| CLS Note | Status of CPU/peripheral hardware clock (fclk) |  |  |  |  |
|----------|------------------------------------------------|--|--|--|--|
| 0        | Main system clock (f <sub>MAIN</sub> )         |  |  |  |  |
| 1        | Subsystem clock (fsub)                         |  |  |  |  |

### Bit 6

| CSS | Selection of CPU/peripheral hardware clock (fclk) |
|-----|---------------------------------------------------|
| 0   | Main system clock (f <sub>MAIN</sub> )            |
| 1   | Subsystem clock (f <sub>SUB</sub> )               |

Note: Bits 7 and 5 are read-only.

Checking the clocks and setting up their operation modes

Clock operation status control register (CSC)
 Checks operating status of the clock designated as the CPU/peripheral hardware clock (f<sub>CLK</sub>) and sets its operating mode.

### Symbol: CSC

| 7     | 6      | 5 | 4 | 3 | 2 | 1 | 0       |
|-------|--------|---|---|---|---|---|---------|
| MSTOP | XTSTOP | 0 | 0 | 0 | 0 | 0 | HIOSTOP |
| 1     | 0/1    | 0 | 0 | 0 | 0 | 0 | 0/1     |

#### Bit 6

|        | Subsystem clock operation control |                                           |                 |  |  |  |
|--------|-----------------------------------|-------------------------------------------|-----------------|--|--|--|
| XTSTOP | XT1 oscillation mode              | External clock input mode                 | Input port mode |  |  |  |
| 0      | XT1 oscillator operating          | External clock from EXCLKS pin is valid   | Input nort      |  |  |  |
| 1      | XT1 oscillator<br>stopped         | External clock from EXCLKS pin is invalid | Input port      |  |  |  |

#### Bit 0

| HIOSTOP | High-speed on-chip oscillator clock operation control |  |  |
|---------|-------------------------------------------------------|--|--|
| 0       | High-speed on-chip oscillator operating               |  |  |
| 1       | High-speed on-chip oscillator stopped                 |  |  |

# 6. Sample Code

The sample code is available on the Renesas Electronics Website.

#### 7. Documents for Reference

RL78/G13 User's Manual: Hardware (R01UH0146E)

RL78 Family User's Manual: Software (R01US0015E)

(The latest versions of the documents are available on the Renesas Electronics Website.)

Technical Updates/Technical Brochures

(The latest versions of the documents are available on the Renesas Electronics Website.)

# **Website and Support**

Renesas Electronics Website

http://www.renesas.com/index.jsp

#### Inquiries

• http://www.renesas.com/contact/

| Revision Record | RL78/G13 Low-power Consumption Operation CC-RL |
|-----------------|------------------------------------------------|
|-----------------|------------------------------------------------|

| Rev. | Date          | Description |                                        |  |
|------|---------------|-------------|----------------------------------------|--|
|      |               | Page        | Summary                                |  |
| 1.00 | Jun. 01, 2015 | _           | First edition issued                   |  |
| 2.00 | Aug. 20, 2015 | 14          | Table 2.1: Added e <sup>2</sup> Studio |  |

All trademarks and registered trademarks are the property of their respective owners.

### General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual

34 The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- 3/4 The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.
  In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

3/4 The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

### 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

34 The characteristics of Microprocessing unit or Microcontroller unit products in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc
  - Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.
- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



# **SALES OFFICES**

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: 486-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2865-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 TE: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.
Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd.
No.777C, 100 Feet Road, HALII Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141