

## RL78/G13, 78K0/Kx2

Migration Guide from 78K0 to RL78: 8-Bit Timers H0 and H1 to Timer Array Unit

#### Introduction

This application note describes how to migrate the 8-bit timers H0 and H1 of the 78K0/Kx2 to the timer array unit (TAU) of the RL78/G13.

## **Target Device**

RL78/G13, 78K0/Kx2

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.

#### Contents

| 1.  | Functions of 8-Bit Timers H0 and H1 and Timer Array Unit        | 3  |
|-----|-----------------------------------------------------------------|----|
| 2.  | Differences between 8-Bit timers H0 and H1 and Timer Array Unit | 6  |
| 2.1 | Summary of Differences between Functions                        | 6  |
| 2.2 | Differences between Interval Timers                             | 7  |
| 2.3 | Differences between Square-Wave Output                          | 8  |
| 2.4 | Differences between PWM output                                  | 10 |
| 3.  | Sample Code for Timer Array Unit                                | 13 |
| 4.  | Documents for Reference                                         | 13 |
| Rev | vision History                                                  | 14 |

## 1. Functions of 8-Bit Timers H0 and H1 and Timer Array Unit

Table 1.1 shows the functions of the 8-Bit Timers H0 and H1, and Table 1.2 shows the functions of the timer array unit (TAU).

Table 1.1 Functions of 8-Bit Timers H0 and H1

| 機能                                                | 説明                                                                                                                                                                                 |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interval timer                                    | Each timer can be used as a reference timer for generating interrupts (INTTMHn) at fixed intervals.                                                                                |
| Square-wave output                                | Each timer outputs a square wave with a duty factor of 50% from the timer output pin (TOHn) by toggling the output signal at every occurrence of an INTTMHn interrupt.             |
| PWM output                                        | Pulse with an arbitrary duty and arbitrary cycle can be output.                                                                                                                    |
| Carrier generator operation (8-bit timer H1 only) | In carrier generator mode, the output of the 8-bit timer H1 carrier pulse is controlled by the 8-bit timer/event counter 51, and the carrier pulse is output from the TOH1 output. |

Table 1.2 Functions of Timer Array Unit

| Function                                             | Explanation                                                                                                                                                                                                                            |  |
|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Interval timer                                       | Each timer of a unit can be used as a reference timer that generates an interrupt (INTTMmn) at fixed intervals.                                                                                                                        |  |
| Square wave output                                   | A toggle operation is performed each time INTTMmn interrupt is generated and a square wave with a duty factor of 50% is output from a timer output pin (TOmn).                                                                         |  |
| External event counter                               | Each timer of a unit can be used as an event counter that generates an interrupt when the number of the valid edges of a signal input to the timer input pin (TImn) has reached a specific value.                                      |  |
| Divider                                              | A clock input from a timer input pin (TI00) is divided and output from an output pin (TO00).                                                                                                                                           |  |
| Input pulse interval measurement                     | Counting is started by the valid edge of a pulse signal input to a timer input pin (TImn). The count value of the timer is captured at the valid edge of the next pulse. In this way, the interval of the input pulse can be measured. |  |
| Measurement of high-/low-level width of input signal | Counting is started by a single edge of the signal input to the timer input pin (Tlmn), and the count value is captured at the other edge. In this way, the high-level or low-level width of the input signal can be measured.         |  |
| Delay counter                                        | Counting is started at the valid edge of the signal input to the timer input pin (TImn), and an interrupt is generated after any delay period.                                                                                         |  |
| One-shot pulse output                                | Two channels are used as a set to generate a one-shot pulse with a specified output timing and a specified pulse width.                                                                                                                |  |
| PWM output                                           | Two channels are used as a set to generate a pulse with a specified period and a specified duty factor.                                                                                                                                |  |
| Multiple PWM output                                  | By extending the PWM function and using one master channel and two or more slave channels, up to seven types of PWM signals that have a specific period and a specified duty factor can be generated.                                  |  |

Remark. For 78K0/Kx2, n = 0, 1

For RL78/G13, m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7)

The 8-bit timers H0 and H1 incorporated in the 78K0/Kx2 have two timer compare registers and one output pin per timer counter register.

Figure 1.1 shows a block diagram of the 8-Bit timers H0 and H1.



Figure 1.1 Block diagram of the 8-Bit timers H0 and H1

The timer array unit (TAU) incorporated in the RL78/G13 has eight 16-bit timers. Each 16-bit timer is called a channel and can be used as an independent timer. In addition, two or more channels can be combined to serve as a higher-accuracy timer.

Each channel has one timer counter register, one timer data register, one input pin, and one output pin.

Figure 1.2 shows a block diagram of the timer array unit (TAU).



Figure 1.2 Block Diagram of Timer Array Unit

Table 1.3 shows the TAU functions corresponding to the 8-bit timers H0 and H1.

The 8-bit timers H0 and H1 can implement various operations such as interval timer and square-wave output operations. The timer array unit (TAU) can implement the functions equivalent to those provided in the 8-bit timers H0 and H1 by using each channel independently or a combination of multiple channels simultaneously.

Table 1.3 Correspondence between Functions

| 78K0/Kx2                                   | RL78/G13                                                                                                                                                                                                                                                                             |                                                                     |  |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--|
| 8-Bit timers H0 and H1                     | Timer Array Unit (TAU)                                                                                                                                                                                                                                                               |                                                                     |  |
|                                            | Operation function                                                                                                                                                                                                                                                                   | Channel operation                                                   |  |
| Interval timer                             | Interval timer                                                                                                                                                                                                                                                                       | Independent                                                         |  |
| Square-wave output                         | Square-wave output Square wave output                                                                                                                                                                                                                                                |                                                                     |  |
| PWM output                                 | PWM                                                                                                                                                                                                                                                                                  |                                                                     |  |
| Carrier generator<br>(8-bit timer H1 only) | The waveform of a remote controller signal can be generated by using the PWM function (for example, operation with a carrier frequency of 38 kHz and duty factor of 1/3) and interval timer interrupts of the TAU with the settings of the timer output pins controlled by software. | Both independent<br>and simultaneous<br>operations used<br>together |  |

The interval timers of the 8-bit timers H0 and H1 correspond to the interval timer function of the TAU.

The square-wave output of the 8-bit timers H0 and H1 corresponds to the square-wave output function of the TAU.

The PWM output function of the 8-bit timers H0 and H1 corresponds to the PWM function of the TAU.

The waveform equivalent to the output signal of the carrier generator in the 8-bit timer H1 can be generated by the interval timer function and the PWM output function using the timer output enable register m (TOEm) and timer output register m (TOm) in the TAU. For example, set up the PWM function so that the remote controller carrier frequency is 38 kHz and the duty factor is 1/3. For the high-level output period of the remote controller signal, enable PWM output (TOEmn = 1). For the low-level output period of the remote controller signal, disable PWM output (TOEmn = 0) and then set the output from the TOmn pin to the low level. Use the interval timer to generate the timings for switching between the high-level and low-level periods of the remote controller signal.

## 2. Differences between 8-Bit timers H0 and H1 and Timer Array Unit

### 2.1 Summary of Differences between Functions

Table 2.1 summarizes the differences between the functions of the 8-Bit timers H0 and H1 and TAU.

Table 2.1 Summary of Differences between Functions

| Item                                    | 78K0/Kx2                                                                                                                            | RL78/G13                                                                                                                                                                                                                                                                                  |  |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 8-Bit timers H0 and H1                  |                                                                                                                                     | Timer Array Unit (TAU)                                                                                                                                                                                                                                                                    |  |
| Configuration                           | 8-bit timer                                                                                                                         | 16-bit timer (Note1)                                                                                                                                                                                                                                                                      |  |
| Count clock                             | 8-Bit timers H0:  fcnt = fprs, fprs/2, fprs/2², fprs/26, fprs/2¹0,                                                                  | fтськ (fськ to fськ/2 <sup>15</sup> ), fsuB <sup>(Note2)</sup> , fiь <sup>(Note2)</sup>                                                                                                                                                                                                   |  |
| Counter                                 | Hn register                                                                                                                         | TCRmn register                                                                                                                                                                                                                                                                            |  |
| Count setting value                     | CMP0n, CMP1n register                                                                                                               | TDRmn register                                                                                                                                                                                                                                                                            |  |
| Count Mode                              | Count up                                                                                                                            | Count up, Count down (Note3)                                                                                                                                                                                                                                                              |  |
| Operation Mode                          | <ul> <li>Interval timer</li> <li>Square-wave output</li> <li>PWM output</li> <li>Carrier generator (8-bit timer H1 only)</li> </ul> | Interval timer Square wave output External event counter Frequency divider (channel 0 of unit 0 only) Input pulse interval measurement Input signal high-/low-level width measurement Delay counter One-shot pulse output function (Note4) PWM output (Note4) Multiple PWM output (Note4) |  |
| Simultaneous channel operation function | Not applicable                                                                                                                      | Applicable (Note4)                                                                                                                                                                                                                                                                        |  |
| Timer input                             | None                                                                                                                                | TI00-TI07, TI10-TI17                                                                                                                                                                                                                                                                      |  |
| Timer output                            | TOHn                                                                                                                                | TO00-TO07, TO10-TO17                                                                                                                                                                                                                                                                      |  |

Note1. Channels 1 and 3 can be each used in 2-channel 8-bit timer configuration.

Note2. Channel 5 only

Note3. Depends on the mode.

Note4. Realized by combining master and slave channels.

Remarks 1. For 78K0/Kx2, n = 0, 1

For RL78/G13, m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7)

Remarks 2. Different products are provided with different functions. For details, refer to the appropriate user's manuals (hardware).

#### 2.2 Differences between Interval Timers

The interval timers of the 8-Bit timers H0 and H1 of the 78K0/Kx2 correspond to the interval timer of the TAU of the RL78/G13. Table 2.2 shows the differences between the interval timers.

Table 2.2 Differences between Interval Timers

| Item                                                                                                                                                                                 | 78K0/Kx2                                                                                                                              | RL78/G13                                                                                                                                                               |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                      | 8-Bit timers H0 and H1                                                                                                                | Timer Array Unit (TAU)                                                                                                                                                 |  |
| Count clock  8-Bit timers H0:  fcnt = fprs, fprs/2, fprs/2², fprs/2², fprs/2¹0, TM50 output  8-Bit timers H1:  fcnt = fprs, fprs/2², fprs/2⁴, fprs/2⁴, fprs/2¹2, frl, frl/2³, frl/2³ |                                                                                                                                       | f <sub>TCLK</sub> (f <sub>CLK</sub> ~ f <sub>CLK</sub> /2 <sup>15</sup> ), f <sub>SUB</sub> <sup>(Note)</sup> , f <sub>IL</sub> <sup>(Note)</sup>                      |  |
| Enable supplying the clock to the timer array unit                                                                                                                                   | None                                                                                                                                  | Setting the TAUmEN bit in the PER0 register to 1                                                                                                                       |  |
| Count mode                                                                                                                                                                           | Count up                                                                                                                              | Count down                                                                                                                                                             |  |
| Generation period of interrupt                                                                                                                                                       | (Set value of CMP0n + 1) / fcnt                                                                                                       | (Set value of TDRmn +1) ×Period of count clock                                                                                                                         |  |
| Interrupt occur timing                                                                                                                                                               | When the value of the 8-bit timer counter Hn matches the value of the CMP0n register, generates an interrupt request signal (INTTMHn) | When TCRmn reaches 0000H and then the next count clock pulse (fMCK) is generated     When count operation starts (only if MDmn0 bit in the TMRmn register is set to 1) |  |
| Starts count operation  Setting the TMHEn bit in the TMHMDn register to 1. The count clock starts counting no more than 1 clock after the operation is enabled.                      |                                                                                                                                       | Setting the TSmn bit in the TSm register to 1                                                                                                                          |  |
| Stops count operation                                                                                                                                                                | Setting the TMHEn bit in the TMHMDn register to 0                                                                                     | Setting the TTmn bit in the TTm register to 1                                                                                                                          |  |
| Counter value initialization timing                                                                                                                                                  | - When count operation stops - When an interrupt occurs                                                                               | - When count operation starts - When an interrupt occurs                                                                                                               |  |
| Acquires timer counter value                                                                                                                                                         | None                                                                                                                                  | Reading the TCRmn register                                                                                                                                             |  |

Note. Channel 5 only

Remarks 1. For 78K0/Kx2, n = 0, 1

For RL78/G13, m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7)

Remarks 2. Different products are provided with different functions. For details, refer to the appropriate user's manuals (hardware).

## 2.3 Differences between Square-Wave Output

The square-wave output of the 8-Bit timers H0 and H1 of the 78K0/Kx2 correspond to the square-wave output function of the TAU of the RL78/G13. Table 2.3 shows the differences between the square-wave output.

Table 2.3 Differences between Square-Wave Output

| Table 2.3 Differences between Square-Wave Output   |                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                |  |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Item                                               | 78K0/Kx2                                                                                                                                                                                                                                                                                      | RL78/G13                                                                                                                                                                                                                                                                       |  |
|                                                    | 8-Bit timers H0 and H1                                                                                                                                                                                                                                                                        | Timer Array Unit (TAU)                                                                                                                                                                                                                                                         |  |
| Count clock                                        | 8-Bit timers H0:  fcnt = fprs, fprs/2, fprs/2 <sup>2</sup> , fprs/2 <sup>6</sup> , fprs/2 <sup>10</sup> ,  TM50 output  8-Bit timers H1:  fcnt = fprs, fprs/2 <sup>2</sup> , fprs/2 <sup>4</sup> , fprs/2 <sup>6</sup> , fprs/2 <sup>12</sup> ,  frl, frl/2 <sup>7</sup> , frl/2 <sup>9</sup> | f <sub>TCLK</sub> (f <sub>CLK</sub> ∼ f <sub>CLK</sub> /2 <sup>15</sup> ), f <sub>SUB</sub> (Note1), f <sub>IL</sub> (Note1)                                                                                                                                                   |  |
| Enable supplying the clock to the timer array unit | None                                                                                                                                                                                                                                                                                          | Setting the TAUmEN bit in the PER0 register to 1                                                                                                                                                                                                                               |  |
| Count mode                                         | Count up                                                                                                                                                                                                                                                                                      | Count down                                                                                                                                                                                                                                                                     |  |
| Square wave frequency                              | Frequency of count clock / { (Set value of CMP0n+1) x 2}                                                                                                                                                                                                                                      | Frequency of count clock / { (Set value of TDRmn+1) x 2 }                                                                                                                                                                                                                      |  |
| Interrupt occur timing                             | When the 8-bit timer counter Hn value matches the CMP0n register value and then the next count clock pulse is generated                                                                                                                                                                       | - When TCRmn reaches 0000H and then the next count clock pulse (fMCK) is generated - When count operation starts (only if MDmn0 bit in TMRmn register is set to 1)                                                                                                             |  |
| Starts count operation                             | Setting the TMHEn bit in the TMHMDn register to 1. (The count clock starts counting no more than 1 clock after the operation is enabled.)                                                                                                                                                     | Setting the TSmn bit in the TSm register to 1                                                                                                                                                                                                                                  |  |
| Stops count operation                              | Setting the TMHEn bit in the TMHMDn register to 0.                                                                                                                                                                                                                                            | Setting the TTmn bit in the TTm register to 1                                                                                                                                                                                                                                  |  |
| Counter value                                      | - When count operation stops                                                                                                                                                                                                                                                                  | - When count operation starts                                                                                                                                                                                                                                                  |  |
| initialization timing                              | - When an interrupt occurs                                                                                                                                                                                                                                                                    | - When an interrupt occurs                                                                                                                                                                                                                                                     |  |
| Acquires timer counter value                       | None                                                                                                                                                                                                                                                                                          | Reading the TCRmn register                                                                                                                                                                                                                                                     |  |
| Output level when timer output is disabled         | Fixed to low (TOE0n = 0).  Can also be fixed to high by setting 1 to the port latch of the multiplexed pin. Set 0 to the above latch at the start of timer output.                                                                                                                            | TOmn bit setting in the TOm register.  Valid only when TOEmn = 0.                                                                                                                                                                                                              |  |
| Output level when timer operation starts           | TOLEVn bit setting in the TMHMDn register.  Output level is inverted upon match between the 8-bit timer counter Hn value and CMP0n register value.  Valid only when PM15 = P15 = 0, and PM16 = P16 = 0.                                                                                       | TOmn bit setting in the TOm register after port output is enabled.  When MDmn0 = 1, output level is inverted after timer operation starts.  When MDmn0 = 0, output level is not inverted after timer operation starts.  Valid only when PMxx = Pxx = 0, and PMCxx = 0. (Note2) |  |
| Output pin                                         | TOHn pin                                                                                                                                                                                                                                                                                      | TOmn pin                                                                                                                                                                                                                                                                       |  |

(Notes and Remarks are listed on the next page.)

Note1. Channel 5 only

Note2. Refer to tables, Setting Examples of Registers and Output Latches When Using Alternate Function, in the RL78/G13 User's Manual: Hardware.

Remarks 1. For 78K0/Kx2, n = 0, 1For RL78/G13, m: Unit number (m = 0, 1), n: Channel number (n = 0 to 7)

Remarks2. Different products are provided with different functions. For details, refer to the appropriate user's manuals (hardware).

## 2.4 Differences between PWM output

The PWM output of the 8-Bit timers H0 and H1 of the 78K0/Kx2 corresponds to the PWM function of the TAU of the RL78/G13.

Table 2.4 and Table 2.5 shows the differences between the PWM output.

Table 2.4 Differences between PWM output (1/2)

| Item                                               | 78K0/Kx2                                                                                                                                                                                                                                                                                                           | RL78/G13                                                                                                                                                                                                                         |
|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8-Bit timers H0 and H1                             |                                                                                                                                                                                                                                                                                                                    | Timer Array Unit (TAU)                                                                                                                                                                                                           |
| Count clock                                        | 8-Bit timers H0:                                                                                                                                                                                                                                                                                                   | ftclk (fclk to fclk/2 <sup>15</sup> ), fsub (Note1), fil (Note1)                                                                                                                                                                 |
| Count clock                                        | fcnt = fprs, fprs/2, fprs/2 <sup>2</sup> , fprs/2 <sup>6</sup> , fprs/2 <sup>10</sup> , TM50 output  8-Bit timers H1: fcnt = fprs, fprs/2 <sup>2</sup> , fprs/2 <sup>4</sup> , fprs/2 <sup>6</sup> , fprs/2 <sup>12</sup> ,                                                                                        | TICLE (ICLE TO ICLE/2 ), ISUB , IIL ,                                                                                                                                                                                            |
|                                                    | f <sub>RL</sub> , f <sub>RL</sub> /2 <sup>7</sup> , f <sub>RL</sub> /2 <sup>9</sup>                                                                                                                                                                                                                                |                                                                                                                                                                                                                                  |
| Enable supplying the clock to the timer array unit | None                                                                                                                                                                                                                                                                                                               | Setting the TAUmEN bit in the PER0 register to 1                                                                                                                                                                                 |
| Count mode                                         | Count up                                                                                                                                                                                                                                                                                                           | Count down                                                                                                                                                                                                                       |
| Period of output                                   | Period of count clock ×                                                                                                                                                                                                                                                                                            | Period of count clock ×                                                                                                                                                                                                          |
| waveform (Note2) (Note3)                           | (Set value of CMP0n +1)                                                                                                                                                                                                                                                                                            | {Set value of TDRmn (Master) + 1}                                                                                                                                                                                                |
| High-level width of                                | - When TOLEVn = 0                                                                                                                                                                                                                                                                                                  | - When TOLm = 0 (active high)                                                                                                                                                                                                    |
| output waveform (Note4)                            | Period of count clock ×                                                                                                                                                                                                                                                                                            | Period of count clock × {Set value of                                                                                                                                                                                            |
|                                                    | (set value of CR01n register + 1)                                                                                                                                                                                                                                                                                  | TDRmp (Slave)}                                                                                                                                                                                                                   |
|                                                    | - When TOLEVn = 1                                                                                                                                                                                                                                                                                                  | - When TOLm = 1 (active low)                                                                                                                                                                                                     |
|                                                    | Period of count clock ×                                                                                                                                                                                                                                                                                            | Period of count clock × [ {Set value of                                                                                                                                                                                          |
|                                                    | {(set value of CR00n register) - (set value of CR01n register)}                                                                                                                                                                                                                                                    | TDRmn (Master) + 1} - {Set value of TDRmp (Slave)}]                                                                                                                                                                              |
| Interrupt occur timing                             | When the 8-bit timer counter Hn value matches the CMP0n register value and then the next count clock pulse is generated                                                                                                                                                                                            | - When count operation starts (master) - When TCRmn reaches 0000H and then the next count clock pulse (fMCK) is generated (master) - When TCRmp reaches 0000H and then the next count clock pulse (fMCK) is generated (slave)    |
| Compare register update timing (software)          | When INTMHn is generated                                                                                                                                                                                                                                                                                           | When INTTMmn is generated by master channel                                                                                                                                                                                      |
| Compare register setting                           | CMP1n setting is changed only when the high-level width is to be changed.  However, this takes a duration of three operating clock cycles (signal selected by the CKSn2 to CKSn0 bits of the TMHMDn register) from when the value of the CMP1n register is changed until the value is transferred to the register. | <ul> <li>TDRmn (master) setting is changed only when the period is to be changed.</li> <li>TDRmp (slave) setting is changed only when the high-level width (TOLm = 0) or low-level width (TOLm = 1) is to be changed.</li> </ul> |

(Notes and Remarks are listed on the next page.)

Note1. Channel 5 only

Note2. The 78K0/Kx2 outputs an inactive level after counting begins and until a count clock pulse is applied after the value of the 8-bit timer counter Hn matches the value of the compare register 0n (CMP0n).

Note3. Rewriting the CMP0n register during timer operation is prohibited.

Note4. 00H≦CMP1n < CMP0n ≦FFH

Remarks1. For 78K0/Kx2, n = 0, 1

For RL78/G13, m: Unit number (m = 0, 1), n: Channel number (n = 0, 2, 4, 6)

p: Slave channel number (n \leq 7)

Remarks2. Different products are provided with different functions. For details, refer to the appropriate user's manuals (hardware).

Table 2.5 Differences between PWM output (2/2)

| Item                                                                      | 78K0/Kx2                                                           | RL78/G13                                                   |
|---------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------|
| 8-Bit timers H0 and H1                                                    |                                                                    | Timer Array Unit (TAU)                                     |
| Starts count operation Setting the TMHEn bit in the TMHMDn register to 1. |                                                                    | Setting the TSmn bit in the TSm register to 1              |
| Stops count operation                                                     | Setting the TMHEn bit in the TMHMDn register to 0.                 | Setting the TTmn bit in the TTm register to 1              |
| Acquires timer counter                                                    | None                                                               | Reading the TCRmn register                                 |
| value                                                                     |                                                                    | Reading the TCRmp register                                 |
| Output level when timer                                                   | Fixed to low (TOE0n = 0).                                          | TOmn bit setting in the TOm register.                      |
| output is disabled                                                        | Can also be fixed to high by setting 1 to the                      | Valid only when TOEmn = 0.                                 |
|                                                                           | port latch of the multiplexed pin. Set 0 to the                    |                                                            |
|                                                                           | above latch at the start of timer output.                          |                                                            |
| Output level when timer                                                   | TOLEVn bit setting in the TMHMDn                                   | TOmn bit setting in the TOm register after                 |
| operation starts                                                          | register.                                                          | port output is enabled.                                    |
|                                                                           | Output level is inverted upon match                                | When MDmn0 = 1,                                            |
|                                                                           | between the 8-bit timer counter Hn value and CMP0n register value. | output level is inverted after timer operation starts.     |
|                                                                           | Valid only when PM15 = P15 = 0, and                                | When MDmn0 = 0,                                            |
|                                                                           | PM16 = P16 = 0.                                                    | output level is not inverted after timer operation starts. |
|                                                                           |                                                                    | Valid only when PMxx = Pxx =0, and PMCxx = 0. (Note)       |
| Output pin                                                                | TOHn pin                                                           | TOmp pin                                                   |

Note. Refer to tables, Setting Examples of Registers and Output Latches When Using Alternate Function, in the RL78/G13 User's Manual: Hardware.

Remarks1. For 78K0/Kx2, n=0, 1For RL78/G13, m: Unit number (m = 0, 1), n: Channel number (n = 0, 2, 4, 6)

p: Slave channel number (n < p ≤ 7)

Remarks2. Different products are provided with different functions. For details, refer to the appropriate user's manuals (hardware).

#### 3. Sample Code for Timer Array Unit

The sample code for the timer array unit is explained in the following application notes.

- RL78/G13 Timer Array Unit (Interval Timer) CC-RL (R01AN2576)
- RL78/G13 Timer Array Unit (PWM Output) CC-RL (R01AN2589)

#### 4. Documents for Reference

User's Manual:

- RL78/G13 User's Manual: Hardware (R01UH0146)
- 78K0/Kx2 User's Manual: Hardware (R01UH0008)

The latest versions can be downloaded from the Renesas Electronics website.

Technical Update/Technical News:

The latest information can be downloaded from the Renesas Electronics website.



## **Revision History**

|      |               | Description |                      |
|------|---------------|-------------|----------------------|
| Rev. | Date          | Page        | Summary              |
| 1.00 | Mar. 29, 2019 | -           | First edition issued |
|      |               |             |                      |

# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

- 6. Voltage application waveform at input pin
  - Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).
- 7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not quaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights,
  or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this
  document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/