

# R8C/38C Group

Timer RG Timer Mode (Periodic Timer)

REJ05B1155-0110 Rev.1.10 Mar. 10, 2011

#### 1. Abstract

This document describes the setting method and an application example for the periodic timer using timer mode (output compare function) in timer RG.

### 2. Introduction

The application example described in this document applies to the following MCU:

• MCU: R8C/38C Group

This application note can be used with other R8C Family MCUs which have the same special function registers (SFRs) as the above group. Check the manual for any modifications to functions. Careful evaluation is recommended before using the program described in this application note.

## 3. Application Example

### 3.1 Program Outline

When the values of the timer RG counter (TRG) and timer RG general register A (TRGGRA) match (compare match), an interrupt is generated in a 1 ms period. When an interrupt is generated, the interrupt counter increments by one.

#### Main settings

- The TRG register is cleared by a compare match with the TRGGRA register.
- P5\_6/TRGIOA pin output from a compare match is disabled.
- Timer RG general resister C (TRGGRC) is not used as a buffer register for the TRGGRA register.

#### Formula for setting time

```
1 ms = 1 ÷ fOCO40M × (TRGGRA register value + 1)
= 1 ÷ 40 MHz × (39999 + 1)
= 25 ns × 40000
```

Figure 3.1 shows the block diagram and Figure 3.2 shows the timing chart.



Figure 3.1 Block Diagram



Figure 3.2 Timing Chart

## 3.2 Memory

Table 3.1 Memory

| Memory                  | Size      | Remarks                        |
|-------------------------|-----------|--------------------------------|
| ROM                     | 213 bytes | In the rej05b1155_src.c module |
| RAM                     | 2 bytes   | In the rej05b1155_src.c module |
| Maximum user stack      | 10 bytes  |                                |
| Maximum interrupt stack | 19 bytes  |                                |

Memory size varies depending on the C compiler version and compile options.

The above applies to the following conditions:

C compiler: M16C Series, R8C Family C Compiler V.5.45 Release 01

Compile option: -c -finfo -dir "\$(CONFIGDIR)" -R8C

### 4. Software Outline

This section shows the initial setting procedures and values to set the example described in section **3. Application Example**. Refer to the latest **R8C/38C Group hardware user's manual** for details on individual registers.

The  $\times$  in the register's Setting Value represents bits not used in this application, blank spaces represent bits that do not change, and the dash represents reserved bits or bits that have nothing assigned.

### 4.1 Function Tables

| Declaration       | void mcu_init(void)  |                                                          |          |  |  |  |  |  |
|-------------------|----------------------|----------------------------------------------------------|----------|--|--|--|--|--|
| Outline           | System clock setting | System clock setting                                     |          |  |  |  |  |  |
| Argument          | Argument name        |                                                          | Meaning  |  |  |  |  |  |
| Argument          | None                 |                                                          | _        |  |  |  |  |  |
| Variable (global) | Variable name        |                                                          | Contents |  |  |  |  |  |
| Variable (global) | None                 |                                                          | _        |  |  |  |  |  |
| Returned value    | Туре                 | Value                                                    | Meaning  |  |  |  |  |  |
| ixeturried value  | None —               |                                                          | _        |  |  |  |  |  |
| Function          | The system clock (h  | The system clock (high-speed on-chip oscillator) is set. |          |  |  |  |  |  |

| Declaration       | void timer_rg_init(void) |                                                       |          |  |  |  |  |
|-------------------|--------------------------|-------------------------------------------------------|----------|--|--|--|--|
| Outline           | Timer RG associate       | d SFR setting                                         |          |  |  |  |  |
| Argument          | Argument name            |                                                       | Meaning  |  |  |  |  |
| Aigument          | None                     |                                                       | _        |  |  |  |  |
| Variable (global) | Variable name            |                                                       | Contents |  |  |  |  |
| Variable (global) | None                     |                                                       | _        |  |  |  |  |
| Returned value    | Туре                     | Value                                                 | Meaning  |  |  |  |  |
| Neturned value    | None                     | _                                                     | _        |  |  |  |  |
| Function          | The SFR register is      | he SFR register is set to use timer RG in timer mode. |          |  |  |  |  |

| Declaration       | void timer_rg_interrupt(void)                                                                                                                                       |       |          |  |  |  |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|--|--|--|--|
| Outline           | Timer RG interrup                                                                                                                                                   | ot    |          |  |  |  |  |
| Argument          | Argument name                                                                                                                                                       |       | Meaning  |  |  |  |  |
| Aigument          | None                                                                                                                                                                |       | <u> </u> |  |  |  |  |
| Variable (global) | Variable name                                                                                                                                                       |       | Contents |  |  |  |  |
| Variable (global) | None                                                                                                                                                                |       | _        |  |  |  |  |
| Returned value    | Туре                                                                                                                                                                | Value | Meaning  |  |  |  |  |
| Tretarried value  | None                                                                                                                                                                | _     | _        |  |  |  |  |
| Function          | An interrupt process in a 1 ms period which is generated by a compare match between the TRG register and the TRGGRA register. The interrupt counter increments by 1 |       |          |  |  |  |  |

### 4.2 Main Function

Flowchart



## 4.3 System Clock Setting

#### Flowchart



#### Register Setting

(1) Enable writing to registers CM0, CM1, CM3, OCD, FRA0, FRA1, FRA2, and FRA3.

### Protect Register (PRCR)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | _  | _  | _  | _  | Х  | Х  | Х  | 1  |

| Bit | Symbol | Bit Name      | Function                                                                                       | R/W |
|-----|--------|---------------|------------------------------------------------------------------------------------------------|-----|
| b0  | PRC0   | Protect bit 0 | Enables writing to registers CM0, CM1, CM3, OCD, FRA0, FRA1, FRA2, and FRA3.  1: Write enabled | R/W |

(2) Start the low-speed on-chip oscillator.

## System Clock Control Register 1 (CM1)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value |    |    | _  | 0  | Х  | Х  | Х  | Х  |

| Bi | t Sym | bol | Bit Name                              | Function                           | R/W |
|----|-------|-----|---------------------------------------|------------------------------------|-----|
| b4 | CM.   | 14  | Low-speed on-chip oscillator stop bit | 0: Low-speed on-chip oscillator on | R/W |

(3) Set the divide ratio of the high-speed on-chip oscillator.

### High-Speed On-Chip Oscillator Control Register 2 (FRA2)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | _  | _  | _  | _  | _  | 0  | 0  | 0  |

| Bit | Symbol | Bit Name                                              | Function                                                              | R/W |
|-----|--------|-------------------------------------------------------|-----------------------------------------------------------------------|-----|
| b0  | FRA20  |                                                       | Division selection These bits select the division ratio for the high- | R/W |
| b1  | FRA21  | High-speed on-chip oscillator frequency switching bit | speed on-chip oscillator clock.                                       | R/W |
| b2  | FRA22  |                                                       | b2 b1 b0<br>0 0 0: Divide-by-2 mode                                   | R/W |

(4) Start the high-speed on-chip oscillator.

## High-Speed On-Chip Oscillator Control Register 0 (FRA0)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | _  | _  | _  | _  | Х  | _  |    | 1  |

| Bit | Symbol | Bit Name                                 | Function                            | R/W |
|-----|--------|------------------------------------------|-------------------------------------|-----|
| b0  | FRA00  | High-speed on-chip oscillator enable bit | 1: High-speed on-chip oscillator on | R/W |

(5) Wait until oscillation stabilizes.

(6) Select the high-speed on-chip oscillator.

### High-Speed On-Chip Oscillator Control Register 0 (FRA0)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | _  | _  | _  | _  | Х  | _  | 1  |    |

| Bit | Symbol | Bit Name                                 | Function                                  | R/W |
|-----|--------|------------------------------------------|-------------------------------------------|-----|
| b1  | FRA01  | High-speed on-chip oscillator select bit | 1: High-speed on-chip oscillator selected | R/W |

(7) Select the on-chip oscillator clock as the system clock.

### Oscillation Stop Detection Register (OCD)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | _  | _  | _  | _  | Х  | 1  | Х  | Х  |

| Ī | Bit | Symbol | Bit Name                | Function                             | R/W |
|---|-----|--------|-------------------------|--------------------------------------|-----|
| ſ | b2  | OCD2   | System clock select bit | 1: On-chip oscillator clock selected | R/W |

(8) Set system clock division select bit 1.

### System Clock Control Register 1 (CM1)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |  |
|---------------|----|----|----|----|----|----|----|----|--|
| Setting Value | 0  | 0  | 1  |    | Х  | Х  | Х  | Х  |  |

| Bit | Symbol | Bit Name                        | Function              | R/W |
|-----|--------|---------------------------------|-----------------------|-----|
| b6  | CM16   | CPU clock division select bit 1 | b7 b6                 | R/W |
| b7  | CM17   |                                 | 0 0: No division mode |     |

(9) Set system clock division select bit 0.

## System Clock Control Register 0 (CM0)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | Х  | 0  | Х  | Х  | Х  | Х  |    | _  |

|   | Bit | Symbol | Bit Name                        | Function                                      | R/W |
|---|-----|--------|---------------------------------|-----------------------------------------------|-----|
| I | b6  | CM06   | CPU clock division select bit 0 | 0: Bits CM16 and CM17 in CM1 register enabled | R/W |

REJ05B1155-0110 Rev.1.10 **Rev.1.10** Mar. 10, 2011

(10) Disable writing to registers CM0, CM1, CM3, OCD, FRA0, FRA1, FRA2, and FRA3.

## Protect Register (PRCR)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value |    | _  |    | _  | Х  | Х  | Х  | 0  |

| Ī | Bit | Symbol | Bit Name      | Function                                                                                        | R/W |
|---|-----|--------|---------------|-------------------------------------------------------------------------------------------------|-----|
|   | b0  | PRC0   | Protect bit 0 | Enables writing to registers CM0, CM1, CM3, OCD, FRA0, FRA1, FRA2, and FRA3.  0: Write disabled | R/W |

## 4.4 Timer RG Associated SFR Setting

#### Flowchart



### Register Setting

(1) Set the TIMSR register.

### Timer Pin Select Register (TIMSR)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | Х  | Х  | 0  | 0  |    | Х  | _  | Х  |

| Bit | Symbol    | Bit Name              | Function               | R/W |
|-----|-----------|-----------------------|------------------------|-----|
| b4  | TRGIOASEL | TRGIOA pin select bit | 0: TRGIOA pin not used | R/W |
| b5  | TRGIOBSEL | TRGIOB pin select bit | 0: TRGIOB pin not used | R/W |

#### (2) Set timer RG to active.

## Module Standby Control Register (MSTCR)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | _  | 0  | Х  | Х  | Х  | _  | _  | _  |

| Bit | Symbol | Bit Name             | Function  | R/W |
|-----|--------|----------------------|-----------|-----|
| b6  | MSTTRG | Timer RG standby bit | 0: Active | R/W |

### (3) Disable the timer RG interrupt.

### Interrupt Control Register (TRGIC)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |  |
|---------------|----|----|----|----|----|----|----|----|--|
| Setting Value | _  |    |    |    | 0  | 0  | 0  | 0  |  |

| Bit | Symbol | Bit Name                            | Function                                          | R/W |  |
|-----|--------|-------------------------------------|---------------------------------------------------|-----|--|
| b0  | ILVL0  |                                     |                                                   | R/W |  |
| b1  | ILVL1  | Interrupt priority level select bit | b2 b1 b0<br>  0 0 0: Level 0 (interrupt disabled) | R/W |  |
| b2  | ILVL2  |                                     | , ,                                               |     |  |
| b3  | IR     | Interrupt request bit               | 0: No interrupt requested                         | R/W |  |

### (4) Disable all interrupt sources for timer RG.

## Timer RG Interrupt Enable Register (TRGIER)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |   |
|---------------|----|----|----|----|----|----|----|----|---|
| Setting Value | _  | _  | _  | _  | 0  | 0  | 0  | 0  | Ì |

| Bit | Symbol       | Bit Name                                           | Function                           | R/W |
|-----|--------------|----------------------------------------------------|------------------------------------|-----|
| b0  |              | Input-capture/compare-match interrupt enable bit A | 0: Interrupt by IMFA flag disabled | R/W |
| b1  | 1 111/111-13 | Input-capture/compare-match interrupt enable bit B | 0: Interrupt by IMFB flag disabled | R/W |
| b2  | UDIE         | Underflow interrupt enable bit                     | 0: Interrupt by UDF flag disabled  | R/W |
| b3  | OVIE         | Overflow interrupt enable bit                      | 0: Interrupt by OVF flag disabled  | R/W |

RENESAS Mar. 10, 2011

## (5) Select the timer RG mode register.

### Timer RG Mode Register (TRGMR)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | 0  |    | Х  | Х  | Х  | Х  | 0  | 0  |

| Bit | Symbol | Bit Name                       | Function       | R/W |
|-----|--------|--------------------------------|----------------|-----|
| b0  | PWM    | PWM mode select bit            | 0: Timer Mode  | R/W |
| b1  | MDF    | Phase counting mode select bit | 0: Increment   | R/W |
| b7  | TSTART | TRG count start bit            | 0: Count stops | R/W |

(6) Set the count source to fOCO40M, and the TRG register clear source to the compare match of TRGGRA.

## Timer RG Control Register (TRGCR)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | _  | 0  | 1  | Х  | Х  | 1  | 1  | 0  |

| Bit | Symbol | Bit Name                  | Function                                                                                     | R/W |  |  |
|-----|--------|---------------------------|----------------------------------------------------------------------------------------------|-----|--|--|
| b0  | TCK0   | Count source select hit   | h0 h4 h0                                                                                     | R/W |  |  |
| b1  | TCK1   |                           | b2 b1 b0<br>  1 1 0: fOCO40M                                                                 | R/W |  |  |
| b2  | TCK2   |                           |                                                                                              |     |  |  |
| b5  | CCLR0  | TRG register clear source | b6 b5<br>0 1: TRG register cleared by input capture or compare<br>match with TRGGRA register |     |  |  |
| b6  | CCLR1  |                           |                                                                                              |     |  |  |

### (7) Set the TRGIOR register.

## Timer RG I/O Control Register (TRGIOR)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |   |
|---------------|----|----|----|----|----|----|----|----|---|
| Setting Value | Х  | Х  | Х  | Х  | 0  | 0  | 0  | 0  | l |

| Bit | Symbol | Bit Name                            | Function                                                  | R/W |  |  |
|-----|--------|-------------------------------------|-----------------------------------------------------------|-----|--|--|
| b0  | IOA0   | TRGGRA control bit                  | 0 0: Pin output by compare match disabled                 | R/W |  |  |
| b1  | IOA1   | TROGRA CONTION DIL                  | TRGIOA pin is programmable I/O port)                      |     |  |  |
| b2  | IOA2   | TRGGRA mode select bit              | 0: Output compare function                                | R/W |  |  |
| b3  | BUFA   | TRGGRC register function select bit | 0: Not used as the buffer register of the TRGGRA register | R/W |  |  |

RENESAS

(8) Initialize the timer RG counter to 0000h.

### Timer RG Counter (TRG)

| Bit           | b7  | b6  | b5  | b4  | b3  | b2  | b1 | b0 |
|---------------|-----|-----|-----|-----|-----|-----|----|----|
| Setting Value | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  |
|               |     |     |     |     |     |     |    |    |
| Bit           | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 |
| Setting Value | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  |

| Bit       | Function                      | Setting Range  | R/W |
|-----------|-------------------------------|----------------|-----|
| b15 to b0 | Count operation is increment. | 0000h to FFFFh | R/W |

(9) Set 40000-1 (9C3Fh) which is the compare value with the TRG register to the TRGGRA register.

## Timer RG General Register A (TRGGRA)

| Bit           | b7  | b6  | b5  | b4  | b3  | b2  | b1 | b0 |
|---------------|-----|-----|-----|-----|-----|-----|----|----|
| Setting Value | 0   | 0   | 1   | 1   | 1   | 1   | 1  | 1  |
|               |     |     |     |     |     |     |    |    |
| Bit           | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 |
| Setting Value | 1   | 0   | 0   | 1   | 1   | 1   | 0  | 0  |

| Bit       | Function                         | R/W |
|-----------|----------------------------------|-----|
| b15 to b0 | Compare value with TRG register. | R/W |

(10) Initialize the TRGGRB register to FFFFh.

## Timer RG General Register B (TRGGRB)

| Bit           | b7  | b6  | b5  | b4  | b3  | b2  | b1 | b0 |
|---------------|-----|-----|-----|-----|-----|-----|----|----|
| Setting Value | 1   | 1   | 1   | 1   | 1   | 1   | 1  | 1  |
| _             |     |     |     |     |     |     |    |    |
| Bit           | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 |
| Setting Value | 1   | 1   | 1   | 1   | 1   | 1   | 1  | 1  |

| Bit       | Function                                                                     | R/W |
|-----------|------------------------------------------------------------------------------|-----|
| b15 to b0 | The value larger than setting value in timer RG general register A (TRGGRA). | R/W |

(11) Initialize the TRGGRC register to FFFFh.

### Timer RG General Register C (TRGGRC)

| Bit           | b7  | b6  | b5  | b4  | b3  | b2  | b1 | b0 |
|---------------|-----|-----|-----|-----|-----|-----|----|----|
| Setting Value | 1   | 1   | 1   | 1   | 1   | 1   | 1  | 1  |
|               |     |     |     |     |     |     |    |    |
| Bit           | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 |
| Setting Value | 1   | 1   | 1   | 1   | 1   | 1   | 1  | 1  |

| Bit       | Function                                                                     | R/W |
|-----------|------------------------------------------------------------------------------|-----|
| b15 to b0 | The value larger than setting value in timer RG general register A (TRGGRA). | R/W |

RENESAS

(12) Initialize the TRGGRD register to FFFFh.

### Timer RG General Register D (TRGGRD)

| Bit           | b7  | b6  | b5  | b4  | b3  | b2  | b1 | b0 |
|---------------|-----|-----|-----|-----|-----|-----|----|----|
| Setting Value | 1   | 1   | 1   | 1   | 1   | 1   | 1  | 1  |
| _             |     |     |     |     |     |     |    |    |
| Bit           | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 |
| Setting Value | 1   | 1   | 1   | 1   | 1   | 1   | 1  | 1  |

| Bit       | Function                                                                     | R/W |
|-----------|------------------------------------------------------------------------------|-----|
| b15 to b0 | The value larger than setting value in timer RG general register A (TRGGRA). | R/W |

(13) Clear the compare match flag A. Then write 0Fh continuously after this writing.

### Timer RG Status Register (TRGSR)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | _  | _  |    |    | х  | х  | х  | 0  |

| Ī | Bit | Symbol | Bit Name                             | Function                                            | R/W |
|---|-----|--------|--------------------------------------|-----------------------------------------------------|-----|
|   | b0  | IMFA   | Hobbii-cabilite/combate-maich tiad A | [Condition for setting to 0] Write 0 after reading. | R/W |

(14) Enable a compare match interrupt between registers TRG and TRGGRA.

### Timer RG Interrupt Enable Register (TRGIER)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | _  | _  | _  | _  | Х  | Х  | Х  | 1  |

| Ī | Bit | Symbol | Bit Name                                           | Function                          | R/W |
|---|-----|--------|----------------------------------------------------|-----------------------------------|-----|
|   | b0  | IMIEA  | Input-capture/compare-match interrupt enable bit A | 1: Interrupt by IMFA flag enabled | R/W |

(15) Start the timer RG counter.

### Timer RG Mode Register (TRGMR)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | 1  | _  | Х  | Х  | Х  | Х  | Х  |    |

| Bit | Symbol | Bit Name            | Function        | R/W |
|-----|--------|---------------------|-----------------|-----|
| b7  | TSTART | TRG count start bit | 1: Count starts | R/W |

5B1155-0110 Rev.1.10

(16) Enable the timer RG interrupt.

### Interrupt Control Register (TRGIC)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value |    | _  | _  |    | 0  | 0  | 0  | 1  |

| Bit | Symbol | Bit Name                            | Function                     | R/W |
|-----|--------|-------------------------------------|------------------------------|-----|
| b0  | ILVL0  |                                     |                              | R/W |
| b1  | ILVL1  | Interrupt priority level select bit | b2 b1 b0<br>  0 0 1: Level 1 | R/W |
| b2  | ILVL2  |                                     |                              | R/W |
| b3  | IR     | Interrupt request bit               | 0: No interrupt requested    | R   |

#### **Timer RG Interrupt** 4.5

#### • Flowchart



### Register Setting

(1) Clear input-capture/compare match flag A. Then write 0Fh continuously after this writing.

### Timer RG Status Register (TRGSR)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value |    |    | 1  |    | Х  | Х  | Х  | 0  |

| Bit | Symbol | Bit Name                           | Function                                            | R/W |
|-----|--------|------------------------------------|-----------------------------------------------------|-----|
| b0  | IMFA   | Unnut-capture/compare-match tlad A | [Condition for setting to 0] Write 0 after reading. | R/W |

RENESAS Mar. 10, 2011

## 5. Sample Program

A sample program can be downloaded from the Renesas Electronics website.

To download, click "Application Notes" in the left-hand side menu of the R8C Family page.

### 6. Reference Documents

R8C/38C Group User's Manual: Hardware Rev.1.10

The latest version can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

# **Website and Support**

Renesas Electronics website http://www.renesas.com/

| Povision History | R8C/38C Group                        |
|------------------|--------------------------------------|
| Revision History | Timer RG Timer Mode (Periodic Timer) |

| Rev. Date |               |        | Description                                            |  |  |  |
|-----------|---------------|--------|--------------------------------------------------------|--|--|--|
| ixev.     | Date          | Page   | Summary                                                |  |  |  |
| 1.00      | Dec. 29, 2009 | _      | First edition issued                                   |  |  |  |
|           |               | _      | R8C/38C Group hardware user's manual Rev.1.10 reviewed |  |  |  |
| 1.10      | Mar. 20, 2011 | 3      | Table 3.1 revised, C compiler revised                  |  |  |  |
|           |               | 10, 15 | Processing for TRGSR regsiter setting revised          |  |  |  |

All trademarks and registered trademarks are the property of their respective owners.

### General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.

In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

#### 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

 The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc
  - Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical "Specific": implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### SALES OFFICES

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

enesas Electronics America Inc. 80 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. d: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Boume End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China
Tel: +86-10-2035-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No. 1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China
Tel: +86-21-5877-1818, Fax: +86-21-5887-7589

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2868-9318, Fax: +852-2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwa Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia
Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bidg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: 482-2-558-3737, Fax: 482-2-558-5141

© 2011 Renesas Electronics Corporation. All rights reserved.