

# R8C/35C Group

Low-Speed On-Chip Oscillator Frequency Measurement

REJ05B1243-0100 Rev.1.00 June 11, 2010

# 1. Abstract

This document describes a method and an application example to measure the low-speed on-chip oscillator frequency using the input capture function (timer RC) in the R8C/35C Group.

# 2. Introduction

The application example described in this document applies to the following microcomputer (MCU):

• MCU: R8C/35C Group

This application note can be used with other R8C Family MCUs which have the same special function registers (SFRs) as the above group. Check the manual for any modifications to functions. Careful evaluation is recommended before using the program described in this application note.



# 3. Application Example

## 3.1 Program Outline

The low-speed on-chip oscillator frequency can be measured by using the input capture function to detect the rising edge of the fOCO-S clock divided by 128 (fOCO128). <sup>(1)</sup>. When detecting an active edge or when the timer RC counter overflows, generate a timer RC interrupt. When an interrupt is generated by overflow (OVF is 1), count the number of overflows. When an interrupt is generated by detecting an active edge (IMFA is 1), read the value in the general register (TRCGRA) as the current value and the value in the buffer register (TRCGRC) as the previous value. The frequency measurement value can be calculated using the value read from the main processing the number of overflows.

Settings

- Select fOCO40M as the timer RC count source.
- Detect the input capture at a rising edge.
- Enable interrupts when detecting an active edge.
- Enable interrupts when the timer RC counter overflows.

#### Frequency calculation

• Refer to Figure 3.2 for the formula.

Note:

1. The fOCO-S clock generated by the low-speed on-chip oscillator is used as the clock source.

Figure 3.1 shows a Block Diagram. Figure 3.2 shows a Timing Diagram.



Figure 3.1 Block Diagram







#### 3.2 Memory

#### Table 3.1 Memory

| Memory                  | Size      | Remarks                        |
|-------------------------|-----------|--------------------------------|
| ROM                     | 301 bytes | In the rej05b1243_src.c module |
| RAM                     | 11 bytes  | In the rej05b1243_src.c module |
| Maximum user stack      | 9 bytes   |                                |
| Maximum interrupt stack | 18 bytes  |                                |

Memory size varies depending on the C compiler version and compile options. The above applies to the following conditions:

C compiler: M16C/60, 30, 20, 10, and Tiny and R8C/Tiny Series Compiler V.5.45 Release 00 Compile option: -c -finfo -dir "\$(CONFIGDIR)" -R8C



## 4. Software

This section shows the initial setting procedures and values to set the example described in section **3. Application Example**. Refer to the latest **R8C/35C Group hardware user's manual** for details on individual registers.

The  $\times$  in the register's Setting Value represents bits not used in this application, blank spaces represent bits that do not change, and the dash represents reserved bits or bits that have nothing assigned.

# 4.1 Function Tables

| Declaration       | void mcu_init(void) | void mcu_init(void)   |              |  |  |  |  |  |  |
|-------------------|---------------------|-----------------------|--------------|--|--|--|--|--|--|
| Outline           | System clock settin | g                     |              |  |  |  |  |  |  |
| Argumont          | Argument name       |                       | Meaning      |  |  |  |  |  |  |
| Argument          | None                |                       | —            |  |  |  |  |  |  |
| Variable (global) | Variable name       |                       | Contents     |  |  |  |  |  |  |
| Vallable (global) | None                |                       | —            |  |  |  |  |  |  |
| Returned value    | Туре                | Value                 | Meaning      |  |  |  |  |  |  |
| Returned value    | None                |                       | —            |  |  |  |  |  |  |
| Function          | Set the system cloc | k (high-speed on-chip | oscillator). |  |  |  |  |  |  |

| Declaration       | void timer_rc_init(void) |                                         |                                     |  |  |  |  |  |  |
|-------------------|--------------------------|-----------------------------------------|-------------------------------------|--|--|--|--|--|--|
| Outline           | Timer RC associate       | Timer RC associated SFR initial setting |                                     |  |  |  |  |  |  |
| Argument          | Argument name            |                                         | Meaning                             |  |  |  |  |  |  |
| Aigument          | None                     |                                         | —                                   |  |  |  |  |  |  |
| Variable (global) | Variable name            |                                         | Contents                            |  |  |  |  |  |  |
| Vallable (global) | None                     |                                         | —                                   |  |  |  |  |  |  |
| Returned value    | Туре                     | Value                                   | Meaning                             |  |  |  |  |  |  |
|                   | None                     | —                                       | —                                   |  |  |  |  |  |  |
| Function          | Perform initial settin   | g for the SFR register to               | use timer RC for the input capture. |  |  |  |  |  |  |

| Declaration       | void measurement_calcu(void) |                                              |                                               |  |  |  |  |  |
|-------------------|------------------------------|----------------------------------------------|-----------------------------------------------|--|--|--|--|--|
| Outline           | Measured value calculation   |                                              |                                               |  |  |  |  |  |
| Argument          | Argument name                |                                              | Meaning                                       |  |  |  |  |  |
| Aigument          | None                         |                                              | —                                             |  |  |  |  |  |
|                   | Variable name                |                                              | Contents                                      |  |  |  |  |  |
|                   | unsigned char f_ca           | apture                                       | Capture flag                                  |  |  |  |  |  |
|                   | unsigned short ovf           | _cnt                                         | Overflow counter                              |  |  |  |  |  |
| Variable (global) | unsigned short pre           | esent_value                                  | RAM for retaining TRCGRA register value       |  |  |  |  |  |
|                   | unsigned short las           | t_value                                      | RAM for retaining TRCGRC register<br>value    |  |  |  |  |  |
|                   | unsigned long mea            | asurement_value                              | RAM for retaining measured value              |  |  |  |  |  |
| Returned value    | Туре                         | Value                                        | Meaning                                       |  |  |  |  |  |
|                   | None                         | —                                            | —                                             |  |  |  |  |  |
| Function          |                              | sured value based on<br>I TRCGRC register va | the number of overflows, the read TRCGRA lue. |  |  |  |  |  |



| Declaration       | void _timer_rc(void) |                                                       |                                                |
|-------------------|----------------------|-------------------------------------------------------|------------------------------------------------|
| Outline           | Timer RC interrupt h | nandling                                              |                                                |
| Argument          | Argument name        |                                                       | Meaning                                        |
| Aigument          | None                 |                                                       | —                                              |
|                   | Variable name        |                                                       | Contents                                       |
|                   | unsigned char f_cap  | oture                                                 | Capture flag                                   |
|                   | unsigned short ovf_  | cnt                                                   | Overflow counter                               |
| Variable (global) | unsigned short pres  | ent_value                                             | RAM for retaining TRCGRA register value        |
|                   | unsigned short last_ | value                                                 | RAM for retaining TRCGRC register value        |
| Returned value    | Туре                 | Value                                                 | Meaning                                        |
|                   | None                 | —                                                     | —                                              |
| Function          |                      | f overflows when timer R<br>register value at input o | C overflows. Read the TRCGRA register capture. |



## 4.2 Main Function

• Flowchart





## 4.3 System Clock Setting

• Flowchart





## R8C/35C Group

• Register settings

(1) Enable writing to registers CM0, CM1, CM3, OCD, FRA0, FRA1, FRA2, and FRA3.

| Prot    | ect Regis | ster (Pl | RCR)     |          |    |      |    |           |                     |     |
|---------|-----------|----------|----------|----------|----|------|----|-----------|---------------------|-----|
|         | Bit       | b7       | b6       | b5       | b4 | b3   | b2 | b1        | b0                  |     |
| Setting | Value     |          |          |          |    | х    | х  | х         | 1                   |     |
|         |           | 1        |          |          |    | 1    |    |           |                     |     |
| Bit     | Symbol    |          |          | Bit Name |    |      |    | Functio   | n                   | R/W |
| b0      | PRC0      | Protec   | ct bit 0 |          |    | OCD, |    | A1, FRA2, | CM0, CM<br>and FRA3 | R/W |

(2) Start the low-speed on-chip oscillator.

| Syst    | em Cl | ock | Contr | ol Regist | er 1 (CM1    | )           |       |           |            |            |         |
|---------|-------|-----|-------|-----------|--------------|-------------|-------|-----------|------------|------------|---------|
|         | Bit   | Ł   | 57    | b6        | b5           | b4          | b3    | b2        | b1         | b0         |         |
| Setting | Value |     |       |           | —            | 0           | х     | х         | х          | х          |         |
|         |       |     |       |           |              |             |       |           |            |            |         |
| Bit     | Syml  | bol |       |           | Bit Name     |             |       |           | Functio    | on         | R/W     |
| b4      | CM    | 14  | Low-s | peed on-c | hip oscillat | or stop bit | 0: Lo | w-speed o | n-chip osc | illator on | <br>R/W |
|         |       |     |       |           |              |             |       |           |            |            |         |

(3) Set the division ratio for the high-speed on-chip oscillator.

|                              | High      | -Spee | d On-Ch | ip Oscillat | or Contro | l Register | 2 (FRA2) |    |    |    |
|------------------------------|-----------|-------|---------|-------------|-----------|------------|----------|----|----|----|
|                              |           | Bit   | b7      | b6          | b5        | b4         | b3       | b2 | b1 | b0 |
|                              | Setting ' | Value | _       | —           |           |            |          | 0  | 0  | 0  |
|                              |           |       |         |             |           |            |          |    |    |    |
| Bit Symbol Bit Name Function |           |       |         |             |           |            |          |    |    | n  |

| Bit | Symbol | Bit Name       | Function                                                           | R/W |
|-----|--------|----------------|--------------------------------------------------------------------|-----|
| b0  | FRA20  |                | Division selection<br>These bits select the division ratio for the | R/W |
| b1  | FRA21  | ISWITCHING DIT | high-speed on-chip oscillator clock.<br>b2 b1 b0                   | R/W |
| b2  | FRA22  |                | 0 0 0: Divide-by-2 mode                                            | R/W |

(4) Start the high-speed on-chip oscillator.

High-Speed On-Chip Oscillator Control Register 0 (FRA0)

|           | Bit    | b7                                          | b6 | b5       | b4 | b | 3 | b2         | b1          | b0          |     |
|-----------|--------|---------------------------------------------|----|----------|----|---|---|------------|-------------|-------------|-----|
| Setting V | Value  | _                                           |    |          |    |   |   |            |             | 1           |     |
|           |        |                                             |    |          |    |   |   |            |             |             |     |
| Bit       | Symbol |                                             |    | Bit Name |    |   |   |            | Functio     | on          | R/W |
| b0        | FRA00  | 00 High-speed on-chip oscillator enable bit |    |          |    |   |   | gh-speed o | on-chip osc | cillator on | R/W |

(5) Wait until oscillation stabilizes.



(6) Select the high-speed on-chip oscillator.

| High                                                                                                                                                              | n-Speed                                                                                     | On-Chi | p Oscillat | or Control | Register | 0 (FI | RA0) |    |         |    |     |     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------|------------|------------|----------|-------|------|----|---------|----|-----|-----|
|                                                                                                                                                                   | Bit                                                                                         | b7     | b6         | b5         | b4       | b     | 3    | b2 | b1      | b0 |     |     |
| Setting Value — — — — —                                                                                                                                           |                                                                                             |        |            |            |          |       |      | —  | 1       |    |     |     |
| Bit                                                                                                                                                               | Symbo                                                                                       |        |            | Bit Name   |          |       |      |    | Functio | on |     | R/W |
| b1                                                                                                                                                                | b1 FRA01 High-speed on-chip oscillator select bit 1: High-speed on-chip oscillator selected |        |            |            |          |       |      |    |         |    |     | R/W |
| (7) Select the on-chip oscillator clock as the system clock.<br>Oscillation Stop Detection Register (OCD)<br>Bit b7 b6 b5 b4 b3 b2 b1 b0<br>Setting Value x 1 x x |                                                                                             |        |            |            |          |       |      |    |         |    |     |     |
| -                                                                                                                                                                 |                                                                                             |        |            |            |          |       |      |    |         |    |     |     |
| Bit                                                                                                                                                               | Symbo                                                                                       |        |            | Bit Name   |          |       |      |    | Functio |    |     | R/W |
| b2     OCD2     System clock select bit     1: On-chip oscillator clock selected                                                                                  |                                                                                             |        |            |            |          |       |      |    |         |    | R/W |     |
| (8) Set CPU clock division select bit 1.<br>System Clock Control Register 1 (CM1)                                                                                 |                                                                                             |        |            |            |          |       |      |    |         |    |     |     |

|         | Bit                                     | b7  | 7 | b6          | b5          | b4     | b3                    | b2       | b1 | b0 |     |     |  |
|---------|-----------------------------------------|-----|---|-------------|-------------|--------|-----------------------|----------|----|----|-----|-----|--|
| Setting | Value                                   | 0   | ) | 0           | —           |        | х                     | х        | х  | х  |     |     |  |
|         | L                                       |     |   |             |             |        |                       |          |    |    |     |     |  |
| Bit     | Sym                                     | bol |   |             | Bit Name    |        |                       | Function |    |    |     |     |  |
| b6      | CM.                                     | 16  |   | lock divici | on coloct b | .i+ 1  | b7 b6                 |          |    |    |     | R/W |  |
| b7      | b7 CM17 CPU clock division select bit 1 |     |   |             | ii i        | 0 0: 1 | 0 0: No division mode |          |    |    | R/W |     |  |

(9) Set CPU clock division select bit 0.

| Syst                                                                                  | System Clock Control Register 0 (CM0) |    |       |     |    |    |    |          |     |   |     |  |  |  |
|---------------------------------------------------------------------------------------|---------------------------------------|----|-------|-----|----|----|----|----------|-----|---|-----|--|--|--|
|                                                                                       | Bit                                   | b7 | b6    | b5  | b4 | b3 | b2 | b1       | b0  |   |     |  |  |  |
| Setting                                                                               | Value                                 | Х  | 0     | х   | х  | х  | х  | —        | —   | ] |     |  |  |  |
|                                                                                       |                                       |    |       |     |    |    |    |          |     |   |     |  |  |  |
| Bit                                                                                   | Symbol                                |    | Bit N | ame |    |    |    | Function |     |   | R/W |  |  |  |
| b6 CM06 CPU clock division select bit 0 0: Bits CM16 and CM17 in CM1 register enabled |                                       |    |       |     |    |    |    | bled     | R/W |   |     |  |  |  |

(10) Disable writing to registers CM0, CM1, CM3, OCD, FRA0, FRA1, FRA2, and FRA3.

| Prote   | ect Reg                                                                                                               | ister (Pl | RCR)    |    |    |    |    |         |     |  |     |
|---------|-----------------------------------------------------------------------------------------------------------------------|-----------|---------|----|----|----|----|---------|-----|--|-----|
|         | Bit                                                                                                                   | b7        | b6      | b5 | b4 | b3 | b2 | b1      | b0  |  |     |
| Setting | Value                                                                                                                 | _         | _       | —  | _  | х  | х  | х       | 0   |  |     |
| Bit     | Symbo                                                                                                                 | bl        | Bit Nar | me |    |    | Fu | nction  |     |  | R/W |
| b0      | PRC0Protect bit 0Enables writing to registers CM0, CM1, CM3, OCD, FRA0,<br>FRA1, FRA2, and FRA3.<br>0: Write disabled |           |         |    |    |    |    | , FRA0, | R/W |  |     |



## 4.4 Timer RC Associated SFR Initial Setting

• Flowchart





#### R8C/35C Group

• Register settings

(1) Set the timer RC module to active.

Module Standby Control Register (MSTCR)

|         | Bit    | b7   | b6          | b5      | b4       | b3 | b2 | b1     | b0 |   |     |
|---------|--------|------|-------------|---------|----------|----|----|--------|----|---|-----|
| Setting | Value  |      | —           | 0       | х        | х  |    | —      | —  |   |     |
|         |        |      |             |         |          |    |    |        |    | - |     |
| Bit     | Symbol |      | Bit Na      | ame     |          |    | Fu | nction |    |   | R/W |
| b5      | MSTTRO | Time | er RC stand | dby bit | 0: Activ | /e |    |        |    |   | R/W |

(2) Disable the timer RC interrupt.

| Interrupt Control Register (TRCIC) |        |                                                                                               |                   |             |                                     |    |     |    |    |     |     |  |
|------------------------------------|--------|-----------------------------------------------------------------------------------------------|-------------------|-------------|-------------------------------------|----|-----|----|----|-----|-----|--|
|                                    | Bit    | b7                                                                                            | b6                | b5          | b4                                  | b3 | b2  | b1 | b0 |     |     |  |
| Setting \                          | Value  |                                                                                               | —                 | —           | —                                   |    | 0   | 0  | 0  |     |     |  |
|                                    |        |                                                                                               |                   |             |                                     |    |     |    |    |     |     |  |
| Bit                                | Symbol |                                                                                               | Bit Name Function |             |                                     |    |     |    |    |     | R/W |  |
| b0                                 | ILVL0  | latown                                                                                        | unt muinuitu d    |             |                                     |    | R/W |    |    |     |     |  |
| b1                                 | ILVL1  | bit                                                                                           | pt priority le    | evel select | 0 0 0: Level 0 (interrupt disabled) |    |     |    |    |     |     |  |
| b2                                 | ILVL2  |                                                                                               |                   |             |                                     |    |     |    |    | R/W |     |  |
| b3                                 | IR     | IR       Interrupt request bit       0: No interrupt requested         1: Interrupt requested |                   |             |                                     |    |     | R  |    |     |     |  |

(3) Disable all timer RC interrupt sources.

#### Timer RC Interrupt Enable Register (TRCIER)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | 0  | —  | _  | _  | 0  | 0  | 0  | 0  |

| Bit | Symbol | Bit Name                                              | Function                                    | R/W |
|-----|--------|-------------------------------------------------------|---------------------------------------------|-----|
| b0  | IMIEA  | Input capture/compare match interrupt<br>enable bit A | 0: Disable interrupt (IMIA) by the IMFA bit | R/W |
| b1  | IMIEB  | Input capture/compare match interrupt<br>enable bit B | 0: Disable interrupt (IMIB) by the IMFB bit | R/W |
| b2  | IMIEC  | Input capture/compare match interrupt<br>enable bit C | 0: Disable interrupt (IMIC) by the IMFC bit | R/W |
| b3  | IMIED  | Input capture/compare match interrupt<br>enable bit D | 0: Disable interrupt (IMID) by the IMFD bit | R/W |
| b7  | OVIE   | Overflow interrupt enable bit                         | 0: Disable interrupt (OVI) by the OVF bit   | R/W |



(4) Set the timer RC mode register.

| Time      | er RC I                       | Mode | Reg | gister (TR | CMR)           |              |    |       |             |            |             |    |     |
|-----------|-------------------------------|------|-----|------------|----------------|--------------|----|-------|-------------|------------|-------------|----|-----|
|           | Bit                           | b7   |     | b6         | b5             | b4           | b3 | 3     | b2          | b1         | b0          |    |     |
| Setting V | Value                         | 0    |     |            | х              | 1            | х  |       | Х           | х          | х           |    |     |
| Bit       | Sym                           | ibol |     |            | Bit Name       | 9            |    |       |             | Functi     | on          |    | R/W |
| b4        | BF                            | C    | TRC | GRC regis  | ster functio   | n select bit |    | 1: Bu | ffer regist | er of TRCC | GRA registe | er | R/W |
| b7        | b7 TSTART TRC count start bit |      |     |            | 0: Count stops |              |    |       |             | R/W        |             |    |     |

(5) Set timer RC control register 1.

| Timer RC Control Register 1 (TRCCR1) |      |      |     |             |             |     |                                       |       |            |             |             |       |     |
|--------------------------------------|------|------|-----|-------------|-------------|-----|---------------------------------------|-------|------------|-------------|-------------|-------|-----|
|                                      | Bit  | b7   | 7   | b6          | b5          | b4  | b                                     | 3     | b2         | b1          | b0          |       |     |
| Setting Value 0 1 1 0                |      |      |     |             |             |     |                                       |       | х          | х           | х           | ]     |     |
| Dit Alexandre Dit News               |      |      |     |             |             |     |                                       |       |            |             |             |       |     |
| Bit                                  | Sym  | nbol |     |             | Bit Name    |     |                                       |       |            | Functi      | on          |       | R/W |
| b4                                   | TC   | K0   |     |             |             |     |                                       |       | R/W        |             |             |       |     |
| b5                                   | TC   | K1   | Cou | nt source s | select bit  |     | <sup>b6 b5 b4</sup><br>1 1 0: fOCO40M |       |            |             |             |       | R/W |
| b6                                   | TCK2 |      |     |             |             |     |                                       |       |            |             | R/W         |       |     |
| b7                                   | CC   | LR   | TRC | counter c   | lear select | bit |                                       | 0: Di | sable clea | r (free-run | ning operat | tion) | R/W |

(6) Set the timer RC digital filter function select register.

## Timer RC Digital Filter Function Select Register (TRCDF)

|           | Bit                        | b7  | 7 | b6              | b5          | b4  | b     | 3            | b2       | b1 | b0 |     |  |
|-----------|----------------------------|-----|---|-----------------|-------------|-----|-------|--------------|----------|----|----|-----|--|
| Setting ' | Value                      | х   |   | х               |             | х   | Х     |              | х        | х  | 0  |     |  |
| Bit       | Sym                        | bol |   |                 | Bit Name    |     |       | Function     |          |    |    |     |  |
| b0        | DFA TRCIOA pin digital bit |     |   | igital filter f | unction sel | ect | 0: Fi | unction is r | not used |    |    | R/W |  |

(7) Enable writing to registers CM0, CM1, CM3, OCD, FRA0, FRA1, FRA2, and FRA3.

| Prote     | ect Regis | ter (PF | RCR)    |          |    |      |                                                                                                     |         |    |  |     |  |  |
|-----------|-----------|---------|---------|----------|----|------|-----------------------------------------------------------------------------------------------------|---------|----|--|-----|--|--|
|           | Bit       | b7      | b6      | b5       | b4 | b3   | b2                                                                                                  | b1      | b0 |  |     |  |  |
| Setting ' | Value     |         |         |          |    | х    | х                                                                                                   | Х       | 1  |  |     |  |  |
|           |           |         |         |          |    |      |                                                                                                     |         |    |  |     |  |  |
| Bit       | Symbol    |         |         | Bit Name |    |      |                                                                                                     | Functio | n  |  | R/W |  |  |
| b0        | PRC0      | Protec  | t bit 0 |          |    | OCD, | Enables writing to registers CM0, CM1, CM3,<br>OCD, FRA0, FRA1, FRA2, and FRA3.<br>1: Write enabled |         |    |  |     |  |  |
|           |           |         |         |          |    | 1    |                                                                                                     |         |    |  |     |  |  |



b0

0

(8) Select fOCO-S divided by 128.

| High                                                                | High-Speed On-Chip Oscillator Control Register 0 (FRA0) |      |   |    |          |    |    |    |        |    |  |     |  |
|---------------------------------------------------------------------|---------------------------------------------------------|------|---|----|----------|----|----|----|--------|----|--|-----|--|
|                                                                     | Bit                                                     | b7   | 7 | b6 | b5       | b4 | b3 | b2 | b1     | b0 |  |     |  |
| Setting '                                                           | Value                                                   |      | - | —  | —        | _  | 0  | —  |        |    |  |     |  |
| -                                                                   |                                                         |      |   |    |          |    |    |    |        |    |  |     |  |
| Bit                                                                 | Syn                                                     | nbol |   |    | Bit Name |    |    |    | Functi | on |  | R/W |  |
| b3 FRA03 fOCO128 clock select bit 0: fOCO-S divided by 128 selected |                                                         |      |   |    |          |    |    |    | R/W    |    |  |     |  |
|                                                                     |                                                         |      |   |    |          |    |    |    |        |    |  |     |  |

(9) Disable writing to registers CM0, CM1, CM3, OCD, FRA0, FRA1, FRA2, and FRA3.

| Prot      | ect Regis | ter (PF | RCR)    |          |    |      |    |                                |    |     |
|-----------|-----------|---------|---------|----------|----|------|----|--------------------------------|----|-----|
|           | Bit       | b7      | b6      | b5       | b4 | b3   | b2 | b1                             | b0 |     |
| Setting ' | Value     |         |         | —        |    | Х    | х  | Х                              | 0  |     |
| Bit       | Symbol    |         |         | Bit Name |    | 1    |    | Functio                        | n  | R/W |
| b0        | PRC0      | Protec  | t bit 0 |          |    | OCD, |    | to registers<br>A1, FRA2,<br>I |    | R/W |

(10) Set timer RC I/O control register 0.

| Timer RC                 | Timer RC I/O Control Register 0 (TRCIOR0) |   |   |   |   |   |   |  |  |  |  |
|--------------------------|-------------------------------------------|---|---|---|---|---|---|--|--|--|--|
| Bit b7 b6 b5 b4 b3 b2 b1 |                                           |   |   |   |   |   |   |  |  |  |  |
| Setting Value            | _                                         | х | Х | х | 0 | 1 | 0 |  |  |  |  |

| Bit | Symbol | Bit Name                                 | Function                                     | R/W |
|-----|--------|------------------------------------------|----------------------------------------------|-----|
| b0  | IOA0   | TRCGRA control bit                       | 0 0: Input capture to the TRCGRA register at | R/W |
| b1  | IOA1   |                                          | the rising edge                              | R/W |
| b2  | IOA2   | TRCGRA mode select bit                   | 1: Input capture function                    | R/W |
| b3  | IOA3   | TRCGRA input capture input switch<br>bit | 0: fOCO128 signal                            | R/W |

(11) Set timer RC I/O control register 1.

#### Timer RC I/O Control Register 1 (TRCIOR1)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |  |
|---------------|----|----|----|----|----|----|----|----|--|
| Setting Value | х  | х  | х  | х  | 1  | 1  | х  | х  |  |

| Bit | Symbol | Bit Name                            | Function                               | R/W |
|-----|--------|-------------------------------------|----------------------------------------|-----|
| b2  | IOC2   | TRCGRA control bit                  | 1: Input capture function              | R/W |
| b3  | IOC3   | TRCGRC register function select bit | 1: General register or buffer register | R/W |

(12) Initialize the timer RC counter to 0000h.

| Timer                                                                                                  | r RC ( | Counter ( | (TRC) |     |        |     |                |      |                |       |     |
|--------------------------------------------------------------------------------------------------------|--------|-----------|-------|-----|--------|-----|----------------|------|----------------|-------|-----|
|                                                                                                        | Bit    | b7        | b6    | b5  | b4     | b3  | b2             | b1   | b0             |       |     |
| Setting V                                                                                              | alue   | 0         | 0     | 0   | 0      | 0   | 0              | 0    | 0              |       |     |
|                                                                                                        | Bit    | b15       | b14   | b13 | b12    | b11 | b10            | b9   | b8             |       |     |
| Setting V                                                                                              | alue   | 0         | 0     | 0   | 0      | 0   | 0              | 0    | 0              | ]     |     |
|                                                                                                        |        |           |       |     |        |     |                |      |                |       |     |
| Bit                                                                                                    |        |           |       | Fur | nction |     |                |      | Setting F      | lange | R/W |
| b15-b0 Count a count source. Count operation is increm When an overflow occurs, the OVF bit in the TRO |        |           |       |     |        |     | ster is set to | o 1. | 0000h to FFFFh |       | R/W |

(13) Initialize timer RC general register A to 0000h.

| Timer F     | RC G                                                                                  | eneral F | Register A | (TRCGR | A)  |     |     |    |    |     |  |
|-------------|---------------------------------------------------------------------------------------|----------|------------|--------|-----|-----|-----|----|----|-----|--|
|             | Bit                                                                                   | b7       | b6         | b5     | b4  | b3  | b2  | b1 | b0 |     |  |
| Setting Val | ue                                                                                    | 0        | 0          | 0      | 0   | 0   | 0   | 0  | 0  |     |  |
|             | Bit                                                                                   | b15      | b14        | b13    | b12 | b11 | b10 | b9 | b8 |     |  |
| Setting Val | ue                                                                                    | 0        | 0          | 0      | 0   | 0   | 0   | 0  | 0  |     |  |
|             |                                                                                       |          |            |        |     |     |     |    |    |     |  |
| Bit         | Function                                                                              |          |            |        |     |     |     |    |    | R/W |  |
| b15-b0 G    | b0 General register. Can be used to read the TRC register value at input capture. R/V |          |            |        |     |     |     |    |    |     |  |

(14) Initialize timer RC general register C to 0000h.

| Timer RC (    | General I | Register C |     | RC) |         |     |    |    |     |
|---------------|-----------|------------|-----|-----|---------|-----|----|----|-----|
| Bit           | b7        | b6         | b5  | b4  | b3      | b2  | b1 | b0 |     |
| Setting Value | 0         | 0          | 0   | 0   | 0       | 0   | 0  | 0  |     |
| Bit           | b15       | b14        | b13 | b12 | b11     | b10 | b9 | b8 |     |
| Setting Value | 0         | 0          | 0   | 0   | 0       | 0   | 0  | 0  |     |
| Bit           |           |            |     | F   | unction |     |    |    | R/W |

| Bit    | Function                                                                           | R/W |
|--------|------------------------------------------------------------------------------------|-----|
| b15-b0 | Buffer registers. Can be used to hold transferred value from the general register. | R/W |

(15) Clear input capture flag A and overflow flag.

## Timer RC Status Register (TRCSR)

| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|---------------|----|----|----|----|----|----|----|----|
| Setting Value | 0  | _  |    | —  | х  | х  | х  | 0  |
|               |    |    |    |    |    |    |    |    |

| Bit | Symbol | Bit Name                           | Function                                                 | R/W |
|-----|--------|------------------------------------|----------------------------------------------------------|-----|
| b0  | IMFA   | Input capture/compare match flad A | [Source for setting this bit to 0]<br>Write 0 after read | R/W |
| b7  | OVF    |                                    | [Source for setting this bit to 0]<br>Write 0 after read | R/W |



(16) Set bits IMIEA and OVIE to enable the interrupts.

| Time      | er RC I | nterr | upt I                         | Enable Re                 | egister (TI | RCIER)       |     |       |             |             |            |       |     |
|-----------|---------|-------|-------------------------------|---------------------------|-------------|--------------|-----|-------|-------------|-------------|------------|-------|-----|
|           | Bit     | b7    |                               | b6                        | b5          | b4           | b   | 3     | b2          | b1          | b0         |       |     |
| Setting ' | Value   | 1     |                               | _                         | _           | —            | )   | ĸ     | Х           | х           | 1          | ]     |     |
| Bit       | Sym     | bol   |                               |                           | Bit Name    | !            |     |       |             | Functi      | on         |       | R/W |
| b0        | IMIE    | - A   |                               | it capture/c<br>ble bit A | ompare m    | atch interru | ipt | 1: Er | nable inter | rupt (IMIA) | by the IMF | A bit | R/W |
| b7        | OV      | IE    | Overflow interrupt enable bit |                           |             |              |     | 1: Er | nable inter | rupt (OVI)  | by the OVF | - bit | R/W |

(17) Start the timer RC count.

| Time    | Timer RC Mode Register (TRCMR) |      |     |           |          |    |   |       |             |         |    |   |     |
|---------|--------------------------------|------|-----|-----------|----------|----|---|-------|-------------|---------|----|---|-----|
|         | Bit                            | b7   | 7   | b6        | b5       | b4 | b | 3     | b2          | b1      | b0 |   |     |
| Setting | Value                          | 1    |     | —         | х        |    | Х | (     | х           | х       | х  | ] |     |
|         |                                |      |     |           |          |    |   | _     |             |         |    |   |     |
| Bit     | Sym                            | npol |     |           | Bit Name |    |   |       |             | Functio | on |   | R/W |
| b7      | TST                            | ٩RT  | TRC | count sta | rt bit   |    |   | 1: Co | ount starts |         |    |   | R/W |

(15) Enable the timer RC interrupt.

| Interrupt Control Register (TRCIC) |        |                       |                |             |                                                     |          |    |    |    |  |     |
|------------------------------------|--------|-----------------------|----------------|-------------|-----------------------------------------------------|----------|----|----|----|--|-----|
|                                    | Bit    | b7                    | b6             | b5          | b4                                                  | b3       | b2 | b1 | b0 |  |     |
| Setting                            | Value  |                       |                |             |                                                     |          | 0  | 0  | 1  |  |     |
|                                    |        |                       |                |             |                                                     |          |    |    |    |  |     |
| Bit                                | Symbol |                       | Bit Name       |             |                                                     | Function |    |    |    |  |     |
| b0                                 | ILVL0  |                       |                |             |                                                     |          |    |    |    |  | R/W |
| b1                                 | ILVL1  | bit                   | pt priority le | evel select | 0 0 1: Level 1                                      |          |    |    |    |  | R/W |
| b2                                 | ILVL2  | DI                    |                |             |                                                     |          |    |    |    |  | R/W |
| b3                                 | IR     | Interrupt request bit |                |             | 0: No interrupt requested<br>1: Interrupt requested |          |    |    |    |  | R   |



## 4.5 Measured Value Calculation







### 4.6 Timer RC Interrupt Handling

#### Flowchart



• Register settings

(1) Verify that timer RC counter overflowed.

#### Timer RC Status Register (TRCSR)

| Bit | Symbol | Bit Name      | Function                                                                                                                          | R/W |
|-----|--------|---------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|
| b7  | OVF    | Overflow flag | [Source for setting this bit to 0]<br>Write 0 after read<br>[Source for setting this bit to 1]<br>When the TRC register overflows | R/W |

(2) Clear the overflow flag.

#### Timer RC Status Register (TRCSR)



(3) Clear input capture/compare match flag A.

| Time      | er RC S                                 | Statu | us Re | gister ( | TRC                       | SR)         |    |     |    |          |    |     |
|-----------|-----------------------------------------|-------|-------|----------|---------------------------|-------------|----|-----|----|----------|----|-----|
|           | Bit                                     | b     | 7     | b6       |                           | b5          | b4 | b3  | b2 | b1       | b0 |     |
| Setting \ | Value                                   |       |       |          |                           |             |    | х   | х  | х        | 0  |     |
|           |                                         |       |       |          |                           |             |    |     |    |          |    |     |
| Bit       | Symbo                                   | ol    |       |          | Bit N                     | lame        |    |     |    | Function |    | R/W |
| b0        | IMFA Input capture/compare match flag A |       |       | -        | for setting<br>after read | this bit to | 0] | R/W |    |          |    |     |

(4) Read the TRCGRA register value as the current value.

#### Timer RC General Register A (TRCGRA)

| Bit    | Function                                                                       | R/W |
|--------|--------------------------------------------------------------------------------|-----|
| b15-b0 | General register. Can be used to read the TRC register value at input capture. | R/W |

(5) Read the TRCGRC register value as the previous value.

#### Timer RC General Register C (TRCGRC)

| Bit    | Function                                                                           | R/W |
|--------|------------------------------------------------------------------------------------|-----|
| b15-b0 | Buffer registers. Can be used to hold transferred value from the general register. | R/W |



# 5. Sample Program

A sample program can be downloaded from the Renesas Electronics website. To download, click "Application Notes" in the left-hand side menu of the R8C Family page.

# 6. Reference Documents

R8C/35C Group User's Manual: Hardware Rev.1.00 The latest version can be downloaded from the Renesas Electronics website.

Technical Update/Technical News The latest information can be downloaded from the Renesas Electronics website.

# Website and Support

Renesas Electronics website http://www.renesas.com/

Inquiries http://www.renesas.com/inquiry



| Revision History | R8C/35C Group                                      |  |  |  |  |
|------------------|----------------------------------------------------|--|--|--|--|
| Revision history | Low-Speed On-Chip Oscillator Frequency Measurement |  |  |  |  |

| Rev.  | Date          | Description |                      |  |  |  |
|-------|---------------|-------------|----------------------|--|--|--|
| ILEV. | Dale          | Page        | Summary              |  |  |  |
| 1.00  | June 11, 2010 | _           | First edition issued |  |  |  |
|       |               |             |                      |  |  |  |

All trademarks and registered trademarks are the property of their respective owners.

## General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

- The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  - In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.

In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

- The reserved addresses are provided for the possible future expansion of functions. Do
  not access these addresses; the correct operation of LSI is not guaranteed if they are
  accessed.
- 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

#### Notice

- All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renease Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renease Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product for which the soften where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product of soften an application categorized as "Specific" for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product of uses of any expression product of the prior written consent of Renesas Electronics.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools
- personal electronic equipment; and industrial robots.
  "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically
  designed for life support.
- "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information



#### SALES OFFICES

#### **Renesas Electronics Corporation**

http://www.renesas.com

Renease Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renease Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220 Renease Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1528-585-100, Fax: +44-1528-585-900 Renease Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-1528-585-900 Renease Electronics Corpog GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-1528-585-900 Renease Electronics Corpog GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-1528-585-900 Renease Electronics (Shanghai) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-12-8677-7818, Fax: +86-21-6887-7859 Renease Electronics (Shanghai) Co., Ltd. 10nt 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-12-8677-7818, Fax: +86-21-6887-7859 Renease Electronics Hong Kong Limited Unit 1801-1613, 16/F., Towrer 2, Grand Century Place, 139 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +88-24817-9800, Fax: +886 2-9175-9970 Renease Electronics Singapore Pte. Ltd. 7th No. 363 Fu Shing North Road Taipei, Taiwan Tel: +88-24915-9900, Fax: +886 2-9175-9970 Renease Electronics Mangapore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +68-2415-9200, Fax: +868 2-9175-9970 Renease Electronics Mangapore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +68-2415-9400, Fax: +868-29175-9510 Renease Electronics Mangapore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +68-24-3755-9300, Fax: +868-29755-9310 Renease Electronics Koneg Co., Ltd. 11F, Samik Lavied O'r Bilde, Tovo-Y veoksam-Dong, Kangnam-Ku, Seoul 135-080