

# R8C/27 Group

# Timer RC in Output Compare Function

R01AN1276EJ0110 Rev. 1.10 June 1, 2012

#### 1. Abstract

This document describes how to set up and use timer RC in the output compare function in the R8C/27 Group.

#### 2. Introduction

The application example described in this document is applied to the following MCU and parameter(s):

• MCU: R8C/27 Group

This program can be used with other R8C/Tiny Series which have the same special function registers (SFRs) as the R8C/27 Group. Check the manual for any additions and modifications to functions. Careful evaluation is recommended before using this application note.

Note on oscillation stabilization wait time

In chapter 4.2.1, select the high-speed on-chip oscillator after starting the high-speed on-chip oscillator and waiting until oscillation stabilizes.

# 3. Applications

#### 3.1 Timer RC

Timer RC is a 16-bit timer with four I/O pins.

Timer RC uses either f1 or fOCO40M as its operation clock. Table 3.1 lists the Timer RC Operation Clock.

Table 3.1 Timer RC Operation Clock

| Condition                                                                  | Timer RC Operation Clock |
|----------------------------------------------------------------------------|--------------------------|
| Count source is f1, f2, f4, f8, f32, or TRCCLK input (bits TCK2 to TCK0 in | f1                       |
| TRCCR1 register are set to a value from 000b to 101b)                      |                          |
| Count source is fOCO40M (bits TCK2 to TCK0 in TRCCR1 register are set      | fOCO40M                  |
| to 110b)                                                                   |                          |

Table 3.2 lists the Timer RC I/O Pins, and Figure 3.1 shows a Timer RC Block Diagram.

Timer RC has three modes:

• Timer mode

Input capture function
 Output compare function
 Matches between the counter and register values are detected. (Pin output state

changes when a match is detected.)

The following two modes use the output compare function:

• PWM mode Pulses of a given width are output continuously.

• PWM2 mode A one-shot waveform or PWM waveform is output following the trigger after

the wait time has elapsed.

Input capture function, output compare function, and PWM mode settings may be specified independently for each pin.

In PWM2 mode, waveforms are output based on a combination of the counter and the register. Pin function is decided by the mode.



Figure 3.1 Timer RC Block Diagram

Table 3.2 Timer RC I/O Pins

| Pin Name                            | I/O   | Function                                                      |
|-------------------------------------|-------|---------------------------------------------------------------|
| TRCIOA(P1_1)                        | I/O   | Function differs according to the mode. Refer to descriptions |
| TRCIOB(P1_2)                        |       | of individual modes for details.                              |
| TRCIOC(P5_3 or P3_4) <sup>(1)</sup> |       |                                                               |
| TRCIOD(P5_4 or P3_5) <sup>(1)</sup> |       |                                                               |
| TRCCLK(P3_3)                        | Input | External clock input                                          |
| TRCTRG(P1_1)                        | Input | PWM2 mode external trigger input                              |

#### NOTE:

1. The pins used for TRCIOC and TRCIOD can be selected. Refer to the description of bits TRCIOCSEL and TRCIODSEL in the PINSR3 register in the **R8C/27 Group Hardware Manual** for details.

# 3.2 Registers Associated with Timer RC

Table 3.3 lists the Registers Associated with Timer RC. Figures 3.2 to 3.11 show details of the registers associated with timer RC.

Table 3.3 Registers Associated with Timer RC

|                |         |                            | Mod                     | de    |       |                                                                                                                                                                     |
|----------------|---------|----------------------------|-------------------------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address        | Symbol  | Tir Input Capture Function | Output Compare Function | PWM   | PWM2  | Related Information                                                                                                                                                 |
| 0120h          | TRCMR   | Valid                      | Valid                   | Valid | Valid | Timer RC mode register Figure 3.2 TRCMR Register                                                                                                                    |
| 0121h          | TRCCR1  | Valid                      | Valid                   | Valid | Valid | Timer RC control register 1 Figure 3.3 TRCCR1 Register Figure 3.18 TRCCR1 Register for Output Compare Function                                                      |
| 0122h          | TRCIER  | Valid                      | Valid                   | Valid | Valid | Timer RC interrupt enable register Figure 3.4 TRCIER Register                                                                                                       |
| 0123h          | TRCSR   | Valid                      | Valid                   | Valid | Valid | Timer RC status register Figure 3.5 TRCSR Register                                                                                                                  |
| 0124h          | TRCIOR0 | Valid                      | Valid                   | _     | _     | Timer RC I/O control register 0, timer RC I/O control register 1 Figure 3.11 Registers TRCIOR0 and TRCIOR1 Figure 3.16 TRCIOR0 Register for Output Capture Function |
| 0125h          | TRCIOR1 |                            |                         |       |       | Figure 3.17 TRCIOR1 Register for Output Capture Function                                                                                                            |
| 0126h<br>0127h | TRC     | Valid                      | Valid                   | Valid | Valid | Timer RC counter Figure 3.6 TRC Register                                                                                                                            |
| 0128h<br>0129h | TRCGRA  | Valid                      | Valid                   | Valid | Valid | Timer RC general registers A, B, C, and D Figure 3.7 Registers TRCGRA, TRCGRB,                                                                                      |
| 012Ah<br>012Bh | TRCGRB  |                            |                         |       |       | TRCGRC, and TRCGRD                                                                                                                                                  |
| 012Ch<br>012Dh | TRCGRC  |                            |                         |       |       |                                                                                                                                                                     |
| 012Eh<br>012Fh | TRCGRD  |                            |                         |       |       |                                                                                                                                                                     |
| 0130h          | TRCCR2  | _                          | _                       | _     | Valid | Timer RC control register 2 Figure 3.8 TRCCR2 Register                                                                                                              |
| 0131h          | TRCDF   | Valid                      | _                       | _     | Valid | Timer RC digital filter function select register Figure 3.9 TRCDF Register                                                                                          |
| 0132h          | TRCOER  | _                          | Valid                   | Valid | Valid | Timer RC output mask enable register Figure 3.10 TRCOER Register                                                                                                    |

-: Invalid



Figure 3.2 TRCMR Register



- 1. Set to these bits when the TSTART bit in the TRCMR register is set to 0 (count stops).
- 2. Bits CCLR, TOA, TOB, TOC and TOD are disabled for the input capture function of the timer mode.
- 3. The TRC counter performs free-running operation for the input capture function of the timer mode independent of the CCLR bit setting.

Figure 3.3 TRCCR1 Register



Figure 3.4 TRCIER Register



#### NOTE:

- 1. The writing results are as follows:
  - This bit is set to 0 when the read result is 1 and 0 is written to the same bit.
  - This bit remains unchanged even if the read result is 0 and 0 is written to the same bit. (This bit remains 1 even if it is set to 1 from 0 after reading, and writing 0.)
  - This bit remains unchanged if 1 is written to it.

|            | Timer Mo                                                                                                   |                                                                                         |                     |                 |
|------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------|-----------------|
| Bit Symbol | Input capture Function                                                                                     | Output Compare<br>Function                                                              | PWM Mode            | PWM2 Mode       |
| IMFA       | TRCIOA pin input edge <sup>(1)</sup>                                                                       | TRCIOA pin input edge <sup>(1)</sup> When the values of the registers TRC and TRCGRA ma |                     | d TRCGRA match. |
| IMFB       | TRCIOB pin input edge <sup>(1)</sup>                                                                       | When the values of the                                                                  | e registers TRC and | d TRCGRB match. |
| IMFC       | TRCIOC pin input edge <sup>(1)</sup> When the values of the registers TRC and TRCGRC match. <sup>(2)</sup> |                                                                                         |                     | d TRCGRC        |
| IMFD       | TRCIOD pin input edge <sup>(1)</sup> When the values of the registers TRC and TRCGRD match. <sup>(2)</sup> |                                                                                         |                     | d TRCGRD        |
| OVF        | When the TRC register overflows.                                                                           |                                                                                         |                     |                 |

#### NOTES:

- 1. Edge selected by bits IOj1 to IOj0 (j = A, B, C, or D).
- Includes the condition that bits BFC and BFD are set to 1 (buffer registers of registers TRCGRA and TRCGRB).

Figure 3.5 TRCSR Register



Figure 3.6 TRC Register



Figure 3.7 Registers TRCGRA, TRCGRB, TRCGRC, and TRCGRD



Figure 3.8 TRCCR2 Register



Figure 3.9 TRCDF Register



Figure 3.10 TRCOER Register



#### NOTES:

- 1. The TRCIOR0 register is enabled in timer mode. It is disabled in modes PWM and PWM2.
- 2. When the BFC bit in the TRCMR register is set to 1 (buffer register of TRCGRA register), set the IOC2 bit in the TRCIOR1 register to the same value as the IOA2 bit in the TRCIOR0 register.
- 3. When the BFD bit in the TRCMR register is set to 1 (buffer register of TRCGRB register), set the IOD2 bit in the TRCIOR1 register to the same value as the IOB2 bit in the TRCIOR0 register.

#### Timer RC I/O Control Register 1(1)



#### NOTES:

- 1. The TRCIOR1 register is enabled in timer mode. It is disabled in modes PWM and PWM2.
- 2. When the BFC bit in the TRCMR register is set to 1 (buffer register of TRCGRA register), set the IOC2 bit in the TRCIOR1 register to the same value as the IOA2 bit in the TRCIOR0 register.
- 3. When the BFD bit in the TRCMR register is set to 1 (buffer register of TRCGRB register), set the IOD2 bit in the TRCIOR1 register to the same value as the IOB2 bit in the TRCIOR0 register.

Figure 3.11 Registers TRCIOR0 and TRCIOR1

# 3.3 Common Items for Multiple Modes

#### 3.3.1 Count Source

The method of selecting the count source is common to all modes.

Table 3.4 lists the Count Source Selection, and Figure 3.12 shows a Count Source Block Diagram

Table 3.4 Count Source Selection

| Count Source        | Selection Method                                                                                                                                            |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f1, f2, f4, f8, f32 | Count source selected using bits TCK2 to TCK0 in TRCCR1 register                                                                                            |
|                     | FRA00 bit in FRA0 register set to 1 (high-speed on-chip oscillator on) and bits TCK2 to TCK0 in TRCCR1 register are set to 110b (fOCO40M)                   |
|                     | Bits TCK2 to TCK0 in TRCCR1 register are set to 101b (count source is rising edge of external clock) and PD3_3 bit in PD3 register is set to 0 (input mode) |



Figure 3.12 Count Source Block Diagram

The pulse width of the external clock input to the TRCCLK pin should be three cycles or more of the timer RC operation clock (see **Table 3.1 Timer RC Operation Clock**).

To select fOCO40M as the count source, set the FRA00 bit in the FRA0 register to 1 (high-speed on-chip oscillator on), and then set bits TCK2 to TCK0 in the TRCCR1 register to 110b (fOCO40M).

#### 3.3.2 Buffer Operation

Bits BFC and BFD in the TRCMR register are used to select the TRCGRC or TRCGRD register as the buffer register for the TRCGRA or TRCGRB register.

- Buffer register for TRCGRA register: TRCGRC register
- Buffer register for TRCGRB register: TRCGRD register

Buffer operation differs depending on the mode.

Table 3.5 lists the Buffer Operation in Each Mode, Figure 3.12 shows the Buffer Operation for Output Compare Function.

Table 3.5 Buffer Operation in Each Mode

| Function, Mode          | Transfer Timing                                                                     | Transfer Destination Register                                           |
|-------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Input capture function  | Input capture signal input                                                          | Contents of TRCGRA (TRCGRB) register are transferred to buffer register |
| Output compare function | Compare match between TRC register and TRCGRA (TRCGRB) register                     | Contents of buffer register are transferred to TRCGRA (TRCGRB)          |
| PWM mode                | and INCONA (INCOND) register                                                        | register                                                                |
| PWM2 mode               | Compare match between TRC register and TRCGRA register     TRCTRG pin trigger input | Contents of buffer register (TRCGRD) are transferred to TRCGRB register |



Figure 3.13 Buffer Operation for Output Compare Function

Set the following in timer mode.

- To use the TRCGRC register as the buffer register for the TRCGRA register: Set the IOC2 bit in the TRCIOR1 register to the same value as the IOA2 bit in the TRCIOR0 register.
- To use the TRCGRD register as the buffer register for the TRCGRB register: Set the IOD2 bit in the TRCIOR1 register to the same value as the IOB2 bit in the TRCIOR0 register.

When the output compare function, PWM mode, or PWM2 mode, and the TRCGRC or TRCGRD register is also functioning as a buffer register, the IMFC bit or IMFD bit in the TRCSR register is set to 1 when a compare match with the TRC register occurs.

# 3.3.3 Forced Cutoff of Pulse Output

When using the timer mode's output compare function, the PWM mode, or the PWM2 mode, pulse output from the TRCIOj (j = A, B, C, or D) output pin can be forcibly cut off and the TRCIOj pin set to function as a programmable I/O port by means of input to the  $\overline{\text{INTO}}$  pin.

A pin used for output by the timer mode's output compare function, the PWM mode, or the PWM2 mode can be set to function as the timer RC output pin by setting the Ej bit in the TRCOER register to 0 (timer RC output enabled). If "L" is input to the  $\overline{\text{INT0}}$  pin while the PTO bit in the TRCOER register is set to 1 (pulse output forced cutoff signal input  $\overline{\text{INT0}}$  enabled), bits EA, EB, EC, and ED in the TRCOER register are all set to 1 (timer RC output disabled, TRCIOj output pin functions as the programmable I/O port). When one or two cycles of the timer RC operation clock after "L" input to the  $\overline{\text{INT0}}$  pin (refer to **Table 3.1 Timer RC Operation Clock**) has elapsed, the TRCIOj output pin becomes a programmable I/O port.

Make the following settings to use this function:

- Set the pin state following forced cutoff of pulse output (high impedance (input), "L" output, or "H" output) (refer to the R8C/27 Group Hardware Manual).
- Set the INT0EN bit to 1 (INT0 input enabled) and the INT0PL bit to 0 (one edge) in the INTEN register.
- Set the PD4 5 bit in the PD4 register to 0 (input mode).
- Select the INTO digital filter by means of bits INTOF1 to INTOF0 in the INTF register.
- Set the PTO bit in the TRCOER register to 1 (pulse output forced cutoff signal input INTO enabled).

The IR bit in the INTOIC register is set to 1 (interrupt request) in accordance with the setting of the POL bit and a change in the INTO pin input (refer to the R8C/27 Group Hardware Manual). For details on interrupts, refer to the R8C/27 Group Hardware Manual.



Figure 3.14 Forced Cutoff of Pulse Output

# 3.4 Timer Mode (Output Compare Mode Function)

This function detects when the contents of the TRC register (counter) and the TRCGRj register (j = A, B, C, or D) match (compare match). When a match occurs, a signal is output from the TRCIOj pin at a given level. The output compare function, or other mode or function, can be selected for each individual pin.

Table 3.6 lists the Specifications of Output Compare Function, Figure 3.15 shows a Block Diagram of Output Capture Function, Figures 3.16 to 3.18 show registers associated with the output compare function, Table 3.7 lists the Functions of TRCGRj Register when Using Output Compare Function, and Figure 3.19 shows an Operating Example of Output Compare Function.

Table 3.6 Specifications of Output Compare Function

| Item                                             | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count source                                     | f1, f2, f4, f8, f32, fOCO40M, or external signal (rising edge) input to TRCCLK pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Count operation                                  | Increment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Count period                                     | The CCLR bit in the TRCCR1 register is set to 0 (free running operation):  1/fk × 65,536  fk: Count source frequency  The CCLR bit in the TRCCR1 register is set to 1 (the TRC register is set to 0000h at the TRCGRA compare match):  1/fk × (n + 1)  n: TRCGRA register setting value                                                                                                                                                                                                                                                                                                                                                                    |
| Waveform output timing                           | Compare match                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Count start condition                            | 1 (count starts) is written to the TSTART bit in the TRCMR register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Count stop condition                             | 0 (count stops) is written to the TSTART bit in the TRCMR register. The output compare output pin retains output level before count stops, and the TRC register retains a value before count stops.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Interrupt request generation timing              | Compare match (contents of registers TRC and TRCGRj match)     The TRC register overflows                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TRCIOA, TRCIOB, TRCIOC, and TRCIOD pin functions | Programmable I/O port or output compare output (selectable individually by pin)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| INT0 pin function                                | Programmable I/O port, pulse output forced cutoff signal input, or INTO interrupt input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Read from timer                                  | The count value can be read by reading the TRC register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Write to timer                                   | The TRC register can be written to.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Select functions                                 | <ul> <li>Output compare output pin selected One or more of pins TRCIOA, TRCIOB, TRCIOC, and TRCIOD</li> <li>Compare match output level select "L" output, "H" output, or output level inverted</li> <li>Initial output level select Sets output level for period from count start to compare match</li> <li>Timing for clearing the TRC register to 0000h Overflow or compare match with the TRCGRA register</li> <li>Buffer operation (refer to 3.3.2 Buffer Operation)</li> <li>Pulse output forced cutoff signal input (refer to 3.3.3 Forced Cutoff of Pulse Output)</li> <li>Can be used as an internal timer by disabling timer RC output</li> </ul> |

j = A, B, C, or D



Figure 3.15 Block Diagram of Output Capture Function



- 1. When the BFC bit in the TRCMR register is set to 1 (buffer register of TRCGRA register), set the IOC2 bit in the TRCIOR1 register to the same value as the IOA2 bit in the TRCIOR0 register.
- 2. When the BFD bit in the TRCMR register is set to 1 (buffer register of TRCGRB register), set the IOD2 bit in the TRCIOR1 register to the same value as the IOB2 bit in the TRCIOR0 register.

Figure 3.16 TRCIOR0 Register for Output Capture Function



- 1. When the BFC bit in the TRCMR register is set to 1 (buffer register of TRCGRA register), set the IOC2 bit in the TRCIOR1 register to the same value as the IOA2 bit in the TRCIOR0 register.
- 2. When the BFD bit in the TRCMR register is set to 1 (buffer register of TRCGRB register), set the IOD2 bit in the TRCIOR1 register to the same value as the IOB2 bit in the TRCIOR0 register.

TRCIOR1 Register for Output Capture Function



Figure 3.18 TRCCR1 Register for Output Compare Function

Table 3.7 Functions of TRCGRj Register when Using Output Compare Function

| Register | Setting | Register Function                                             | Output Compare Output Pin |
|----------|---------|---------------------------------------------------------------|---------------------------|
| TRCGRA   | _       | General register. Write a compare value to one of these       | TRCIOA                    |
| TRCGRB   | ]       | registers.                                                    | TRCIOB                    |
| TRCGRC   | BFC = 0 | General register. Write a compare value to one of these       | TRCIOC                    |
| TRCGRD   | BFD = 0 | registers.                                                    | TRCIOD                    |
| TRCGRC   | BFC = 1 | Buffer register. Write the next compare value to one of these | TRCIOA                    |
| TRCGRD   | BFD = 1 | registers (refer to 3.3.2 Buffer Operation).                  | TRCIOB                    |

j = A, B, C, or D

BFC, BFD: Bits in TRCMR register



Figure 3.19 Operating Example of Output Compare Function

# 3.5 Timer RC Interrupt

Timer RC generates a timer RC interrupt request from five sources. The timer RC interrupt uses a single TRCIC register (bits IR and ILVL0 to ILVL2) and a single vector.

Table 3.8 lists the Registers Associated with Timer RC Interrupt, and Figure 3.20 is a Timer RC Interrupt Block Diagram.

Table 3.8 Registers Associated with Timer RC Interrupt

| Tir | mer RC Status Register | Timer RC Interrupt Enable Register | Timer RC Interrupt Control Register |
|-----|------------------------|------------------------------------|-------------------------------------|
|     | TRCSR0                 | TRCIER                             | TRCIC                               |



Figure 3.20 Timer RC Interrupt Block Diagram

Like other maskable interrupts, the timer RC interrupt is controlled by the combination of the I flag, IR bit, bits ILVL0 to ILVL2, and IPL. However, it differs from other maskable interrupts in the following respects because a single interrupt source (timer RC interrupt) is generated from multiple interrupt request sources.

- The IR bit in the TRCIC register is set to 1 (interrupt requested) when a bit in the TRCSR register is set to 1 and the corresponding bit in the TRCIER register is also set to 1 (interrupt enabled).
- The IR bit is set to 0 (no interrupt request) when the bit in the TRCSR register or the corresponding bit in the TRCIER register is set to 0, or both are set to 0. In other words, the interrupt request is not maintained if the IR bit is once set to 1, but the interrupt is not acknowledged.
- If after the IR bit is set to 1, another interrupt source is triggered, the IR bit remains set to 1 and does not change.
- If multiple bits in the TRCIER register are set to 1, use the TRCSR register to determine the source of the interrupt request.
- The bits in the TRCSR register are not automatically set to 0 when an interrupt is acknowledged. Set them to 0 within the interrupt routine. Refer to **Figure 3.5 TRCSR Register** for the procedure for setting these bits to 0.

Refer to Figure 3.4 TRCIER Register for details on the TRCIER register.

Refer to the R8C/27 Group Hardware Manual for details on the TRCIC register and for information on interrupt vectors.

#### 3.6 Notes on Timer RC

#### 3.6.1 TRC Register

• The following note applies when the CCLR bit in the TRCCR1 register is set to 1 (clear TRC register at compare match with TRCGRA register).

When using a program to write a value to the TRC register while the TSTART bit in the TRCMR register is set to 1 (count starts), ensure that the write does not overlap with the timing with which the TRC register is set to 0000h.

If the timing of the write to the TRC register and the setting of the TRC register to 0000h coincide, the write value will not be written to the TRC register and the TRC register will be set to 0000h.

• Reading from the TRC register immediately after writing to it can result in the value previous to the write being read out. To prevent this, execute the JMP.B instruction between the read and the write instructions.

Program Example MOV.W #XXXXh, TRC ;Write

JMP.B L1 ;JMP.B instruction

L1: MOV.W TRC,DATA ;Read

# 3.6.2 TRCSR Register

Reading from the TRCSR register immediately after writing to it can result in the value previous to the write being read out. To prevent this, execute the JMP.B instruction between the read and the write instructions.

Program Example MOV.B #XXh, TRCSR ;Write

JMP.B L1 ;JMP.B instruction

L1: MOV.B TRCSR,DATA ;Read

#### 3.6.3 Count Source Switching

• Stop the count before switching the count source.

Switching procedure:

- (1) Set the TSTART bit in the TRCMR register to 0 (count stops).
- (2) Change the settings of bits TCK2 to TCK0 in the TRCCR1 register.
- After switching the count source from fOCO40M to another clock, allow a minimum of two cycles of f1 to elapse after changing the clock setting before stopping fOCO40M.

Switching procedure:

- (1) Set the TSTART bit in the TRCMR register to 0 (count stops).
- (2) Change the settings of bits TCK2 to TCK0 in the TRCCR1 register.
- (3) Wait for a minimum of two cycles of f1.
- (4) Set the FRA00 bit in the FRA0 register to 0 (high-speed on-chip oscillator off).



# 4. Program Overview

This program can be used on timer RC to toggle output from the TRCIOA output pin at compare match with timer RC counter (TRC) and general register (TRCGRA). TRC and TRCGRA are compare matched at  $100~\mu s$ .

100 
$$\mu$$
s= 40 MHz (TRCGRA + 1)  
= 25 ns × 4000

The setting conditions of this program are as follows:

- Select the high-speed on-chip oscillator (fOCOM40M) as count source.
- Clear timer RC counter (TRC) at compare match with TRCGRA.
- Do not use the pulse output forced cutoff input function.

Figure 4.1 shows the Pin Used.



Figure 4.1 Pin Used

#### 4.1 Function Table

Table 4.1

| Declaration   | void timer_rc_in    | void timer_rc_init(void)                              |         |  |  |
|---------------|---------------------|-------------------------------------------------------|---------|--|--|
| Overview      | SFR initial setting | SFR initial setting associated with timer RC          |         |  |  |
| Argument      | Argument name       | ;                                                     | Meaning |  |  |
|               | None                |                                                       |         |  |  |
| Variable used | Variable name       |                                                       | Usage   |  |  |
| (global)      | None                |                                                       |         |  |  |
| Return value  | Туре                | Value                                                 | Meaning |  |  |
|               | None                |                                                       |         |  |  |
| Function      | Initialize the SFI  | Initialize the SFR registers associated with timer RC |         |  |  |

#### 4.2 Flow chart

#### 4.2.1 Main Function



# 4.2.2 Timer RC SFR Initial Setting



# 5. Sample Programming Code

A sample program can be downloaded from the Renesas Electronics website.

# 6. Reference Documents

User's Manual: Hardware

R8C/27 Group Hardware Manual

The latest version can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

# **Website and Support**

Renesas Electronics website http://www.renesas.com

Inquiries

http://www.renesas.com/contact/



| REVISION HISTORY    | R8C/27 Group                        |
|---------------------|-------------------------------------|
| 1121101011111010111 | Timer RC in Output Compare Function |

| Rev. | Date         | Description                                       |                                      |
|------|--------------|---------------------------------------------------|--------------------------------------|
|      |              | Page                                              | Summary                              |
| 1.00 | Dec 01, 2006 | -                                                 | First Edition issued                 |
| 1.10 | June 1, 2012 | Note on oscillation stabilization wait time added |                                      |
|      |              | _                                                 | Previous document number: REJ05B0838 |

All trademarks and registered trademarks are the property of their respective owners.

# General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.

In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

#### 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

 The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information,
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries,
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Milliboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Ha Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 nunLu Haidian District. Beijing 100083. P.R.China

Renesas Electronics (Shanghal) Co., Ltd.
Unit 204, 205, AZIA Center, No. 1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China
Tel: 486-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2868-9318, Fax: +852-2868-9022/9044

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.

тинивова специонизь манаузна эцп. Бли.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: 482-2-588-3737, Fax: 482-2-588-5141

© 2012 Renesas Electronics Corporation. All rights reserved.