Introduction to In-band Communication of Qi-based Wireless Power Designs and System-Level Challenges

This application note describes the in-band communications and system-level challenges presented when using Qi-based wireless power designs.

Contents
1. Introduction ................................................................................................................................................... 1
2. System-Level Challenges ............................................................................................................................ 3
3. Design Recommendations ........................................................................................................................... 4
4. Summary ....................................................................................................................................................... 5
5. Revision History ........................................................................................................................................... 5

1. Introduction

In Qi-based wireless power designs, Receiver (Rx) and Transmitter (Tx) exchanges the messages using the bidirectional in-band communication. These messages are critical to establish the power contract, regulate the operating point, and detect foreign objects.

Receiver-to-transmitter communication is completed by Amplitude Shift Keying (ASK) using with a bit-rate of 2Kbps. The receiver modulates the amplitude of the load applied to the receiver's coil by switching the external capacitors (Cmod) from AC1 and AC2 both to ground. To the transmitter, this appears as an impedance change, which results in measurable variations of the transmitter’s coil’s voltage and current. The transmitter’s controller decodes the message using integrated voltage and current demodulator and then regulates the power transfer accordingly.

Transmitter-to-receiver communication is accomplished by frequency-shift keying (FSK) modulation over the power signal frequency using with a bit-rate of 200bps. The receiver detects the minor change in operating frequency and decodes the message sent by the transmitter.
The ASK byte-encoding scheme, FSK byte-encoding scheme and packet structure comply with the WPC specification. Furthermore, the checksum is used within the messages to assure the integrity of the data being sent.

![Qi-based Wireless Power System Overview](image)

**Figure 1: Qi-based Wireless Power System Overview**

![Bit Logic “0” and “1” Defined in the WPC Specification](image)

**Figure 2: Bit Logic “0” and “1” Defined in the WPC Specification**

![Byte Structure in WPC Specification](image)

**Figure 3: Byte Structure in WPC Specification**

![ASK Message Structure in WPC Specification](image)

**Figure 4: ASK Message Structure in WPC Specification**

![FSK Message Structure in WPC Specification](image)

**Figure 5: FSK Message Structure in WPC Specification**
ASK and FSK messages can be monitored using the scope probe on Receiver Rectifier (Rx_VRECT) node, Transmitter voltage demodulator input (VDEM) and Transmitter current demodulator Input (IDEM). Furthermore, a Qi sniffer can be used to sniff the communication packets between receiver and transmitter.

![Figure 6: Typical Waveform](image)

CH1: Rx VRECT, CH2: Rx VOUT, CH3: Tx VDEM, CH4: Rx IOUT

2. System-Level Challenges

In typical wireless power designs, the receiver’s main LDO output (VOUT) is connected to the input of a battery charger. The battery charger charges the battery and provides the system current. While the device is charging wirelessly, the output current of wireless power system is equal to the input current of the battery charger. The output current of wireless power receiver can be increased or decreased by changing the DC current limit of the battery charger.

![Figure 7: System Diagram](image)
When the battery charger is in Constant Voltage (CV) mode of operation, the battery charging current is low and the wireless charging output has a higher impedance. The dynamic system loads on the battery charger’s system output causes wide output current swings on the wireless power receiver’s output.

### 3. Design Recommendations

The wireless power receiver uses a bi-phase encoding scheme to modulate data bits onto power signal. For this purpose, the receiver aligns each data bit to a full period clock of an internal clock signal such that the start of a data bit coincides with the rising edge of the clock signal. This internal clock signal has a frequency $f_{clk} = 2^{±4}$ kHz based on WPC 1.2.4 spec. The number of bit errors can be potentially high if the wireless power receiver ripple has a frequency that is close to the modulation frequency $f_{clk}$. Therefore, the system designer needs to consider removing similar modulation frequency (< 8kHz) noise for proper wireless charging communication.

Also, ripple on the wireless power receiver’s load yields a ripple on the wireless power transmitter’s coil current and voltage which feed into the transmitter’s demodulator circuit. As a result, the ripple on the receiver’s load current can lead to decoding errors in the transmitter’s demodulation circuitry. So, system designers need to minimize the noise on the receiver’s output to maintain a proper signal-to-noise ratio (SNR) on the transmitter’s demodulator input for effective decoding. Figure 8 shows an example of a good transmitter demodulation signal without noise signal and a good SNR, which is over 10. The ripple frequency and noise frequency (3kHz) cause a poor demodulation signal with low SNR which results in packet error within the transmitter’s demodulator as shown in Figure 9.

![Figure 8: Good Signal-to-Noise Waveforms (SNR = (S-N)/N = (11-1)/1 = 10)](image-url)
4. Summary

In Qi-based wireless power designs, in-band communication is critical to uphold an excellent user experience. The system noise from the receiver’s output can impact the quality of the transmitter’s demodulator input. A system designer can measure the SNR ratio at the transmitter’s demodulator input to understand the impact of the receiver’s output noise. It is recommended for system designers to maintain an SNR ratio of greater than 5 on the Tx demodulator’s input for all the receiver’s load conditions.

5. Revision History

<table>
<thead>
<tr>
<th>Revision</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.00</td>
<td>Aug 23, 2021</td>
<td>Initial release.</td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES (“RENESAS”) PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas’ Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

Corporate Headquarters
TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

Contact Information
For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:
www.renesas.com/contact/

Trademarks
Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.