Overview

Description

CD40192BMS presettable BCD up/down counter and the CD40193BMS presettable binary up/down counter each consist of four synchronously clocked, gated D type flip-flops connected as a counter. The inputs consist of four individual jam lines, a PRESET ENABLE control, individual CLOCK UP and CLOCK DOWN signals, and a master RESET. Four buffered Q signal outputs as well as CARRY and BORROW outputs for multiple-stage counting schemes are provided. The counter is cleared so that all outputs are in a low state by a high on the RESET line. A RESET is accomplished asynchronously with the clock. Each output is individually programmable asynchronously with the clock to the level on the corresponding jam input when the PRESET ENABLE control is low. The counter counts up one count on the positive clock edge of the CLOCK UP signal provided the CLOCK DOWN line is high. The counter counts down one count on the positive clock edge of the CLOCK DOWN signal provided the CLOCK UP line is high. The CARRY and BORROW signals are high when the counter is counting up or down. The CARRY signal goes low one-half clock cycle after the counter reaches its maximum count in the count-up mode. The BORROW signal goes low one-half clock cycle after the counter reaches its minimum count in the countdown mode. Cascading of multiple packages is easily accomplished without the need for additional external circuitry by tying the BORROW and CARRY outputs to the CLOCK DOWN and CLOCK UP inputs, respectively, of the succeeding counter package. The CD40192BMS and CD40193BMS are supplied in these 16-lead outline packages: Braze Seal DIP H4W (CD40192BMS) and H4X (CD40193BMS), Frit Seal DIP H1F, and Ceramic Flatpack H6P (CD40192BMS) and H6W (CD40193BMS).

Features

  • CD40192BMS - BCD type
  • CD40193BMS - Binary type
  • High voltage type (20V rating)
  • Individual clock lines for counting up or counting down
  • Synchronous high-speed carry and borrow propagation delays for cascading
  • Asynchronous reset and preset capability
  • Medium-speed operation fCL = 8MHz (typ.) at 10V
  • 5V, 10V and 15V parametric ratings
  • Standardize symmetrical output characteristics
  • 100% tested for quiescent current at 20V
  • Maximum input current of 1µA at 18V over full package temperature range; 100nA at 18V and +25 °C
  • Noise margin (over full package temperature range) 1V at VDD = 5V, 2V at VDD = 10V, 2.5V at VDD = 15V
  • Meets all requirements of JEDEC tentative standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"

Comparison

Applications

Applications

  • Up/Down difference counting
  • Multistage ripple counting
  • Synchronous frequency dividers
  • A/D and D/A conversion
  • Programmable binary or BCD counting

Documentation

Type Title Date
Datasheet PDF 457 KB
Brochure PDF 467 KB
Brochure PDF 4.85 MB
Price Increase Notice PDF 360 KB
Other
White Paper PDF 533 KB
Product Advisory PDF 499 KB
Product Change Notice PDF 230 KB
Application Note PDF 338 KB
9 items

Design & Development

Models