# RENESAS

## RS-485: Transmitting Full-Duplex Data over Single Twisted-Pair Cable

The demand for higher data throughput lead to the full-duplex RS-485 interface allowing for the simultaneous receiving and transmitting of data using two twisted-pair cable (Figure 1). To reduce cable and installation cost even further, a new type of full-duplex interface has emerged that allows data transmission over a single twisted-pair cable (Figure 2).

In this new type of full-duplex interface, each transceiver connects to the bus using a 4-to-2 wire converter that passes the transmit data from the local transceiver onto the bus, while at the same time extracting the receiving data that is sent by the remote transceiver from the bus.

The interface is purely intended for point-to-point data links, as it requires two, permanently active signal sources. Therefore, idling a signal source requires it to idle in a bus-high or bus-low state, rather than disabling the driver.

This application note explains the design of the bus node circuitry.



Figure 1. Traditional Full-Duplex Link with Enable Controls over Two Twisted-Pair Cables



Figure 2. New permanent active Full-Duplex Link over Single Twisted-Pair Cable

# Contents

| 1. | Bus Node Circuit Design |                                                                                 |     |  |  |
|----|-------------------------|---------------------------------------------------------------------------------|-----|--|--|
|    | 1.1                     | Current Limiting                                                                | . 2 |  |  |
|    | 1.2                     | Bus Termination                                                                 | 2   |  |  |
|    | 1.3                     | 4-to-2 Wire Conversion                                                          | 3   |  |  |
|    | 1.4                     | Deriving the Bus Voltage to Driver Output Voltage Ratio                         | 4   |  |  |
|    | 1.5                     | Deriving the R <sub>B</sub> /R <sub>D</sub> Ratio of the 4-to-2 Wire Conversion | 5   |  |  |
|    | 1.6                     | Deriving the R <sub>B</sub> and R <sub>D</sub> Resistor Values                  | 6   |  |  |
|    | 1.7                     | Deriving the Driver Output Voltage, V <sub>OD</sub>                             | 7   |  |  |
| 2. | Calc                    | ulation Examples                                                                | . 7 |  |  |
| 3. | Com                     | plete Interface Circuit and Waveforms                                           | . 8 |  |  |
| 4. | Revi                    | sion History                                                                    | 9   |  |  |



# 1. Bus Node Circuit Design

There are three main aspects to be considered during the bus node design (Figure 3):

- Current limiting: As the full-duplex operation requires both transceivers to transmit and receive data at the
  same time, there are plenty of occasions where the signal polarities of both driver outputs are opposite to one
  another. This can cause large differential currents to flow, which overloads the drivers and eventually leads to
  thermal shutdown, a transceiver internal protection scheme required by EIA-485. Therefore, to prevent a driver
  from overloading, two series resistors, R<sub>S</sub>, are placed into the driver output path that limit the current flow.
- Bus node termination: To minimize or even eliminate signal reflections on the bus line, the bus node impedance must match the characteristic impedance of the bus cable. This is accomplished with the termination resistor, R<sub>T</sub>.
- 4-to-2 Wire conversion: Resistive voltage dividers, consisting of the bus resistors, R<sub>B</sub>, and the driver output resistors, R<sub>D</sub>, are used to pass the local transmit data onto the bus and to extract the receive data that is sent by the remote transmitter from the bus.



Figure 3. Three Main Aspects of the Bus Node Circuit Design

## 1.1 Current Limiting

To match the bus node impedance with the characteristic cable impedance,  $Z_0$ , the value of  $R_S$  should be close to half the value of  $Z_0$ :

#### (EQ. 1) $R_{S} \approx Z_{0}/2$

While it is possible to choose higher  $R_S$  values to reduce the output current, they also reduce the bus voltage, because of the voltage divider action with the termination resistor,  $R_T$ .

## 1.2 Bus Termination

The purpose of the termination resistor,  $R_T$ , is to adjust the input impedance of the bus node circuit such, that it matches the characteristic cable impedance:  $Z_{IN} = Z_0$ . As shown in Figure 4, the bus node input impedance is the parallel impedance of the termination resistor and the sum of the current limiting resistors and the driver output impedance.

(EQ. 2)  $Z_{IN} = R_T \| (2R_S + R_O) = Z_0$ 

Before finding the value of  $R_T$ , it is necessary to establish the driver output impedance,  $R_O$ .  $R_O$  is usually not specified as a parametric value but can be derived from the V-I characteristic of the driver found in the datasheet.

Figure 5 shows a best-fit line drawn through the driver V-I characteristic curve. The slope of this line represents  $R_0$ . In this case, the output impedance of the RAA788153 transceiver is derived with  $R_0 \approx 25\Omega$ .



Figure 4. Bus Node Impedance Matching



Figure 5. Deriving Driver Output Impedance

When the value of R<sub>O</sub> is known, calculate the value of the termination resistor by solving Equation 3 for R<sub>T</sub>:

(EQ. 3) 
$$R_{T} = \frac{(2R_{S} + R_{O}) \times Z_{0}}{2R_{S} + R_{O} - Z_{0}} = \frac{1}{1/Z_{0} - 1/(2R_{S} + R_{O})}$$

### 1.3 4-to-2 Wire Conversion

The 4-to-2 wire conversion not only passes transmit signals from the driver to the bus and receive signals from the bus to the receiver, but it must also cancel the portion of the transmit signal that is unavoidably looped back to the receiver (Figure 6).

Because of the design structure of the 4-to-2 wire conversion, a part of the transmit signal is looped back into the receiver path, where it is superimposed onto the receive signal. If not removed, the combined signal can cause false triggering of the receiver input thresholds, therefore, leading to data errors.



Figure 6. Deriving Driver Output Impedance

The canceling of the loopback signal is achieved by feeding an inverted portion of the transmit signal to the receiver inputs, where it adds to the loopback signal. To eliminate the loopback signal, the canceling signal must be of the same amplitude but inverted polarity as the loopback signal.

Inverting the canceling signal is accomplished by connecting the non-inverting receiver input (A) to the inverting driver output (Z), and the inverting receiver input (B) to the non-inverting driver output (Y). The amplitude of the canceling signal is set by the resistor ratio of the  $R_D$ - $R_B$  voltage divider, which, in turn, depends on the ratio of bus voltage to driver output voltages.

### 1.4 Deriving the Bus Voltage to Driver Output Voltage Ratio

To determine the bus voltage, focus on the data link between the two drivers and ignore the 4-to-2 wire conversion network. This is done by ensuring that  $R_B$  and  $R_D$  are high-impedance enough to not cause any significant loading effects on the bus.

Figure 7 shows the data link with the driver output voltages  $V_{OD1}$  and  $V_{OD2}$  generating the bus voltage,  $V_{Bus}$ . Because of design symmetry, both driver output voltages are equally attenuated by the voltage diver action of  $2R_S$  and  $R_T$  to generate  $V_{Bus}$ . Denoting the voltage divider gain as k, express the bus voltage using Equation 4:

 $(\textbf{EQ. 4}) \qquad \textbf{V}_{Bus} = \textbf{V}_{OD1} \times \textbf{k} + \textbf{V}_{OD2} \times \textbf{k}$ 



Figure 7. Design Symmetry Ensures Equal Attenuation

To determine k, convert the circuit in Figure 7 into the load circuits of both drivers (Figure 8). Because each bus node is terminated to match  $Z_0$ , the input impedance ( $Z_0$ ) of one bus node is parallel to the termination resistor,  $R_T$ , of the other bus node. Therefore, each driver output sees a load resistance of  $R_I = 2R_S + R_T ||Z_0$ .



Figure 8. Each Driver has a V<sub>BUS</sub> Contribution of VOD·k

From Figure 8, you can derive the gain of each bus node with:

$$k = \frac{V_{Bus1}}{V_{OD1}} = \frac{V_{Bus2}}{V_{OD2}} = \frac{R_T \| Z_0}{2R_S + R_T \| Z_0}$$

Then, multiplying out and collecting terms gives Equation 5:

(EQ. 5) 
$$k = \frac{1}{1 + 2R_S(1/Z_0 + 1/R_T)}$$



## 1.5 Deriving the R<sub>B</sub>/R<sub>D</sub> Ratio of the 4-to-2 Wire Conversion

From the differential 4-to-2 wire conversion network in Figure 9, construct its single-ended representation in Figure 10. Recall that  $V_{OD1}$  is inverted to  $-V_{OD1}$  by the connections of the  $R_D$  resistors between the receiver inputs and the driver outputs (see also 4-to-2 Wire Conversion). To determine the  $R_B/R_D$  ratio that is necessary to prevent the local driver output ( $V_{OD1}$ ) from appearing at the local receiver input ( $V_{AB1}$ ) you must also include the receiver input resistance ( $R_{IN}$ ) as it presents a common-mode load to the voltage divider output.  $R_{IN}$  is commonly specified in the datasheet.





Figure 9. 2-to-4 Wire Conversion

Figure 10. Single-Ended Representation

The differential receiver input voltage of Node 1, V<sub>AB1</sub>, therefore, becomes:

$$V_{AB1} = V_{Bus} \times \frac{R_D \| R_{IN}}{R_B + R_D \| R_{IN}} - V_{OD1} \times \frac{R_B \| R_{IN}}{R_D + R_B \| R_{IN}}$$

Multiplying out then gives:

$$V_{AB1} = V_{Bus} \times \frac{R_D R_{IN}}{R_B R_{IN} + R_D R_{IN} + R_B R_D} - V_{OD1} \times \frac{R_B R_{IN}}{R_B R_{IN} + R_D R_{IN} + R_B R_D}$$

To arrive at an equation that includes the  $R_B/R_D$ , divide the numerators and denominators of both fractions by  $R_D \times R_{IN}$ :

$$V_{AB1} = V_{Bus} \times \frac{1}{1 + R_B / R_D + R_B / R_{IN}} - V_{OD1} \times \frac{R_B / R_D}{1 + R_B / R_D + R_B / R_{IN}}$$

As both fractions have the same denominators, combine both voltage terms onto one denominator:

$$V_{AB1} = \frac{V_{Bus} - V_{OD1} \times R_B / R_D}{1 + R_B / R_D + R_B / R_{IN}}$$

Now substitute  $V_{Bus}$  using Equation 4 ( $V_{Bus} = V_{OD1} \times k + V_{OD2} \times k$ ) and get:

$$V_{AB1} = \frac{V_{OD1} \times k + V_{OD2} \times k - V_{OD1} \times R_B / R_D}{1 + R_B / R_D + R_B / R_I N}$$

After collecting terms, there are two separate voltage terms, one for V<sub>OD1</sub> and another for V<sub>OD2</sub>:

(EQ. 6) 
$$V_{AB1} = \frac{V_{OD1} \times (k - R_B / R_D) + V_{OD2} \times k}{1 + R_B / R_D + R_B / R_{IN}}$$



Equation 6 shows that to eliminate  $V_{OD1}$ , its bracket, k -  $R_B/R_D$ , must become zero. This is accomplished by making  $R_B/R_D$  equals k:

$$(EQ.7) \qquad \frac{R_B}{R_D} = k$$

With the  $V_{OD1}$  component eliminated, the receiver input voltage is purely dependent of  $V_{OD2}$ :

$$V_{AB1} = \frac{V_{OD2}}{1 + \frac{1}{k} + \frac{R_D}{R_{IN}}}$$

Then, substituting k with Equation 7 gives Equation 8:

(EQ. 8) 
$$V_{AB1} = \frac{V_{OD2}}{1 + \frac{R_D}{R_B \parallel R_{IN}}} = \frac{V_{OD2}}{1 + R_D \left(\frac{1}{R_B} + \frac{1}{R_{IN}}\right)}$$

#### 1.6 Deriving the R<sub>B</sub> and R<sub>D</sub> Resistor Values

Figure 11 shows that there are two leakage current paths parallel to the termination resistor. Their combined current value,  $I_{LK1} + I_{LK2}$ , should be about 10% of  $I_T$ , the current through the termination resistor, to minimize loading of the main signal path. This requires that the sum of the resistor values ( $R_B$ ,  $R_D$ ) is about 20 times that of the termination resistor:

$$(EQ. 9) \qquad R_{B} + R_{D} \approx 20R_{T}$$

At the same time, the gain requirement of Equation 7 demands that

**(EQ. 10)**  $R_{B} = R_{D} \times k$ 



Figure 11. Leakage Currents must be ≤ 10% of Termination Current

Setting Equation 10 = Equation 9 and solving for  $R_D$  gives the first resistor value with:

$$\mathsf{R}_\mathsf{D} = \frac{20\mathsf{R}_\mathsf{T}}{\mathsf{k}+1}$$

Substituting k with Equation 7 gives Equation 11:

(EQ. 11) 
$$R_D = 20 \times \{R_T \| [2(R_T + 2R_S)]\} = 20 \times \frac{R_T \times 2(R_T + 2R_S)}{R_T + 2(R_T + 2R_S)}$$

Then, applying Equation 10, calculate the resistor value for  $R_B$ :

$$R_B = R_D \times k$$

### 1.7 Deriving the Driver Output Voltage, V<sub>OD</sub>

Knowing the magnitude of  $V_{OD}$  helps to estimate the receiver input voltage during circuit simulation. To find  $V_{OD}$ , calculate the load resistance of the driver in Figure 12 with:

(EQ. 12) 
$$R_L = 2R_S + R_T || Z_0 = 2R_S + \frac{1}{1/R_T + 1/Z_0}$$

Then, drawing the  $R_L$  line into the driver V-I characteristic,  $V_{OD}$  is found at the crossing point of both curves (Figure 13).



Figure 12. Driver Load Resistance



Figure 13. Deriving  $V_{\text{OD}}$  for a given  $\text{R}_{\text{L}}$ 

## 2. Calculation Examples

Table 1 lists the sequence of steps for calculating the gain and resistor values for  $100\Omega$  and  $120\Omega$  Cables.

 Table 1. Sequence of Calculation Steps

| Parameter                         | Symbol                        | Equation / Comment                                                                                                                                 |             | Value   |        | Unit |
|-----------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------|--------|------|
| Characteristic Cable<br>Impedance | Z <sub>0</sub>                | RS-485 or CAT-5                                                                                                                                    |             | 120     | 100    | Ω    |
| Driver Output<br>Impedance        | R <sub>O</sub>                | Established from the driver V-I characteristic in the data sheet                                                                                   |             | 25      | 25     | Ω    |
| Receiver Input<br>Impedance       | R <sub>IN</sub>               | Taken from the Electrical Specifications in the data sheet                                                                                         |             | 96k     | 100    | Ω    |
| Current Limiting                  | R <sub>S</sub>                | $R_{S} = \frac{Z_{0}}{2}$                                                                                                                          | Calculated  | 60      | 50     | Ω    |
| Resistor                          |                               |                                                                                                                                                    | E-96 series | 59      | 49.9   | Ω    |
| Termination Resistor              | P                             | $R_{\rm T} = \frac{1}{1/Z_0 - 1/(2R_{\rm S} + R_{\rm O})}$                                                                                         | Calculated  | 746     | 503    | Ω    |
| Termination (Cesistor             |                               |                                                                                                                                                    | E-96 series | 750     | 499    | Ω    |
| Forward Gain                      | k                             | $k = \frac{1}{1 + 2R_{S}(1/Z_{0} + 1/R_{T})}$                                                                                                      |             | 0.4671  | 0.455  |      |
| Driver Loopback                   | P                             | $P = 20 \times (P \parallel 12(P \perp 2P))$                                                                                                       | Calculated  | 10.475k | 7.045k | Ω    |
| Resistor                          |                               | $\begin{bmatrix} \mathbf{v}_{D} - \mathbf{z}_{v} \times \{\mathbf{v}_{T} \  [\mathbf{z}(\mathbf{v}_{T} + \mathbf{z}_{v}_{S})] \} \\ \end{bmatrix}$ | E-96 series | 10.5k   | 6.98k  | Ω    |
| Bus Resistor                      | R <sub>B</sub> R <sub>B</sub> | $R_{B} = R_{D} \times k$                                                                                                                           | Calculated  | 4.905k  | 3.176k | Ω    |
|                                   |                               | E-96 series                                                                                                                                        |             | 4.87k   | 3.16k  | Ω    |



| Parameter                   | Symbol                         | Equation / Comment                                               | Va     | lue    | Unit |
|-----------------------------|--------------------------------|------------------------------------------------------------------|--------|--------|------|
| Resistor Ratio              | R <sub>B</sub> /R <sub>D</sub> |                                                                  | 0.4638 | 0.4577 |      |
| Gain Error                  | 3                              | $\epsilon = \frac{R_{B}/R_{D}}{k}$                               | 0.71   | 0.49   | %    |
| Driver Load Resistance      | RL                             | $R_{L} = 2R_{S} + R_{T} \  Z_{0}$                                | 221    | 183    | Ω    |
| Driver-2 Output Voltage     | V <sub>OD2</sub>               | Established from the driver V-I characteristic in the data sheet | 4.0    | 3.94   | V    |
| Receiver-1 Input<br>Voltage | V <sub>AB1</sub>               | $V_{AB1} = \frac{V_{OD2}}{1 + R_D (1/R_B + 1/R_{IN})}$           | 1.23   | 1.20   | V    |

Table 1. Sequence of Calculation Steps (Cont.)

# 3. Complete Interface Circuit and Waveforms

Figure 14 shows the complete interface circuit with a table listing the selected resistor values for bus nodes with  $120\Omega$  and  $100\Omega$  input impedance. The 1Mbps full-duplex transceivers, RAA788153, are permanently enabled by connecting the receiver enable pin,  $\overline{RE}$ , to ground and the driver enable pin, DE, to V<sub>CC</sub>.



Figure 14. Complete Interface Circuit

Figure 15 and Figure 16 depict the input and output waveforms. Applying a 100kHz (200kbps) square wave to the data input pin of Node 1, DI1, results in a slightly delayed output of the same data rate at the receiver output of Node 2, RO2. In the opposite direction, applying a 400kHz (800kbps) square wave to the data input pin of Node 2, DI2, results in a slightly delayed output of the same data rate at the receiver output of Node 1, RO1.

The noisy signals in Figure 15, which also show overshoot and cross-coupling, are because of the mismatch between the nodes input impedance of  $Z_{IN} = 120\Omega$  and the characteristic cable impedance of  $Z_0 = 100\Omega$ . The noise free signals in Figure 16 reflect the effects of impedance matching, when the bus node design is changed to an input impedance of  $Z_{IN} = 100\Omega$ , therefore, matching  $Z_0$ .



Figure 15. Bus Nodes with  $Z_{IN} = 120\Omega$  Communicating Simultaneously over 100ft CAT-5 Cable ( $Z_0 = 100\Omega$ )

# 4. Revision History



Figure 16. Bus Nodes with  $Z_{IN}$  = 100 $\Omega$  Communicating Simultaneously over 100ft CAT-5 Cable ( $Z_0$  = 100 $\Omega$ )

| Revision | Date        | Description      |
|----------|-------------|------------------|
| 1.00     | Mar 4, 2022 | Initial release. |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/