# **inter<sub>sil</sub>**"

## ISL73148SEH

Low Dose Rate Total Ionizing Dose Testing of the ISL73148SEH 8-Channel 14-Bit 900/480ksps SAR ADC

#### Introduction

This report summarizes the results of low dose rate (LDR) total ionizing dose (TID) testing of the ISL73148SEH, a radiation hardened 8-channel 14-Bit 900/480ksps successive approximation register (SAR) analog-to-digital converter (ADC). The test was conducted to provide an assessment of the total dose hardness of the part and to provide an estimate of the bias sensitivity. Parts were irradiated either under bias or with all pins grounded at a LDR (0.01rad(Si)/s) to 100krad(Si) followed by a 168-hour biased anneal at 100°C. The ISL73148SEH is rated to 75krad(Si) at LDR and is acceptance tested on a wafer-by-wafer basis to the datasheet limits.

### **Product Description**

The ISL73148SEH is a radiation hardened 8-channel high precision 14-bit, 900/480ksps SAR ADC. The ADC core is preceded by eight analog input channels followed by a buffered 8-to-1 multiplexer and a PGA (Programmable Gain Amplifier). The device features a peak SNR of 82dBFS when operating at 900ksps. With the PGA enabled, sampling rates up to 480ksps are supported. The PGA can be bypassed so that the sample rate increases to 900ksps.

The product features 900/480ksps throughput with no data latency. The device also features excellent linearity and dynamic accuracy. The ISL73148SEH offers a high-speed SPI-compatible serial interface that supports logic ranging from 2.2V to 3.6V using a separate digital I/O supply pin.

The ISL73148SEH offers a separate low power mode (LPM) pin that reduces power dissipation at lower sample rates. The analog input signal range is determined by an external reference with a supported input range of 2.4V to 2.6V.

The ISL73148SEH operates across the military temperature range from -55°C to +125°C and is available in a 28 Ld hermetically sealed Ceramic Dual Flat-Pack (CDFP) package. The pin assignments for the ISL73148SEH are shown in Figure 1 and the pin descriptions are shown in Table 1.



Figure 1. ISL73148SEH Pin Assignments

#### Pin Pin Description Number Name Analog and digital supply ground. Tie directly to the PCB ground plane (GND). Pin 15 is electrically tied 5, 9, 15 GND to the package lid. Analog supply. The supply range is 4.5V to 5.5V. Bypass this pin to GND with a 10µF ceramic AVCC 8 capacitor. Reference Input. The input range of REF is 2.4V to 2.6V. The voltage at the REF pin (VREF) defines REF the input range of each Analog Input Channel as 0V to VREF. Bypass REF to GND with a 10µF 6 ceramic capacitor. CH0, CH1, 1, 2, 3, 4, CH2, CH3, Analog input channels. CH0 to CH7 are eight single-ended analog input channels. Each input channel 10, 11, 12, CH4, CH5, pin may be driven within the voltage range from 0V to VREF. 13 CH6, CH7 Common input. This is the reference voltage for all single-ended analog input channels. Connect to GND for unipolar (unsigned) conversions. For bipolar (signed) conversions, the COM pin outputs a 7 COM voltage equal to VREF/2 and requires bypassing to GND with a 0.1µF ceramic capacitor. This pin is referenced to VREF. This pin is a device configuration pin and should not be switched dynamically during operation. Power-down low input. When this pin is a logic low, the ADC enters power-down mode. If this occurs PD 14 during a conversion, the conversion is halted, and the SDO pin is placed in Hi-Z. Logic levels are determined by DVCC. This pin has an internal 500k $\Omega$ pull-up resistor to DVCC. Digital I/O supply. The voltage range on this pin is 2.2V to 3.6V. DVCC is nominally set to the same DVCC 16 supply voltage as the host interface (2.5V or 3.3V). Bypass DVCC to GND with 0.1µF capacitor. Busy output. A logic high indicates a conversion is in progress. The BUSY indicator returns low 17 BUSY following the completion of a conversion. Logic levels are determined by DVCC. Serial data output. The current conversion result is serially shifted out on this pin on the rising edges of SCK, MSB first to LSB last. The data stream is composed of 14 bits of conversion data followed by the channel select and gain select bits corresponding to the conversion result. When the COM pin is 18 SDO floated and bypassed to ground with a 0.1µF ceramic capacitor, the data format is in bipolar (signed) format. When the COM pin is grounded, the data format is unipolar (unsigned). Logic Levels are determined by DVCC. Serial data clock input. When $\overline{CS}$ is low and the BUSY indicator is low, the conversion result is shifted 19 SCK out on SDO on the rising edges of SCK, Most Significant Bit (MSB) first to Least Significant Bit (LSB) last. Logic levels are determined by DVCC. SCK should be held low when it is not being asserted. Channel scan input. When this input is logic high, the internal sequencer controls the channel selected. 20 SCAN CH0 is the first channel selected following the rising edge of SCAN. Each subsequent channel is selected on each new rising edge of $\overline{CS}$ . Logic levels are determined by DVCC. Convert Start Low input. A falling edge on this input completes the sampling process and starts a new conversion. The conversion is timed using an internal oscillator. The device automatically powers down following the conversion process. The logic state of the $\overline{CS}$ pin controls the state of the SDO pin. A CS 21 logic high on the CS pin disables the SDO pin driver and the SDO pin impedance is Hi-Z. A logic low on the CS pin enables the SDO driver (unless PD is low) and allows data to be read out following a conversion. This pin should be held low at power-up and when in power-down or when the device is inactive. Low power mode input. When this input is logic high, the acquisition time is directly controlled by the CS pin logic state held high. The ADC is automatically powered down between conversions to reduce IPM 22 power consumption for lower sample rates. This pin is a device configuration pin and should not be switched dynamically during operation.

#### Table 1. ISL73148SEH Pin Descriptions

#### Table 1. ISL73148SEH Pin Descriptions (Cont.)

| Pin<br>Number             | Pin<br>Name         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23, 24, 25                | G2/PGABP,<br>G1, G0 | Gain selection logic inputs. These three pins program the gain of the PGA. The G2, G1, and G0 logic inputs are latched internally on the rising edge of $\overline{CS}$ . The G2/PGABP pin should be left floating and bypassed to GND with a 100pF capacitor to bypass the PGA. When the PGA is bypassed, the maximum throughput rate is increased to approximately 900ksps. When using the G2/PGABP pin to bypass the PGA, the pin should not be switched dynamically during operation and should be driven to a static value to set the configuration of the PGA. When using the G2/PGABP pin to configure gain settings, it is safe to switch the pin dynamically during operation as long as timing requirements are met. Logic levels are determined by DVCC. |
| 26, 27, 28                | S2, S1, S0          | Channel selection logic inputs. These three pins select the input channel passed through the input multiplexer to the PGA (or ADC if the PGA is bypassed). The S2, S1, and S0 logic inputs are latched internally on the rising edge of CS. Logic levels are determined by DVCC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| LID N/A Package Lid is in |                     | Package Lid is internally connected to GND through Pin 15.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

# Contents

| 1.  | Test Description |                                             |  |  |  |  |  |
|-----|------------------|---------------------------------------------|--|--|--|--|--|
|     | 1.1              | Irradiation Facility                        |  |  |  |  |  |
|     | 1.2              | Test Fixturing                              |  |  |  |  |  |
|     | 1.3              | Characterization Equipment and Procedures 4 |  |  |  |  |  |
|     | 1.4              | Experimental Matrix                         |  |  |  |  |  |
|     | 1.5              | Downpoints                                  |  |  |  |  |  |
| 2.  | Results          |                                             |  |  |  |  |  |
|     |                  | Attributes Data                             |  |  |  |  |  |
|     | 2.2              | Variables Data                              |  |  |  |  |  |
| 3.  | Discu            | ussion and Conclusion                       |  |  |  |  |  |
| 4.  | Revision History |                                             |  |  |  |  |  |
| Арр | endix            |                                             |  |  |  |  |  |

# 1. Test Description

#### 1.1 Irradiation Facility

LDR testing was performed at 0.01rad(Si)/s using a Hopewell Designs N40 vault-type LDR irradiator located in the Palm Bay, Florida Rensas facility. A PbAI box was used to shield the test fixture and devices under test against low energy, secondary gamma radiation. Post-irradiation anneals were performed under bias in a small temperature chamber.

#### 1.2 Test Fixturing

Figure 2 shows the configuration used for the biased LDR testing and for the anneals.



Figure 2. ISL73148SEH LDR Bias Configuration

#### 1.3 Characterization Equipment and Procedures

All electrical testing was performed outside the irradiator using the production Automated Test Equipment (ATE) with datalogging at each downpoint. Downpoint electrical testing was performed at room temperature.

#### 1.4 Experimental Matrix

Irradiation was performed in accordance with the guidelines of MIL-STD-883 Test Method 1019. The experimental matrix consisted of nine samples irradiated at LDR under bias and nine samples irradiated at LDR with all pins grounded. All parts were also subject to a 168-hour, 100°C biased anneal. Three control units were used.

The ISL73148SEH samples were drawn from wafer lots V6C750, V6C751, and V6C752. All samples were package in the standard 28 Ld hermetically sealed CDFP.

## 1.5 Downpoints

Planned irradiation downpoints for the LDR test were 0krad(Si), 10krad(Si), 30krad(Si), 50krad(Si), 75krad(Si), and 100krad(Si). The LDR irradiations were followed by a 168-hour high temperature anneal at 100°C under bias.

Gnd

# 2. Results

LDR TID testing of the ISL73148SEH is complete. All tested parameters passed the datasheet limits. Table 2 summarizes the results.

### 2.1 Attributes Data

| Dose Rate<br>(rad(Si)/s) | Condition            | Sample Size | Downpoint       | Pass <sup>[1]</sup> | Fail |
|--------------------------|----------------------|-------------|-----------------|---------------------|------|
|                          | Biased<br>(Figure 2) | 9           | Pre-irradiation | 9                   | 0    |
|                          |                      |             | 10krad(Si)      | 9                   | 0    |
|                          |                      |             | 30krad(Si)      | 9                   | 0    |
| 0.01                     |                      |             | 50krad(Si)      | 9                   | 0    |
|                          |                      |             | 75krad(Si)      | 9                   | 0    |
|                          |                      |             | 100krad(Si)     | 9                   | 0    |
|                          |                      |             | Anneal          | 9                   | 0    |
|                          | Grounded             | 9           | Pre-irradiation | 9                   | 0    |
|                          |                      |             | 10krad(Si)      | 9                   | 0    |
|                          |                      |             | 30krad(Si)      | 9                   | 0    |
| 0.01                     |                      |             | 50krad(Si)      | 9                   | 0    |
|                          |                      |             | 75krad(Si)      | 9                   | 0    |
|                          |                      |             | 100krad(Si)     | 9                   | 0    |
|                          |                      |             | Anneal          | 9                   | 0    |

#### Table 2. ISL73148SEH Attributes Data

1. A Pass indicates a sample that passes all datasheet limits.

#### 2.2 Variables Data

The plots in Figure 3 through Figure 80 illustrate the LDR response of the selected parameters shown in Table 3 in the Appendix. The plots show the average tested values of the parameters as a function of total dose for each of the irradiation conditions, biased and grounded, plus a 168-hour, 100°C biased anneal. The plots also include error bars at each down-point, representing the minimum and maximum measured values of the samples, although in some plots the error bars might not be visible due to their values compared to the scale of the graph.

Some graphs and captions state that they are the average; this denotes that the average of the measurements of multiple channels or pins was plotted. The error bars on these graphs represent the maximum and minimum measured values across all the channels or pins. Additionally, some parameters were only tested on CH0, as per the datasheet, and their graphs and captions state that they are CH0.

All samples passed the datasheet limits after irradiation to each level up to 100krad(Si) and the subsequent anneal.



Figure 3. ISL73148SEH CH0 minimum and maximum integral non-linearity (INL) in normal operating mode with  $AV_{CC} = 5V$  and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are a minimum of -1.2LSB and a maximum of 2LSB.



Figure 4. ISL73148SEH CH0 minimum and maximum integral non-linearity (INL) in low power mode with  $AV_{CC} = 5V$  and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are a minimum of -1.2LSB and a maximum of 2LSB.



Figure 5. ISL73148SEH CH0 minimum and maximum differential non-linearity (DNL) in normal operating mode with AV<sub>CC</sub> = 5V and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are a minimum of -0.6LSB and a maximum of 0.6LSB.



Figure 6. ISL73148SEH CH0 minimum and maximum differential non-linearity (DNL) in low power mode with  $AV_{CC} = 5V$  and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are a minimum of -0.6LSB and a maximum of 0.6LSB.



Figure 7. ISL73148SEH average zero-scale error ( $V_{OFF}$ ) in normal operating mode with AV<sub>CC</sub> = 5V and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limits are a minimum of -26.5LSB and a maximum of 23LSB.



Figure 8. ISL73148SEH average zero-scale error ( $V_{OFF}$ ) in normal operating mode with  $AV_{CC}$  = 5V and PGA bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limits are a minimum of -13LSB and a maximum of 13LSB.



Figure 9. ISL73148SEH average zero-scale error ( $V_{OFF}$ ) in low power mode with AV<sub>CC</sub> = 5V and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limits are a minimum of -29LSB and a maximum of 17LSB.



Figure 10. ISL73148SEH average zero-scale error ( $V_{OFF}$ ) in low power mode with  $AV_{CC}$  = 5V and PGA bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limits are a minimum of -13LSB and a maximum of 13LSB.



Figure 11. ISL73148SEH average positive full-scale error (+FSE) in normal operating mode with  $AV_{CC}$  = 5V and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limits are a minimum of -33LSB and a maximum of 26LSB.



Figure 12. ISL73148SEH average positive full-scale error (+FSE) in normal operating mode with  $AV_{CC}$  = 5V and PGA bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limits are a minimum of -13.5LSB and a maximum of 19.5LSB.



Figure 13. ISL73148SEH average positive full-scale error (+FSE) in low power mode with  $AV_{CC}$  = 5V and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limits are a minimum of -34LSB and a maximum of 22.5LSB.



Figure 14. ISL73148SEH average positive full-scale error (+FSE) in low power mode with  $AV_{CC}$  = 5V and PGA bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limits are a minimum of -13.5LSB and a maximum of 18.5LSB.



Figure 15. ISL73148SEH average negative full-scale error (-FSE) in normal operating mode with  $AV_{CC}$  = 5V and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limits are a minimum of -33LSB and a maximum of 26LSB.



Figure 16. ISL73148SEH average negative full-scale error (-FSE) in normal operating mode with  $AV_{CC}$  = 5V and PGA bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limits are a minimum of -23.5LSB and a maximum of 10.5LSB.



Figure 17. ISL73148SEH average negative full-scale error (-FSE) in low power mode with  $AV_{CC}$  = 5V and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limits are a minimum of -40LSB and a maximum of 18LSB.



Figure 18. ISL73148SEH average negative full-scale error (-FSE) in low power mode with  $AV_{CC}$  = 5V and PGA bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limits are a minimum of -22.5LSB and a maximum of 11LSB.



Figure 19. ISL73148SEH average signal-to-noise ratio (SNR) in normal operating mode with  $AV_{CC}$  = 5V and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limit is a minimum of 75dBFS.



Figure 20. ISL73148SEH average signal-to-noise ratio (SNR) in normal operating mode with  $AV_{CC}$  = 5V and PGA bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limit is a minimum of 80dBFS.



Figure 21. ISL73148SEH average signal-to-noise ratio (SNR) in low power mode with  $AV_{CC}$  = 5V and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limit is a minimum of 75dBFS.



Figure 22. ISL73148SEH average signal-to-noise ratio (SNR) in low power mode with  $AV_{CC} = 5V$  and PGA bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limit is a minimum of 80dBFS.



Figure 23. ISL73148SEH average signal to noise + distortion ratio (SINAD) in normal operating mode with  $AV_{CC} = 5V$  and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limit is a minimum of 74dBFS.



Figure 24. ISL73148SEH average signal to noise + distortion ratio (SINAD) in normal operating mode with AV<sub>CC</sub> = 5V and PGA bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limit is a minimum of 79dBFS.



Figure 25. ISL73148SEH average signal to noise + distortion ratio (SINAD) in low power mode with  $AV_{CC}$  = 5V and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limit is a minimum of 74dBFS.



Figure 26. ISL73148SEH average signal to noise + distortion ratio (SINAD) in low power mode with AV<sub>CC</sub> = 5V and PGA bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limit is a minimum of 79dBFS.



Figure 27. ISL73148SEH average effective number of bits (ENOB) in normal operating mode with  $AV_{CC}$  = 5V and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limit is a minimum of 11.8bits.



Figure 28. ISL73148SEH average effective number of bits (ENOB) in normal operating mode with  $AV_{CC}$  = 5V and PGA bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limit is a minimum of 12.8bits.



Figure 29. ISL73148SEH average effective number of bits (ENOB) in low power mode with  $AV_{CC}$  = 5V and PGA Gain = 2 as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limit is a minimum of 11.8bits.



Figure 30. ISL73148SEH average effective number of bits (ENOB) in low power mode with  $AV_{CC}$  = 5V and PGA bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limit is a minimum of 12.8bits.



Figure 31. ISL73148SEH average total harmonic distortion (THD) in normal operating mode with  $AV_{CC}$  = 5V and PGA Gain = 2 or bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limits are minimums of 83dBFS when PGA Gain = 2 and 85dBFS when PGA is bypassed.



Figure 32. ISL73148SEH average total harmonic distortion (THD) in low power mode with  $AV_{CC}$  = 5V and PGA Gain = 2 or bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limits are minimums of 83dBFS when PGA Gain = 2 and 85dBFS when PGA is bypassed.



Figure 33. ISL73148SEH average spurious free dynamic range (SFDR) in normal operating mode with  $AV_{CC}$  = 5V and PGA Gain = 2 or bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limit is a minimum of 90dBFS for both conditions.



Figure 34. ISL73148SEH average spurious free dynamic range (SFDR) in low power mode with  $AV_{CC}$  = 5V and PGA Gain = 2 or bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limit is a minimum of 90dBFS for both conditions.



Figure 35. ISL73148SEH average input leakage current ( $IA_{IN}$ ) with  $A_{IN}$  = 0V or 2.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all channels. The datasheet limits are a minimum of -1µA and a maximum of 1µA.



Figure 36. ISL73148SEH REF input current ( $I_{REF}$ ) in normal operating mode or low power mode with PGA Gain = 2 or bypassed, and with  $V_{REF}$  = 2.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 400µA for all conditions.



Figure 37. ISL73148SEH analog supply current – active ( $I_{AVCC}$ ) in normal operating mode with AV<sub>CC</sub> = 5V and PGA Gain = 2 or bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are maximums of 20.5mA when PGA Gain = 2 and 23mA when PGA is bypassed.



Figure 38. ISL73148SEH analog supply current – active ( $I_{AVCC}$ ) in low power mode with AV<sub>CC</sub> = 5V and PGA Gain = 2 or bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are maximums of 16.9mA when PGA Gain = 2 and 17.5mA when PGA is bypassed.



Figure 39. ISL73148SEH analog supply current – static ( $I_{STATIC}$ ) in normal operating mode with AV<sub>CC</sub> = 5V and PGA Gain = 2 or bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are maximums of 13mA when PGA Gain = 2 and 9mA when the PGA is bypassed.



Figure 40. ISL73148SEH analog supply current – static ( $I_{STATIC}$ ) in low power mode with AV<sub>CC</sub> = 5V and PGA Gain = 2 or bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 7.5mA for both conditions.



Figure 41. ISL73148SEH analog supply current – sleep ( $I_{SLAVCC}$ ) in normal operating mode with AV<sub>CC</sub> = 5V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. There are no datasheet limits for this parameter, but the typical value is 20µA.



Figure 42. ISL73148SEH digital supply current – active ( $I_{DVCC}$ ) in normal operating mode with DV<sub>CC</sub> = 2.5V and PGA Gain = 2 or bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are maximums of 600µA when PGA Gain = 2 and 700µA when PGA is bypassed.



Figure 43. ISL73148SEH digital supply current – active ( $I_{DVCC}$ ) in low power mode with  $DV_{CC}$  = 2.5V and PGA Gain = 2 or bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are maximums of 600µA when PGA Gain = 2 and 700µA when PGA is bypassed.



Figure 44. ISL73148SEH digital supply current – static ( $I_{STDVCC}$ ) in normal operating mode with  $DV_{CC}$  = 2.5V and PGA Gain = 2 or bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are maximums of 110µA when PGA Gain = 2 and 80µA when PGA is bypassed.



Figure 45. ISL73148SEH digital supply current – static ( $I_{STDVCC}$ ) in low power mode with  $DV_{CC}$  = 2.5V and PGA Gain = 2 or bypassed as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are maximums of 130µA when PGA Gain = 2 and 110µA when PGA is bypassed.



Figure 46. ISL73148SEH high-level input ( $V_{IH}$ ) with DV<sub>CC</sub> = 2.2V or 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are minimums of 1.76V when DV<sub>CC</sub> = 2.2V and 2.88V when DV<sub>CC</sub> = 3.6V. *Note:* The datasheet reports the minimum voltages that are assured to be registered as logic high inputs. The measured values are the actual maximum voltages required to be registered as logic high inputs, so the datasheet limits are the maximums of the measured values.



Figure 47. ISL73148SEH low-level input ( $V_{IL}$ ) with  $DV_{CC}$  = 2.2V or 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are maximums of 440mV when  $DV_{CC}$  = 2.2V and 720mV when  $DV_{CC}$  = 3.6V. *Note:* The datasheet reports the maximum voltages that are assured to be registered as logic low inputs. The measured values are the actual minimum voltages required to be registered as logic low inputs, so the datasheet limits are the minimums of the measured values.



Figure 48. ISL73148SEH average input current ( $\overline{CS}$ , SCK, S2, S1, S0, G1, G0) ( $I_{IN}$ ) with  $DV_{CC} = 2.2V$  and  $V_{IN} = 2.2V$  and 0V or  $DV_{CC} = 3.6V$  and  $V_{IN} = 3.6V$  and 0V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all pins. The datasheet limits are a minimum of -1µA and a maximum of 1µA for all conditions.



Figure 49. ISL73148SEH high-level output ( $V_{OH}$ ) with  $DV_{CC}$  = 2.2V or 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are minimums of 2V when  $DV_{CC}$  = 2.2V and 3.4V when  $DV_{CC}$  = 3.6V.



Figure 50. ISL73148SEH low-level output ( $V_{OL}$ ) with  $DV_{CC}$  = 2.2V or 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 200mV for all conditions.



Figure 51. ISL73148SEH Hi-Z output leakage current ( $I_{OZ}$ ) with DV<sub>CC</sub> = 2.2V and V<sub>OUT</sub> = 2.2V and 0V or DV<sub>CC</sub> = 3.6V and V<sub>OUT</sub> = 3.6V and 0V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are a minimum of -1µA and a maximum of 1µA for all conditions.



Figure 52. ISL73148SEH  $\overline{PD}$  input resistance (R<sub>INPDL</sub>) as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are a minimum of 400k $\Omega$  and a maximum of 600k $\Omega$ .



Figure 53. ISL73148SEH LPM input resistance ( $R_{INLPM}$ ) with DV<sub>CC</sub> = 2.2V or 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are a minimum of 400k $\Omega$  and a maximum of 600k $\Omega$ .



Figure 54. ISL73148SEH G2/PGABP input resistance ( $R_{ING2BP}$ ) with DV<sub>CC</sub> = 2.2V and V<sub>IN</sub> = 2.2V and 0V or DV<sub>CC</sub> = 3.6V and V<sub>IN</sub> = 3.6V and 0V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are a minimum of 180k $\Omega$  and a maximum of 320k $\Omega$ .



Figure 55. ISL73148SEH COM output voltage ( $V_{OCOM}$ ) with COM pin bypassed to ground with a 0.1µF ceramic capacitor and with  $V_{REF}$  = 2.5V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are a minimum of 1.248V and a maximum of 1.252V.



Figure 56. ISL73148SEH COM input resistance ( $R_{INCOM}$ ) with COM pin driven to GND as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limits are a minimum of 80k $\Omega$  and a maximum of 120k $\Omega$ .



Figure 57. ISL73148SEH conversion time ( $t_{CONV}$ ) in normal operating mode with PGA enabled and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 1550ns.



Figure 58. ISL73148SEH conversion time ( $t_{CONV}$ ) in normal operating mode with PGA bypassed and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 660ns.



Figure 59. ISL73148SEH conversion time ( $t_{CONV}$ ) in low power mode with PGA enabled and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 1550ns.



Figure 60. ISL73148SEH conversion time ( $t_{CONV}$ ) in low power mode with PGA bypassed and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 660ns.



Figure 61. ISL73148SEH  $\overline{CS}_{\downarrow}$  to BUSY  $\uparrow$  (t<sub>BUSYLH</sub>) in normal operating mode with PGA Gain = 2, C<sub>L</sub> = 10pF, and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 100ns.



Figure 62. ISL73148SEH  $\overline{CS}_{\downarrow}$  to BUSY  $\uparrow$  (t<sub>BUSYLH</sub>) in normal operating mode with PGA bypassed, C<sub>L</sub> = 10pF and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 30ns.



Figure 63. ISL73148SEH  $\overline{CS}_{\downarrow}$  to BUSY  $\uparrow$  (t<sub>BUSYLH</sub>) in low power mode with PGA Gain = 2, C<sub>L</sub> = 10pF, and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 100ns.



Figure 64. ISL73148SEH  $\overline{CS}_{\downarrow}$  to BUSY  $\uparrow$  (t<sub>BUSYLH</sub>) in low power mode with PGA bypassed, C<sub>L</sub> = 10pF and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 30ns.



Figure 65. ISL73148SEH SDO Data Valid Delay from BUSY  $\downarrow$  (t<sub>DBUSYLSDOV</sub>) in normal operating mode with C<sub>L</sub> = 10pF and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 0ns.



Figure 66. ISL73148SEH SDO Data Valid Delay from BUSY  $\downarrow$  (t<sub>DBUSYLSDOV</sub>) in low power mode with C<sub>L</sub> = 10pF and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 0ns.



Figure 67. ISL73148SEH SDO Data Valid Delay from SCK  $\uparrow$  (t<sub>DSCKSDOV</sub>) in normal operating mode with C<sub>L</sub> = 10pF, and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 20ns.



Figure 68. ISL73148SEH SDO Data Valid Delay from SCK  $\uparrow$  (t<sub>DSCKSDOV</sub>) in low power mode with C<sub>L</sub> = 10pF, and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 20ns.



Figure 69. ISL73148SEH SDO Data Valid Hold Time from SCK  $\uparrow$  (t<sub>HSDOV</sub>) in normal operating mode with C<sub>L</sub> = 10pF and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a minimum of 7ns.



Figure 70. ISL73148SEH SDO Data Valid Hold Time from SCK  $\uparrow$  (t<sub>HSDOV</sub>) in low power mode with C<sub>L</sub> = 10pF and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a minimum of 7ns.



Figure 71. ISL73148SEH SDO Bus Acquisition Time from  $\overline{CS}\downarrow$  (t<sub>DCSLSDOL</sub>) in normal operating mode with C<sub>L</sub> = 10pF and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 25ns.



Figure 72. ISL73148SEH SDO Bus Acquisition Time from CS $\downarrow$  (t<sub>DCSLSDOL</sub>) in low power mode with C<sub>L</sub> = 10pF and with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 25ns.



Figure 73. ISL73148SEH SDO Bus Relinquish Time after  $\overline{CS} \uparrow (t_{DCSHSDOZ})$  in normal operating mode with  $C_L = 10pF$  and with  $AV_{CC} = 4.5V$  and  $DV_{CC} = 2.2V$  or  $AV_{CC} = 5V$  and  $DV_{CC} = 2.5V$  or  $AV_{CC} = 5.5V$  and  $DV_{CC} = 3.6V$  as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 25ns.



Figure 74. ISL73148SEH SDO Bus Relinquish Time after  $\overline{CS}$  ( $t_{DCSHSDOZ}$ ) in low power mode with  $C_L$  = 10pF and with  $AV_{CC}$  = 4.5V and  $DV_{CC}$  = 2.2V or  $AV_{CC}$  = 5V and  $DV_{CC}$  = 2.5V or  $AV_{CC}$  = 5.5V and  $DV_{CC}$  = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 25ns.



Figure 75. ISL73148SEH average G2:0, S2:0 to CS $\uparrow$  (t<sub>SUDIGCSH</sub>) in normal operating mode with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all pins. The datasheet limit is a minimum of 5ns.



Figure 76. ISL73148SEH average G2:0, S2:0 to CS $\uparrow$  (t<sub>SUDIGCSH</sub>) in low power mode with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all pins. The datasheet limit is a minimum of 15ns.



Figure 77. ISL73148SEH average G2:0, S2:0 from  $\overline{CS}$  (t<sub>HDIGCSH</sub>) in normal operating mode with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all pins. The datasheet limit is a minimum of 25ns. *Note:* the measured values are the actual maximum required hold times, so the datasheet limits are the maximums of the measured values.



Figure 78. ISL73148SEH average G2:0, S2:0 from  $\overline{CS}$  (t<sub>HDIGCSH</sub>) in low power mode with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values across all pins. The datasheet limit is a minimum of 10ns. *Note:* The measured values are the actual maximum required hold times, so the datasheet limits are the maximums of the measured values.



Figure 79. ISL73148SEH SCAN to  $\overline{CS}\uparrow$  (t<sub>SCANCSH</sub>) in low power mode with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a minimum of 20ns.



Figure 80. ISL73148SEH wake-up time from power-down mode ( $t_{WAKE}$ ) in normal operating mode (but results also apply to LPM) with AV<sub>CC</sub> = 4.5V and DV<sub>CC</sub> = 2.2V or AV<sub>CC</sub> = 5V and DV<sub>CC</sub> = 2.5V or AV<sub>CC</sub> = 5.5V and DV<sub>CC</sub> = 3.6V as a function of LDR irradiation and anneal for biased and grounded configurations. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is a maximum of 25ns.

# 3. Discussion and Conclusion

This document reports the results of the LDR TID test of the ISL73148SEH radiation hardened 8-channel 14-Bit 900/480ksps SAR ADC. The irradiation of biased and grounded samples to 100krad(Si) at a LDR of 0.01rad(Si)/s was followed by a 168-hour anneal at 100°C under bias. All datasheet parameters passed at all downpoints. No evidence of bias dependence was observed.

# 4. Revision History

| Revision | Date         | Description      |
|----------|--------------|------------------|
| 1.00     | Sep 28, 2022 | Initial release. |

# Appendix

Table 3 lists the datasheet parameters that are considered indicative of part performance. These parameters are plotted in Figure 3 through Figure 80. All limits are taken from the ISL73148SEH datasheet, which may also have more details on test conditions.

| Fig. | Parameter                             | Symbol           | Test Conditions                                     | Low Limit | High<br>Limit | Unit |
|------|---------------------------------------|------------------|-----------------------------------------------------|-----------|---------------|------|
| 3    | Integral Non-Linearity                | INL              | Normal Mode; PGA Gain = 2; AV <sub>CC</sub> = 5V    | 1.2       | 2             | LSB  |
| 4    |                                       |                  | LPM; PGA Gain = 2; AV <sub>CC</sub> = 5V            |           |               |      |
| 5    | Differential Nen Linearity            | DNL              | Normal Mode; PGA Gain = 2; AV <sub>CC</sub> = 5V    | -0.6      | 0.6           | LSB  |
| 6    | Differential Non-Linearity            |                  | LPM; PGA Gain = 2; AV <sub>CC</sub> = 5V            |           |               |      |
| 7    |                                       |                  | Normal Mode; PGA Gain = 2; AV <sub>CC</sub> = 5V    | -26.5     | 23            |      |
| 8    | Zero-Scale Error                      | V <sub>OFF</sub> | Normal Mode; PGA Bypassed;<br>AV <sub>CC</sub> = 5V | -13       | 13            | LSB  |
| 9    |                                       |                  | LPM; PGA Gain = 2; AV <sub>CC</sub> = 5V            | -29       | 17            | 1    |
| 10   |                                       |                  | LPM; PGA Bypassed; AV <sub>CC</sub> = 5V            | -13       | 13            | 1    |
| 11   |                                       |                  | Normal Mode; PGA Gain = 2; AV <sub>CC</sub> = 5V    | -33       | 26            |      |
| 12   | Positive Full-Scale Error             | +FSE             | Normal Mode; PGA Bypassed;<br>AV <sub>CC</sub> = 5V | -13.5     | 19.5          | LSB  |
| 13   |                                       |                  | LPM; PGA Gain = 2; AV <sub>CC</sub> = 5V            | -34       | 22.5          |      |
| 14   |                                       |                  | LPM; PGA Bypassed; AV <sub>CC</sub> = 5V            | -13.5     | 18.5          | 1    |
| 15   |                                       | -FSE             | Normal Mode; PGA Gain = 2; AV <sub>CC</sub> = 5V    | -33       | 26            |      |
| 16   | Negative Full-Scale Error             |                  | Normal Mode; PGA Bypassed;<br>AV <sub>CC</sub> = 5V | -23.5     | 10.5          | LSB  |
| 17   |                                       |                  | LPM; PGA Gain = 2; AV <sub>CC</sub> = 5V            | -40       | 18            |      |
| 18   |                                       |                  | LPM; PGA Bypassed; AV <sub>CC</sub> = 5V            | -22.5     | 11            |      |
| 19   |                                       | SNR              | Normal Mode; PGA Gain = 2; AV <sub>CC</sub> = 5V    | 75        | -             | dBFS |
| 20   | Signal-to-Noise Ratio                 |                  | Normal Mode; PGA Bypassed;<br>AV <sub>CC</sub> = 5V | 80        | -             |      |
| 21   |                                       |                  | LPM; PGA Gain = 2; AV <sub>CC</sub> = 5V            | 75        | -             |      |
| 22   |                                       |                  | LPM; PGA Bypassed; AV <sub>CC</sub> = 5V            | 80        | -             | ]    |
| 23   |                                       |                  | Normal Mode; PGA Gain = 2; AV <sub>CC</sub> = 5V    | 74        | -             |      |
| 24   | Signal-to-Noise + Distortion<br>Ratio | SINAD            | Normal Mode; PGA Bypassed;<br>AV <sub>CC</sub> = 5V | 79        | -             | dBFS |
| 25   |                                       |                  | LPM; PGA Gain = 2; AV <sub>CC</sub> = 5V            | 74        | -             |      |
| 26   |                                       |                  | LPM; PGA Bypassed; AV <sub>CC</sub> = 5V            | 79        | -             | 1    |
| 27   |                                       | ENOB             | Normal Mode; PGA Gain = 2; AV <sub>CC</sub> = 5V    | 11.8      | -             |      |
| 28   | Effective Number of Bits              |                  | Normal Mode; PGA Bypassed;<br>AV <sub>CC</sub> = 5V | 12.8      | -             | bits |
| 29   |                                       |                  | LPM; PGA Gain = 2; AV <sub>CC</sub> = 5V            | 11.8      | -             |      |
| 30   |                                       |                  | LPM; PGA Bypassed; AV <sub>CC</sub> = 5V            | 12.8      | -             | 1    |

| Fig. | Parameter                         | Symbol                                   | Test Conditions                                                      | Low Limit              | High<br>Limit             | Unit |
|------|-----------------------------------|------------------------------------------|----------------------------------------------------------------------|------------------------|---------------------------|------|
|      | Total Harmonic Distortion         | THD                                      | Normal Mode; PGA Gain = 2; AV <sub>CC</sub> = 5V                     | 83                     | -                         | dBFS |
| 31   |                                   |                                          | Normal Mode; PGA Bypassed;<br>AV <sub>CC</sub> = 5V                  | 85                     | -                         |      |
|      |                                   |                                          | LPM; PGA Gain = 2; AV <sub>CC</sub> = 5V                             | 83                     | -                         |      |
| 32   |                                   |                                          | LPM; PGA Bypassed; AV <sub>CC</sub> = 5V                             | 85                     | -                         |      |
|      |                                   |                                          | Normal Mode; PGA Gain = 2; AV <sub>CC</sub> = 5V                     |                        | - 0                       |      |
| 33   | Spurious Free Dynamic Range       | SFDR                                     | Normal Mode; PGA Bypassed;<br>AV <sub>CC</sub> = 5V                  | 90                     |                           | dBFS |
| 24   |                                   |                                          | LPM; PGA Gain = 2; AV <sub>CC</sub> = 5V                             | 00                     |                           |      |
| 34   |                                   |                                          | LPM; PGA Bypassed; AV <sub>CC</sub> = 5V                             | 90                     | -                         |      |
| 35   | Input Leakage Current             | IA <sub>IN</sub>                         | A <sub>IN</sub> = 0V, 2.6V                                           | -1                     | 1                         | μA   |
| 36   | REF Input Current                 | I <sub>REF</sub>                         | Normal Mode, LPM; PGA Gain = 2,<br>bypassed; V <sub>REF</sub> = 2.6V | -                      | 400                       | μΑ   |
|      |                                   |                                          | Normal Mode; PGA Gain = 2; AV <sub>CC</sub> = 5V                     | -                      | 20.5                      |      |
| 37   | Analog Supply Current –<br>Active | I <sub>AVCC</sub>                        | Normal Mode; PGA Bypassed;<br>AV <sub>CC</sub> = 5V                  | -                      | 23                        | mA   |
|      | Active                            |                                          | LPM; PGA Gain = 2; AV <sub>CC</sub> = 5V                             | -                      | 16.9                      |      |
| 38   |                                   |                                          | LPM; PGA Bypassed; AV <sub>CC</sub> = 5V                             | -                      | 17.5                      | 1    |
|      | Analog Supply Current – Static    | ISTATIC                                  | Normal Mode; PGA Gain = 2; AV <sub>CC</sub> = 5V                     | -                      | 13                        |      |
| 39   |                                   |                                          | Normal Mode; PGA Bypassed;<br>AV <sub>CC</sub> = 5V                  | -                      | 9                         | mA   |
| 40   |                                   |                                          | LPM; PGA Gain = 2; AV <sub>CC</sub> = 5V                             | -                      | 7.5                       |      |
| 40   |                                   |                                          | LPM; PGA Bypassed; AV <sub>CC</sub> = 5V                             | -                      | 7.5                       |      |
| 41   | Analog Supply Current –<br>Sleep  | I <sub>SLAVCC</sub>                      | Normal Mode; AV <sub>CC</sub> = 5V                                   | -                      | -                         | μA   |
| 10   |                                   | IDVCC                                    | Normal Mode; PGA Gain = 2;<br>DV <sub>CC</sub> = 2.5V                | -                      | 600                       |      |
| 42   | Digital Supply Current – Active   |                                          | Normal Mode; PGA Bypassed;<br>DV <sub>CC</sub> = 2.5V                | -                      | 700                       | μA   |
| 40   |                                   |                                          | LPM; PGA Gain = 2; DV <sub>CC</sub> = 2.5V                           | -                      | 600                       |      |
| 43   |                                   |                                          | LPM; PGA Bypassed; DV <sub>CC</sub> = 2.5V                           | -                      | 700                       |      |
|      |                                   | bly Current – Static I <sub>STDVCC</sub> | Normal Mode; PGA Gain = 2; DV <sub>CC</sub> = 2.5V                   | -                      | 110                       |      |
| 44   | Digital Supply Current – Static   |                                          | Normal Mode; PGA Bypassed; DV <sub>CC</sub> = 2.5V                   | -                      | 80                        | μA   |
| 45   |                                   |                                          | LPM; PGA Gain = 2; DV <sub>CC</sub> = 2.5V                           | -                      | 130                       | 1    |
| 45   |                                   |                                          | LPM; PGA Bypassed; DV <sub>CC</sub> = 2.5V                           | -                      | 110                       | 1    |
| 46   | High-Level Input                  | V <sub>IH</sub>                          | DV <sub>CC</sub> = 2.2V, 3.6V                                        | 0.8 × DV <sub>CC</sub> | -                         | V    |
| 47   | Low-Level Input                   | V <sub>IL</sub>                          | DV <sub>CC</sub> = 2.2V, 3.6V                                        | -                      | 0.2 ×<br>DV <sub>CC</sub> | mV   |

| Table 3. ISL73148SEH Datasheet | <b>Total Dose Par</b> | rameters (TA = 25°C) |
|--------------------------------|-----------------------|----------------------|
|--------------------------------|-----------------------|----------------------|

| Fig. | Parameter                                      | Symbol                | Test Conditions                                                                                                                | Low Limit                      | High<br>Limit                  | Unit |
|------|------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|------|
|      | Input Current (CS, SCK, S2,<br>S1, S0, G1, G0) | I <sub>IN</sub>       | DV <sub>CC</sub> = 2.2V; V <sub>IN</sub> = 0V, 2.2V                                                                            | -1                             | 1                              | μA   |
|      |                                                |                       | DV <sub>CC</sub> = 3.6V; V <sub>IN</sub> = 0V, 3.6V                                                                            |                                |                                |      |
| 49   | High-Level Output                              | V <sub>OH</sub>       | DV <sub>CC</sub> – Output; I <sub>O</sub> = -500µA                                                                             | DV <sub>CC</sub> - 0.2         | -                              | v    |
| 50   | Low-Level Output                               | V <sub>OL</sub>       | Ι <sub>O</sub> = 500μΑ                                                                                                         | -                              | 0.2                            | V    |
| 51   | Hi-Z Output Leakage Current                    | I <sub>OZ</sub>       | $DV_{CC}$ = 3.6V, 2.2V; $V_{OUT}$ = 0V to $DV_{CC}$                                                                            | -1                             | 1                              | μA   |
| 52   | PD Input Resistance                            | R <sub>INPDL</sub>    | Internal pull-up resistance to DV <sub>CC</sub>                                                                                | 400                            | 600                            | kΩ   |
| 53   | LPM Input Resistance                           | R <sub>INLPM</sub>    | Internal pull-down resistance to GND;<br>DV <sub>CC</sub> = 2.2V, 3.6V                                                         | 400                            | 600                            | kΩ   |
| E A  |                                                | Р                     | DV <sub>CC</sub> = 2.2V; V <sub>IN</sub> = 0V, 2.2V                                                                            | 100                            | 200                            | 10   |
| 54   | G2/PGABP Input Resistance                      | R <sub>ING2BP</sub>   | DV <sub>CC</sub> = 3.6V; V <sub>IN</sub> = 0V, 3.6V                                                                            | - 180                          | 320                            | kΩ   |
| 55   | COM Output Voltage                             | V <sub>OCOM</sub>     | COM pin bypassed to ground with 0.1µF ceramic capacitor                                                                        | V <sub>REF</sub> /2 -<br>0.002 | V <sub>REF</sub> /2 +<br>0.002 | V    |
| 56   | COM Input Resistance                           | R <sub>INCOM</sub>    | COM pin driven to GND                                                                                                          | 80                             | 120                            | kΩ   |
| 57   | Conversion Time                                | t <sub>conv</sub>     | Normal Mode; PGA enabled;<br>AV <sub>CC</sub> = 4.5V, 5V, 5.5V; DV <sub>CC</sub> = 2.2V,<br>2.5V, 3.6V                         | -                              | 1550                           | ns   |
| 58   |                                                |                       | Normal Mode; PGA bypassed;<br>AV <sub>CC</sub> = 4.5V, 5V, 5.5V; DV <sub>CC</sub> = 2.2V,<br>2.5V, 3.6V                        | -                              | 660                            |      |
| 59   |                                                |                       | LPM; PGA enabled; AV <sub>CC</sub> = 4.5V, 5V,<br>5.5V; DV <sub>CC</sub> = 2.2V, 2.5V, 3.6V                                    | -                              | 1550                           |      |
| 60   |                                                |                       | LPM; PGA bypassed; AV <sub>CC</sub> = 4.5V, 5V,<br>5.5V; DV <sub>CC</sub> = 2.2V, 2.5V, 3.6V                                   | -                              | 660                            |      |
| 61   |                                                |                       | Normal Mode; PGA Gain = 2;<br>AV <sub>CC</sub> = 4.5V, 5V, 5.5V; DV <sub>CC</sub> = 2.2V,<br>2.5V, 3.6V; C <sub>L</sub> = 10pF | -                              | 100                            |      |
| 62   | CS ↓ to BUSY ↑                                 | tBUSYLH               | Normal Mode; PGA bypassed;<br>AV <sub>CC</sub> = 4.5V, 5V, 5.5V; DV <sub>CC</sub> = 2.2V,<br>2.5V, 3.6V; C <sub>L</sub> = 10pF | -                              | 30                             | ns   |
| 63   | -                                              |                       | LPM; PGA Gain = 2; AV <sub>CC</sub> = 4.5V, 5V,<br>5.5V; DV <sub>CC</sub> = 2.2V, 2.5V, 3.6V; C <sub>L</sub> = 10pF            | -                              | 100                            |      |
| 64   |                                                |                       | LPM; PGA bypassed; $AV_{CC}$ = 4.5V, 5V, 5.5V; $DV_{CC}$ = 2.2V, 2.5V, 3.6V; $C_L$ = 10pF                                      | -                              | 30                             |      |
| 65   | SDO Data Valid Delay from                      | t <sub>DBUSYLSD</sub> | Normal Mode; $AV_{CC}$ = 4.5V, 5V, 5.5V;<br>$DV_{CC}$ = 2.2V, 2.5V, 3.6V; $C_L$ = 10pF                                         | -                              | 0                              | ne   |
| 66   | BUSY↓                                          | OV                    | LPM; AV <sub>CC</sub> = 4.5V, 5V, 5.5V;<br>DV <sub>CC</sub> = 2.2V, 2.5V, 3.6V; C <sub>L</sub> = 10pF                          | -                              | 0                              | ns   |

## Table 3. ISL73148SEH Datasheet Total Dose Parameters (TA = 25°C)

| Fig. | Parameter                                                          | Symbol                                                                         | Test Conditions                                                                                                      | Low Limit | High<br>Limit | Unit |
|------|--------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------|---------------|------|
| 67   | SDO Data Valid Delay from                                          | <sup>t</sup> dscksdov                                                          | Normal Mode; $AV_{CC} = 4.5V, 5V, 5.5V;$<br>$DV_{CC} = 2.2V, 2.5V, 3.6V; C_{L} = 10pF$                               | -         | 20            | - ns |
| 68   | SCK ↑                                                              |                                                                                | LPM; AV <sub>CC</sub> = 4.5V, 5V, 5.5V;<br>DV <sub>CC</sub> = 2.2V, 2.5V, 3.6V; C <sub>L</sub> = 10pF                | -         | 20            |      |
| 69   | SDO Data Valid Hold Time                                           |                                                                                | Normal Mode; $AV_{CC} = 4.5V, 5V, 5.5V;$<br>$DV_{CC} = 2.2V, 2.5V, 3.6V; C_{L} = 10pF$                               | 7         | -             | - ns |
| 70   | from SCK ↑                                                         | t <sub>HSDOV</sub>                                                             | LPM; AV <sub>CC</sub> = 4.5V, 5V, 5.5V;<br>DV <sub>CC</sub> = 2.2V, 2.5V, 3.6V; C <sub>L</sub> = 10pF                | 7         | -             |      |
| 71   | SDO Bus Acquisition Time                                           | 4                                                                              | Normal Mode; $AV_{CC} = 4.5V, 5V, 5.5V;$<br>$DV_{CC} = 2.2V, 2.5V, 3.6V; C_L = 10pF$                                 | -         | 25            | ns   |
| 72   | from CS ↓                                                          | <sup>t</sup> DCSLSDOL                                                          | LPM; AV <sub>CC</sub> = 4.5V, 5V, 5.5V;<br>DV <sub>CC</sub> = 2.2V, 2.5V, 3.6V; C <sub>L</sub> = 10pF                | -         | 25            |      |
| 73   | SDO <u>Bu</u> s Relinquish Time<br>after CS ↑ <sup>t</sup> DCSHSDC |                                                                                | Normal Mode; AV <sub>CC</sub> = 4.5V, 5V, 5.5V;<br>DV <sub>CC</sub> = 2.2V, 2.5V, 3.6V; C <sub>L</sub> = 10pF        | -         | 25            |      |
| 74   |                                                                    | IDCSHSDOZ                                                                      | LPM; AV <sub>CC</sub> = 4.5V, 5V, 5.5V;<br>DV <sub>CC</sub> = 2.2V, 2.5V, 3.6V; C <sub>L</sub> = 10pF                | -         | 25            | - ns |
| 75   | G2:0, S2:0 to CS ↑                                                 |                                                                                | Normal Mode; AV <sub>CC</sub> = 4.5V, 5V, 5.5V;<br>DV <sub>CC</sub> = 2.2V, 2.5V, 3.6V                               | 5         | -             |      |
| 76   | G2:0, S2:0 10 CS T                                                 | t <sub>SUDIGCSH</sub>                                                          | LPM; AV <sub>CC</sub> = 4.5V, 5V, 5.5V;<br>DV <sub>CC</sub> = 2.2V, 2.5V, 3.6V                                       | 15        | -             | - ns |
| 77   | 00.0 00.0 from <u>00</u> t                                         |                                                                                | Normal Mode; AV <sub>CC</sub> = 4.5V, 5V, 5.5V;<br>DV <sub>CC</sub> = 2.2V, 2.5V, 3.6V                               | 25        | -             |      |
| 78   | G2:0, S2:0 from CS ↑ t <sub>HDIGCSH</sub>                          | LPM; AV <sub>CC</sub> = 4.5V, 5V, 5.5V;<br>DV <sub>CC</sub> = 2.2V, 2.5V, 3.6V | 10                                                                                                                   | -         | - ns          |      |
| 79   | SCAN to $\overline{CS}$ $\uparrow$                                 | t <sub>SCANCSH</sub>                                                           | LPM; AV <sub>CC</sub> = 4.5V, 5V, 5.5V;<br>DV <sub>CC</sub> = 2.2V, 2.5V, 3.6V                                       | 20        | -             | ns   |
| 80   | Wake-Up time from<br>Power-Down Mode                               | twake                                                                          | Normal Mode (but results apply to LPM);<br>AV <sub>CC</sub> = 4.5V, 5V, 5.5V; DV <sub>CC</sub> = 2.2V,<br>2.5V, 3.6V | -         | 25            | μs   |

| Table 3. ISL73148SEH Datas | sheet Total Dose P | varameters (TA = 25°C) |
|----------------------------|--------------------|------------------------|
|----------------------------|--------------------|------------------------|

## **Related Literature**

For a full list of related documents, visit our website:

- ISL73148SEH device page
- MIL-STD-883 test method 1019

### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/