# RAA788150, RAA788152, RAA788153, RAA788155, RAA788156, RAA788158 

Large 3V Output Swing, 5kV EFT, 16.5kV ESD, RS-485 Transceivers

The RAA78815x family (RAA788150, RAA788152, RAA788153, RAA788155, RAA788156, RAA788158) of 5 V powered RS-485 transceivers features high output drive and high EFT and ESD protection.

The devices are immune to $\pm 5 \mathrm{kV}$ IEC61000-4-4 EFT transients and withstand $\pm 16.5 \mathrm{kV}$ IEC61000-4-2 ESD strikes without latch-up.

The large output voltage of 3.1 V typical into a $54 \Omega$ load provides high noise immunity, and it enables the drive of up to 8000 ft long bus segments or eight $120 \Omega$ terminations in a star topology.

These devices possess less than $125 \mu \mathrm{~A}$ bus input currents, therefore, constituting a true $1 / 8$ unit load. The high output drive combined with the low bus input currents allows for the connection of up to 512 transceivers on the same bus.

The receiver inputs feature a full fail-safe design that turns the receiver outputs high when the bus inputs are open or shorted.

The RAA78815x family includes half and full-duplex transceivers with active-high driver-enable pins and active-low receiver enable pins. These transceivers support data rates of 115 kbps , 1 Mbps , and 20 Mbps with a performance that is characterized from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.


## Features

- High $\mathrm{V}_{\mathrm{OD}}$ : 3.1 V (Typ) into $\mathrm{R}_{\mathrm{D}}=54 \Omega$
- $\pm 5 \mathrm{kV}$ EFT immunity of bus I/O pins
- $\pm 16.5 \mathrm{kV}$ ESD protection on bus I/O pins
- Supported data rates: $115 \mathrm{kbps}, 1 \mathrm{Mbps}, 20 \mathrm{Mbps}$
- Full fail-safe outputs for open or shorted inputs
- Hot plug capability
- 1/8 Unit Load
- Allows for up to 512 transceivers on the bus
- Low supply current (driver disabled): $550 \mu \mathrm{~A}$
- Ultra-low shutdown current: 70nA


## Applications

- Industrial networks in factory automation
- Building automation: lighting, elevators, HVAC
- Industrial process control networks
- Security camera networks
- Networks with star topology
- Long-haul networks in coal mines and oil rigs
- High node-count networks
- Automated utility e-meter reading systems


Figure 1. Typical Driver Output Performance of RAA78815xE Transceivers

## Contents

1. Overview ..... 3
1.1 Typical Operating Circuit ..... 3
2. Pin Information ..... 3
2.1 Pin Assignments ..... 3
2.2 Pin Descriptions ..... 4
3. Specifications ..... 5
3.1 Absolute Maximum Ratings ..... 5
3.2 Recommended Operating Conditions ..... 5
3.3 Thermal Information ..... 5
3.4 Electrical Specifications ..... 6
4. Test Circuits and Waveforms ..... 11
5. Typical Performance Curves ..... 14
6. Device Description ..... 16
6.1 Overview ..... 16
6.2 Functional Block Diagram ..... 16
6.3 Operating Modes ..... 16
6.4 Device Features ..... 17
7. Application Information ..... 21
7.1 Network Design ..... 21
7.2 Transient Protection ..... 26
7.3 Layout Guidelines ..... 27
8. Package Outline Drawings ..... 28
9. Ordering Information ..... 32
10. Revision History ..... 33

## 1. Overview

### 1.1 Typical Operating Circuit



Figure 2. Typical Operating Circuits of Half-Duplex and Full-Duplex Transceivers

## 2. Pin Information

### 2.1 Pin Assignments

RAA788152, RAA788155, RAA788158
(8 Ld MSOP, 8 Ld SOIC)
Top View


RAA788150, RAA788153, RAA788156
(10 Ld MSOP)
Top View


RAA788150, RAA788153, RAA788156
(14 Ld SOIC)
Top View


### 2.2 Pin Descriptions

| $\begin{aligned} & 8 \mathrm{Ld} \\ & \text { SOIC } \end{aligned}$ | $\begin{aligned} & 10 \mathrm{Ld} \\ & \text { MSOP } \end{aligned}$ | $\begin{aligned} & 14 \mathrm{Ld} \\ & \text { SOIC } \end{aligned}$ | Pin <br> Name | Function |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 2 | RO | Receiver output: If $A-B \geq-50 \mathrm{mV}, R O$ is high; If $A-B \leq-200 \mathrm{mV}$, RO is low. RO is fail-safe High if $A$ and $B$ are unconnected (open) or shorted. |
| 2 | 2 | 3 | RE | Receiver output enable. RO is enabled when $\overline{\mathrm{RE}}$ is low; RO is high impedance when $\overline{\mathrm{RE}}$ is high. |
| 3 | 3 | 4 | DE | Driver output enable. The driver outputs, Y and Z , are enabled by bringing DE high. They are high impedance when $D E$ is low. |
| 4 | 4 | 5 | DI | Driver input. A low on DI forces output Y low and output Z high. Similarly, a high on DI forces output $Y$ high and output $Z$ low. |
| 5 | 5 | 6, 7 | GND | Ground connection. |
| 6 | - | - | A/Y | Non-inverting receiver input and non-inverting driver output. Pin is an input if DE $=0$; pin is an output if $D E=1$. |
| 7 | - | - | B/Z | Inverting receiver input and inverting driver output. Pin is an input if $D E=0$; pin is an output if $D E=1$. |
| - | 6 | 9 | Y | Non-inverting driver output. |
| - | 7 | 10 | Z | Inverting driver output. |
| - | 8 | 11 | B | Inverting receiver input. |
| - | 9 | 12 | A | Non-inverting receiver input. |
| 8 | 10 | - | VCC | System power supply input ( 4.5 V to 5.5 V ). |
| - | - | 1, 8, 13 | NC | No connection. |

## 3. Specifications

### 3.1 Absolute Maximum Ratings

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

| Parameter[1] | Minimum | Maximum | Unit |
| :--- | :---: | :---: | :---: |
| VCC to Ground | - | 7 | V |
| Input Voltages at DI, DE, $\overline{\mathrm{RE}}$ | -0.3 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V |
| Bus I/O Voltages at A/Y, B/Z, A, B, Y, Z | -9 | 13 | V |
| Transient Pulse Voltages through $100 \Omega$ at A/Y, B/Z, A, B, Y, Z[2] | - | $\pm 100$ | V |
| RO | -0.3 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V |
| Short-Circuit Duration at Y, Z | Continuous |  |  |
| EFT Rating | See EFT Performance. |  |  |
| ESD Rating | See ESD Performance. |  |  |

1. Absolute Maximum ratings mean the device is not damaged if operated under these conditions. It does not guarantee performance.
2. Tested according to TIA/EIA-485-A, Section $4.2 \cdot 6$ ( $\pm 100 \mathrm{~V}$ for $15 \mu \mathrm{~s}$ at a $1 \%$ duty cycle).

### 3.2 Recommended Operating Conditions

| Parameter | Minimum | Maximum | Unit |
| :--- | :---: | :---: | :---: |
| Supply Voltage | 4.5 | 5.5 | V |
| Temperature Range | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Bus Pin Common-Mode Voltage Range | -7 | +12 | V |

### 3.3 Thermal Information

| Thermal Resistance (Typical) | $\boldsymbol{\theta}_{\text {JA }}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)^{[1]}$ |
| :--- | :---: |
| 8 Ld SOIC | 105 |
| 8 Ld MSOP | 140 |
| 10 Ld MSOP | 130 |
| 14 Ld SOIC | 130 |

1. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high-effective thermal conductivity test board in free air. See TB379 for details.

| Parameter | Minimum | Maximum | Unit |
| :--- | :---: | :---: | :---: |
| Maximum Junction Temperature (Plastic Package) | - | +150 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature Range | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |
| Pb-Free Reflow Profile ${ }^{[1]}$ | See TB493 |  |  |

1. Pb-free PDIPs can be used for through-hole wave solder processing only. They are not intended for use in Reflow solder processing applications.

### 3.4 Electrical Specifications

Test Conditions: $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V ; unless otherwise specified. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}^{[1]}$.

| Parameter | Symbol | Test Conditions |  | Temp ( $\left.{ }^{\circ} \mathrm{C}\right)$ | Min ${ }^{[2]}$ | Typ | Max ${ }^{[2]}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC Characteristics |  |  |  |  |  |  |  |  |
| Driver Differential Output Voltage (No load) | $\mathrm{V}_{\text {OD1 }}$ |  |  | Full | - | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Driver Differential Output Voltage (Loaded) | $\mathrm{V}_{\text {OD2 }}$ | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ (RS-422) (Figure 3) |  | Full | 2.8 | 3.6 | - | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=54 \Omega$ (RS-485) (Figure 3) |  | Full | 2.4 | 3.1 | $\mathrm{V}_{\mathrm{CC}}$ | V |
|  |  | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=15 \Omega \text { (Eight } 120 \Omega \\ & \text { terminations) } \end{aligned}$ |  | +25 | - | 1.65 | - | V |
|  |  | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=60 \Omega,-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 12 \mathrm{~V} \\ & \text { (Figure 4) } \end{aligned}$ |  | Full | 2.4 | 3 | - | V |
| Change in Magnitude of Driver Differential Output Voltage | $\Delta \mathrm{V}_{\mathrm{OD}}$ | $\mathrm{R}_{\mathrm{L}}=54 \Omega$ or $100 \Omega$ (Figure 3) |  | Full | - | 0.01 | 0.2 | V |
| Driver Common-Mode Output Voltage | $\mathrm{V}_{\mathrm{OC}}$ | $\mathrm{R}_{\mathrm{L}}=54 \Omega$ or $100 \Omega$ (Figure 3) |  | Full | - | - | 3.15 | V |
| Change in Magnitude of Driver Common-Mode Output Voltage | $\Delta \mathrm{V}_{\text {OC }}$ | $\mathrm{R}_{\mathrm{L}}=54 \Omega$ or $100 \Omega$ (Figure 3) |  | Full | - | 0.01 | 0.2 | V |
| Logic Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ | DE, DI, $\overline{\mathrm{RE}}$ |  | Full | 2 | - | - | V |
| Logic Input Low Voltage | $\mathrm{V}_{\text {IL }}$ | DE, DI, $\overline{\text { RE }}$ |  | Full | - | - | 0.8 | V |
| DI Input Hysteresis Voltage | $\mathrm{V}_{\mathrm{HYS}}$ | DE, DI, $\overline{R E}$ |  | +25 | - | 100 | - | mV |
| Logic Input Current | $\mathrm{l}_{\mathrm{IN} 1}$ |  |  | Full | -2 | - | 2 | $\mu \mathrm{A}$ |
| Input Current (A, B, A/Y, B/Z) | $\mathrm{I}_{\text {N } 2}$ | $\begin{aligned} & \mathrm{DE}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}= \\ & 0 \mathrm{~V} \text { or } 5.5 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ | Full | - | 70 | 125 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }}=-7 \mathrm{~V}$ | Full | -75 | 55 | - | $\mu \mathrm{A}$ |
| Output Leakage Current (Y, Z) (Full Duplex Versions Only) | $\mathrm{I}_{\text {N } 3}$ | $\begin{aligned} & \overline{\mathrm{RE}}=0 \mathrm{~V}, \mathrm{DE}= \\ & 0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V} \\ & \text { or } 5.5 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ | Full | - | 1 | 40 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=-7 \mathrm{~V}$ | Full | -40 | -9 | - | $\mu \mathrm{A}$ |
| Output Leakage Current (Y, Z) in Shutdown Mode (Full Duplex) | $\mathrm{I}_{\text {IN } 4}$ | $\begin{aligned} & \overline{\mathrm{RE}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{DE} \\ & =0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0 \mathrm{~V} \\ & \text { or } 5.5 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ | Full | - | 1 | 20 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }}=-7 \mathrm{~V}$ | Full | -20 | -9 | - | $\mu \mathrm{A}$ |
| Driver Short-Circuit Current, $\mathrm{V}_{\mathrm{O}}=$ High or Low | losd1 | $\begin{aligned} & \mathrm{DE}=\mathrm{V}_{\mathrm{CC}},-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{Y}} \text { or } \\ & \mathrm{V}_{\mathrm{Z}} \leq 12 \mathrm{~V}[4] \end{aligned}$ |  | Full | - | - | $\pm 250$ | mA |
| Receiver Differential Threshold Voltage | $\mathrm{V}_{\text {TH }}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 12 \mathrm{~V}$ |  | Full | -200 | -90 | -50 | mV |
| Receiver Input Hysteresis | $\Delta \mathrm{V}_{\text {TH }}$ | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | +25 | - | 20 | - | mV |
| Receiver Output High Voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{I}_{\mathrm{O}}=-8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{ID}}=-50 \mathrm{mV}$ |  | Full | $\mathrm{V}_{\mathrm{CC}}-1.2$ | 4.3 | - | V |
| Receiver Output Low Voltage | $\mathrm{V}_{\text {OL }}$ | $\mathrm{I}_{\mathrm{O}}=-8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{ID}}=-200 \mathrm{mV}$ |  | Full | - | 0.25 | 0.4 | V |
| Receiver Output Low Current | l OL | $\mathrm{V}_{\mathrm{O}}=1 \mathrm{~V}, \mathrm{~V}_{\mathrm{ID}}=-200 \mathrm{mV}$ |  | Full | 20 | 28 | - | mA |

Test Conditions: $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V ; unless otherwise specified. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}^{[1]}$.

| Parameter | Symbol | Test Conditions |  | Temp <br> ( ${ }^{\circ} \mathrm{C}$ ) | Min ${ }^{[2]}$ | Typ | Max ${ }^{[2]}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Three-State (High Impedance) Receiver Output Current | lozr | $0.4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{O}} \leq 2.4 \mathrm{~V}$ |  | Full | -1 | 0.03 | 1 | $\mu \mathrm{A}$ |
| Receiver Input Resistance | $\mathrm{R}_{\mathrm{IN}}$ | $-7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 12 \mathrm{~V}$ |  | Full | 96 | 160 | - | k $\Omega$ |
| Receiver Short-Circuit Current | IOSR | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{O}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | Full | $\pm 7$ | 65 | $\pm 85$ | mA |
| Supply Current |  |  |  |  |  |  |  |  |
| No-Load Supply Current ${ }^{[5]}$ | $\mathrm{I}_{\mathrm{CC}}$ | Half duplex versions, $\mathrm{DE}=\mathrm{V}_{\mathrm{CC}}$, $\overline{\mathrm{RE}}=\mathrm{X}, \mathrm{DI}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ |  | Full | - | 650 | 800 | $\mu \mathrm{A}$ |
|  |  | All versions, $\mathrm{DE}=0 \mathrm{~V}, \overline{\mathrm{RE}}=0 \mathrm{~V}$, or full duplex versions, $D E=V_{C C}$,$\overline{\mathrm{RE}}=\mathrm{X} . \mathrm{DI}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{CC}}$ |  | Full | - | 550 | 700 | $\mu \mathrm{A}$ |
| Shutdown Supply Current | $\mathrm{I}_{\text {SHDN }}$ | $\begin{aligned} & \mathrm{DE}=0 \mathrm{~V}, \overline{\mathrm{RE}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{DI}=0 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathrm{CC}} \end{aligned}$ |  | Full | - | 0.07 | 3 | $\mu \mathrm{A}$ |
| EFT Performance |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { RS-485 Pins (A, Y, B, Z, A/Y, } \\ & B / Z) \end{aligned}$ |  | IEC61000-4-4, <br> Electrical Fast <br> Transient Immunity | 5 kHz | +25 |  | $\pm 5$ |  | kV |
|  |  |  | 100kHz | +25 |  | $\pm 5$ |  | kV |
| ESD Performance |  |  |  |  |  |  |  |  |
| RS-485 Pins (A, Y, B, Z, A/Y,$B / Z)$ |  | IEC61000-4-2, <br> Air-Gap <br> Discharge <br> Method | Half duplex | +25 | - | $\pm 16.5$ | - | kV |
|  |  |  | Full duplex | +25 | - | $\pm 10$ | - | kV |
|  |  | IEC61000-4-2, Contact Discharge Method |  | +25 | - | $\pm 9$ | - | kV |
|  |  | Human Body Model, from bus pins to GND |  | +25 | - | $\pm 16.5$ | - | kV |
| All Pins |  | Human Body Model, per MIL-STD-883 Method 3015 |  | +25 | - | $\pm 7$ | - | kV |
|  |  | Charged Device Model per JS-002-2014 |  | +25 | - | 1250 | - | V |
|  |  | Machine Model per JESD22-A115C |  | +25 | - | 400 | - | V |
| Driver Switching Characteristics (115kbps Versions; RAA788150, RAA788152) |  |  |  |  |  |  |  |  |
| Driver Differential Output Delay | $\mathrm{t}_{\text {PLH, }} \mathrm{t}_{\text {PHL }}$ | $R_{\text {DIFF }}=54 \Omega, C_{L}=100 \mathrm{pF}$ <br> (Figure 5) |  | Full | 500 | 970 | 1300 | ns |
| Driver Differential Output Skew | $\mathrm{t}_{\text {SKEW }}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{DIFF}}=54 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ & \text { (Figure 5) } \end{aligned}$ |  | Full | - | 12 | 50 | ns |
| Driver Differential Rise or Fall Time | $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{DIFF}}=54 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ & \text { (Figure 5) } \end{aligned}$ |  | Full | 700 | 1100 | 1600 | ns |
| Maximum Data Rate | $\mathrm{f}_{\text {MAX }}$ | $\mathrm{C}_{\mathrm{D}}=820 \mathrm{pF}{ }^{[6]}$ (Figure 7) |  | Full | 115.2 | 2000 | - | kbps |
| Driver Enable to Output High | $\mathrm{t}_{\mathrm{zH}}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{GND},[7] \text { (Figure 6) } \end{aligned}$ |  | Full | - | 300 | 600 | ns |

Test Conditions: $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V ; unless otherwise specified. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}^{[1]}$.

| Parameter | Symbol | Test Conditions | Temp <br> ( ${ }^{\circ} \mathrm{C}$ ) | Min ${ }^{[2]}$ | Typ | Max ${ }^{[2]}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Driver Enable to Output Low | $\mathrm{t}_{\mathrm{ZL}}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{V}_{\mathrm{CC}}{ }^{[7]} \text { (Figure 6) } \end{aligned}$ | Full | - | 130 | 500 | ns |
| Driver Disable from Output Low | $t_{L Z}$ | $\mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{SW}=\mathrm{V}_{\mathrm{CC}}$ <br> (Figure 6) | Full | - | 50 | 65 | ns |
| Driver Disable from Output High | $\mathrm{t}_{\mathrm{HZ}}$ | $\begin{aligned} & R_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{GND} \text { (Figure 6) } \end{aligned}$ | Full | - | 35 | 60 | ns |
| Time to Shutdown | $\mathrm{t}_{\text {SHDN }}$ | [8] | Full | 60 | 160 | 600 | ns |
| Driver Enable from Shutdown to Output High | $\mathrm{t}_{\text {ZH(SHDN }}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{GND}[8][9] \text { (Figure 6) } \end{aligned}$ | Full | - | - | 250 | ns |
| Driver Enable from Shutdown to Output Low | $\mathrm{t}_{\text {ZL(SHDN }}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{V}_{\mathrm{CC}}{ }^{[8][9]} \text { (Figure 6) } \end{aligned}$ | Full | - | - | 250 | ns |
| Driver Switching Characteristics (1Mbps Versions; RAA788153, RAA788155) |  |  |  |  |  |  |  |
| Driver Differential Output Delay | $\mathrm{t}_{\text {PLH, }} \mathrm{t}_{\text {PHL }}$ | $R_{\text {DIFF }}=54 \Omega, C_{L}=100 \mathrm{pF}$ <br> (Figure 5) | Full | 150 | 270 | 400 | ns |
| Driver Differential Output Skew | $\mathrm{t}_{\text {SKEW }}$ | $R_{\text {DIFF }}=54 \Omega, C_{L}=100 \mathrm{pF}$ <br> (Figure 5) | Full | - | 3 | 10 | ns |
| Driver Differential Rise or Fall Time | $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}$ | $R_{\text {DIFF }}=54 \Omega, C_{L}=100 \mathrm{pF}$ <br> (Figure 5) | Full | 150 | 325 | 450 | ns |
| Maximum Data Rate | $\mathrm{f}_{\text {MAX }}$ | $\mathrm{C}_{\mathrm{D}}=820 \mathrm{pF}{ }^{[6]}$ (Figure 7) | Full | 1 | 8 | - | Mbps |
| Driver Enable to Output High | $\mathrm{t}_{\mathrm{zH}}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{GND}^{[7]} \text { (Figure } 6 \text { ) } \end{aligned}$ | Full | - | 110 | 200 | ns |
| Driver Enable to Output Low | $\mathrm{t}_{\mathrm{zL}}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \\ & \left.\mathrm{SW}=\mathrm{V}_{\mathrm{CC}}{ }^{[7]} \text { (Figure } 6\right) \end{aligned}$ | Full | - | 60 | 200 | ns |
| Driver Disable from Output Low | $t_{L Z}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{SW}=\mathrm{V}_{\mathrm{CC}} \\ & \text { (Figure 6) } \end{aligned}$ | Full | - | 50 | 65 | ns |
| Driver Disable from Output High | $t_{H Z}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{GND} \text { (Figure 6) } \end{aligned}$ | Full | - | 35 | 60 | ns |
| Time to Shutdown ${ }^{[8]}$ | ${ }^{\text {SHDN }}$ |  | Full | 60 | 160 | 600 | ns |
| Driver Enable from Shutdown to Output High | $\mathrm{t}_{\text {ZH(SHDN }}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{GND}{ }^{[8][9]} \text { (Figure 6) } \end{aligned}$ | Full | - | - | 250 | ns |
| Driver Enable from Shutdown to Output Low | $\mathrm{t}_{\mathrm{ZL}(\text { SHDN })}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{V}_{\mathrm{CC}}{ }^{[8][9]} \text { (Figure 6) } \end{aligned}$ | Full | - | - | 250 | ns |
| Driver Switching Characteristics (20Mbps Versions; RAA788156, RAA788158) |  |  |  |  |  |  |  |
| Driver Differential Output Delay | $\mathrm{t}_{\text {PLH, }} \mathrm{t}_{\text {PHL }}$ | $R_{\text {DIFF }}=54 \Omega, C_{L}=100 \mathrm{pF}$ <br> (Figure 5) | Full | - | 21 | 30 | ns |
| Driver Differential Output Skew | $\mathrm{t}_{\text {SKEW }}$ | $R_{\text {DIFF }}=54 \Omega, C_{L}=100 \mathrm{pF}$ <br> (Figure 5) | Full | - | 0.2 | 3 | ns |
| Driver Differential Rise or Fall Time | $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}$ | $R_{\text {DIFF }}=54 \Omega, C_{L}=100 \mathrm{pF}$ <br> (Figure 5) | Full | - | 12 | 16 | ns |
| Maximum Data Rate | $\mathrm{f}_{\text {MAX }}$ | $\mathrm{C}_{\mathrm{D}}=470 \mathrm{pF}{ }^{[6]}$ (Figure 7) | Full | 20 | 55 | - | Mbps |
| Driver Enable to Output High | $\mathrm{t}_{\mathrm{zH}}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{GND}{ }^{[7]} \text { (Figure 6) } \end{aligned}$ | Full | - | 30 | 45 | ns |

Test Conditions: $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V ; unless otherwise specified. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}^{[1]}$.

| Parameter | Symbol | Test Conditions | Temp <br> ( ${ }^{\circ} \mathrm{C}$ ) | Min ${ }^{[2]}$ | Typ | Max ${ }^{[2]}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Driver Enable to Output Low | $\mathrm{t}_{\mathrm{ZL}}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{V}_{\mathrm{CC}}{ }^{[7]} \text { (Figure 6) } \end{aligned}$ | Full | - | 28 | 45 | ns |
| Driver Disable from Output Low | $t_{L Z}$ | $\mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{SW}=\mathrm{V}_{\mathrm{CC}}$ <br> (Figure 6) | Full | - | 50 | 65 | ns |
| Driver Disable from Output High | $t_{H Z}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{GND} \end{aligned}$ <br> (Figure 6) | Full | - | 38 | 60 | ns |
| Time to Shutdown ${ }^{[8]}$ | ${ }^{\text {tshDN }}$ |  | Full | 60 | 160 | 600 | ns |
| Driver Enable from Shutdown to Output High | $\mathrm{t}_{\mathrm{ZH} \text { (SHDN) }}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{GND}{ }^{[8][9]} \text { (Figure 6) } \end{aligned}$ | Full | - | - | 200 | ns |
| Driver Enable from Shutdown to Output Low | $\mathrm{t}_{\text {ZL(SHDN }}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{V}_{\mathrm{CC}}{ }^{88][9]} \text { (Figure 6) } \end{aligned}$ | Full | - | - | 200 | ns |

Receiver Switching Characteristics (115kbps and 1Mbps Versions; RAA788150 through RAA788155)

| Maximum Data Rate ${ }^{[6]}$ | $\mathrm{f}_{\text {MAX }}$ | (Figure 8) | Full | 1 | 12 | - | Mbps |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Receiver Input to Output Delay | $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | (Figure 8) | Full | - | 100 | 150 | ns |
| Receiver Skew \\| t ${ }_{\text {PLH }}$ - $\mathrm{t}_{\text {PHL }}$ \| | $\mathrm{t}_{\text {SKD }}$ | (Figure 8) | Full | - | 4 | 10 | ns |
| Receiver Enable to Output Low | $\mathrm{t}_{\mathrm{zL}}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{V}_{\mathrm{CC}}{ }^{[10]} \text { (Figure 9) } \end{aligned}$ | Full | - | 9 | 20 | ns |
| Receiver Enable to Output High | $\mathrm{t}_{\mathrm{zH}}$ | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ & \left.\mathrm{SW}=\mathrm{GND}^{[10]} \text { (Figure } 9\right) \end{aligned}$ | Full | - | 7 | 20 | ns |
| Receiver Disable from Output Low | $\mathrm{t}_{\text {LZ }}$ | $R_{L}=1 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF}, \mathrm{SW}=\mathrm{V}_{\mathrm{CC}}$ <br> (Figure 9) | Full | - | 8 | 15 | ns |
| Receiver Disable from Output High | $\mathrm{t}_{\mathrm{HZ}}$ | $R_{L}=1 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF}, \mathrm{SW}=\mathrm{GND}$ <br> (Figure 9) | Full | - | 8 | 15 | ns |
| Time to Shutdown ${ }^{[8]}$ | ${ }^{\text {t }}$ SHDN |  | Full | 60 | 160 | 600 | ns |
| Receiver Enable from Shutdown to Output High | $\mathrm{t}_{\mathrm{ZH} \text { (SHDN) }}$ | $R_{L}=1 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF}, \mathrm{SW}=\mathrm{GND}$ <br> (Figure 9) ${ }^{[8][11]}$ | Full | - | - | 200 | ns |
| Receiver Enable from Shutdown to Output Low | $\mathrm{t}_{\text {ZL(SHDN }}$ | $R_{L}=1 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF}, \mathrm{SW}=\mathrm{V}_{\mathrm{CC}}$ <br> (Figure 9) ${ }^{[8][11]}$ | Full | - | - | 200 | ns |

Receiver Switching Characteristics (20Mbps Versions; RAA788156, RAA788158)

| Maximum Data Rate ${ }^{[6]}$ | $\mathrm{f}_{\text {MAX }}$ | (Figure 8) | Full | 20 | 30 | - | Mbps |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Receiver Input to Output Delay | $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | (Figure 8) | Full | - | 33 | 45 | ns |
| Receiver Skew \| tpLH - teHL ${ }_{\text {l }}$ | $\mathrm{t}_{\text {SKD }}$ | (Figure 8) | Full | - | 2.5 | 5 | ns |
| Receiver Enable to Output Low | $\mathrm{t}_{\mathrm{zL}}$ | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega, C_{\mathrm{L}}=15 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{V}_{\mathrm{CC}}{ }^{[10]} \text { (Figure 9) } \end{aligned}$ | Full | - | 8 | 15 | ns |
| Receiver Enable to Output High | $\mathrm{t}_{\mathrm{zH}}$ | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{GND}^{[10]} \text { (Figure 9) } \end{aligned}$ | Full | - | 7 | 15 | ns |
| Receiver Disable from Output Low | $t_{L Z}$ | $R_{L}=1 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF}, \mathrm{SW}=\mathrm{V}_{\mathrm{CC}}$ <br> (Figure 9) | Full | - | 8 | 15 | ns |
| Receiver Disable from Output High | $\mathrm{t}_{\mathrm{HZ}}$ | $R_{L}=1 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF}, \mathrm{SW}=\mathrm{GND}$ <br> (Figure 9) | Full | - | 8 | 15 | ns |

Test Conditions: $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V ; unless otherwise specified. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}[1]$.

| Parameter | Symbol | Test Conditions | Temp ( ${ }^{\circ} \mathrm{C}$ ) | Min ${ }^{[2]}$ | Typ | Max ${ }^{[2]}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Time to Shutdown ${ }^{\text {8] }}$ | $\mathrm{t}_{\text {SHDN }}$ |  | Full | 60 | 160 | 600 | ns |
| Receiver Enable from Shutdown to Output High | $\mathrm{t}_{\mathrm{ZH} \text { (SHDN) }}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{GND} \mathrm{D}^{[8][11]} \text { (Figure 9) } \end{aligned}$ | Full | - | - | 200 | ns |
| Receiver Enable from Shutdown to Output Low | $\mathrm{t}_{\text {ZL(SHDN) }}$ | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ & \mathrm{SW}=\mathrm{V}_{\mathrm{CC}}{ }^{[8][1]]} \text { (Figure 9) } \end{aligned}$ | Full | - | - | 200 | ns |

1. All currents in to device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
2. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.
3. See Figure 11 for more information and for performance over temperature.
4. Applies to peak current. See Typical Performance Curves for more information.
5. Supply current specification is valid for loaded drivers when $D E=0 \mathrm{~V}$.
6. Limits established by characterization and are not production tested.
7. Keep $\overline{\mathrm{RE}}=0$ to prevent the device from entering SHDN.
8. Transceivers are put into shutdown by bringing $\overline{R E}$ high and DE low. If the inputs are in this state for less than 60 ns, the parts are ensured not to enter shutdown. If the inputs are in this state for at least 600 ns , the parts are ensured to have entered shutdown. See Low Current Shutdown Mode.
9. Keep $\overline{R E}=V_{C C}$, and set the $D E$ signal low time $>600$ ns to ensure that the device enters SHDN.
10. The $\overline{R E}$ signal high time must be short enough (typically <100ns) to prevent the device from entering SHDN.
11. Set the $\overline{R E}$ signal high time $>600 \mathrm{~ns}$ to ensure that the device enters SHDN.

## 4. Test Circuits and Waveforms




Figure 3. Measurement of Driver Differential Output Voltage with Differential Load


Figure 4. Measurement of Driver Differential Output Voltage with Common-Mode Load


Figure 5. Measurement of Driver Propagation Delay and Differential Transition Times


| Parameter | Output | $\mathbf{R E}$ | $\mathbf{D I}$ | $\mathbf{s W}$ | $\mathbf{C}_{\mathrm{L}}$ <br> $(\mathbf{p F})$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{HZ}}$ | $\mathrm{Y} / \mathrm{Z}$ | X | $1 / 0$ | GND | 15 |
| $\mathrm{t}_{\mathrm{LZ}}$ | $\mathrm{Y} / \mathrm{Z}$ | X | $0 / 1$ | $\mathrm{~V}_{\mathrm{CC}}$ | 15 |
| $\mathrm{t}_{\mathrm{ZH}}$ | $\mathrm{Y} / \mathrm{Z}$ | $0[7]$ | $1 / 0$ | GND | 100 |
| $\mathrm{t}_{\mathrm{ZL}}$ | $\mathrm{Y} / \mathrm{Z}$ | $0[7]$ | $0 / 1$ | $\mathrm{~V}_{\mathrm{CC}}$ | 100 |
| $\mathrm{t}_{\mathrm{ZH}(\mathrm{SHDN})}$ | $\mathrm{Y} / \mathrm{Z}$ | $1^{[9]}$ | $1 / 0$ | GND | 100 |
| $\mathrm{t}_{\mathrm{ZL}(\mathrm{SHDN})}$ | $\mathrm{Y} / \mathrm{Z}$ | $1^{[9]}$ | $0 / 1$ | $\mathrm{~V}_{\mathrm{CC}}$ | 100 |



Figure 6. Measurement of Driver Enable and Disable Times


Figure 7. Measurement of Driver Data Rate


Figure 8. Measurement of Receiver Propagation Delay and Data Rate


| Parameter | DE | A | SW |
| :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{HZ}}$ | 0 | +1.5 V | GND |
| $\mathrm{t}_{\mathrm{LZ}}$ | 0 | -1.5 V | $\mathrm{~V}_{\mathrm{CC}}$ |
| $\mathrm{t}_{\mathrm{ZH}}{ }^{[10]}$ | 0 | +1.5 V | GND |
| $\mathrm{t}_{\mathrm{ZL}}{ }^{[10]}$ | 0 | -1.5 V | $\mathrm{~V}_{\mathrm{CC}}$ |
| $\mathrm{t}_{\mathrm{ZH}(\mathrm{SHDN})}{ }^{[11]}$ | 0 | +1.5 V | GND |
| $\mathrm{t}_{\mathrm{ZL}(\mathrm{SHDN})}{ }^{[11]}$ | 0 | -1.5 V | $\mathrm{~V}_{\mathrm{CC}}$ |



Figure 9. Measurement of Receiver Enable and Disable Times

## 5. Typical Performance Curves

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$; Unless otherwise specified


Figure 10. Driver Output High and Low Voltages vs Output Current


Figure 12. Driver Output Voltages vs Common-Mode Voltage


Figure 14. Driver Output Voltage vs Supply Voltage


Figure 11. Driver Differential Output Voltage vs Output Current


Figure 13. Driver Differential Output Voltage vs Temperature


Figure 15. Receiver Output Voltage vs Output Current
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$; Unless otherwise specified (Cont.)


Figure 16. Supply Current vs Data Rate (RAA788150, RAA788152)


Figure 18. Supply Current vs Data Rate (RAA788153, RAA788155)


Figure 20. Supply Current vs Data Rate (RAA788156, RAA788158)


Figure 17. Waveforms (RAA788150, RAA788152)


Figure 19. Waveforms (RAA788153, RAA788155)


Time: 20ns/Div
Figure 21. Waveforms (RAA788156, RAA788158)

## 6. Device Description

### 6.1 Overview

The RAA788150, RAA788153, and RAA788156 are full-duplex RS-485 transceivers, and the RAA788152, RAA788155, and RAA788158 are half-duplex RS-485 transceivers. All transceivers feature a large output signal swing that is $60 \%$ higher than standard compliant transceivers. The devices are available in three speed grades suitable for data transmission up to $115 \mathrm{kbps}, 1 \mathrm{Mbps}$, and 20 Mbps .

Each transceiver has an active-high driver enable and an active-low receiver enable function. A shutdown current as low as $70 n A$ can be accomplished by disabling both the driver and receiver for more than 600 ns .

### 6.2 Functional Block Diagram



Figure 22. Block Diagram
RAA788150, RAA788153, RAA788156


Figure 23. Block Diagram
RAA788152, RAA788155, RAA788158

### 6.3 Operating Modes

### 6.3.1 Driver Operation

A logic high at the driver enable pin, $D E$, activates the driver and causes the differential driver outputs, $Y$ and $Z$, to follow the logic states at the data input, DI.

A logic high at DI causes Y to turn high and Z to turn low. In this case, the differential output voltage, defined as $V_{O D}=V_{Y}-V_{Z}$, is positive. A logic low at DI reverses the output states reverse, turning $Y$ low and $Z$ high, therefore making $\mathrm{V}_{\mathrm{OD}}$ negative.

A logic low at DE disables the driver, making $Y$ and $Z$ high-impedance. In this condition, the logic state at DI is irrelevant. To ensure the driver remains disabled after device power-up, Renesas recommends connecting DE through a $1 \mathrm{k} \Omega$ to $10 \mathrm{k} \Omega$ pull-down resistor to ground.

Table 1. Driver Truth Table

| Inputs |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :--- |
| RE | DE | DI | Y | Z |  |
| X | H | H | H | L | Actively drives bus high |
| X | H | L | L | H | Actively drives bus low |
| L | L | X | Z | Z | Driver disabled, outputs high-impedance |
| H | L | X | Z $^{*}$ | Z $^{*}$ | Shutdown mode: driver and receiver disabled <br> for more than 600ns |

Note: See Shutdown mode explanation in Low Current Shutdown Mode.

### 6.3.2 Receiver Operation

A logic low at the receiver enable pin, $\overline{R E}$, activates the receiver and causes its output, $R O$, to follow the bus voltage at the differential receiver inputs, $A$ and $B$. Here, the bus voltage is defined as $V_{A B}=V_{A}-V_{B}$.

For $\mathrm{V}_{\mathrm{AB}} \geq-0.05 \mathrm{~V}$, RO turns high, and for $\mathrm{V}_{\mathrm{AB}} \leq-0.2 \mathrm{~V}$, RO turns low. For input voltages between -50 mV and -200 mV , the state of $R O$ is undetermined; therefore, it could be high or low.

A logic high at $\overline{R E}$ disables the receiver, making RO high-impedance. In this condition, the polarity and magnitude of the input voltage is irrelevant. To ensure the receiver output remains high when the receiver is disabled, it is recommended to connect RO, using a $1 \mathrm{k} \Omega$ to $10 \mathrm{k} \Omega$ pull-up resistor to VCC.

To enable the receiver to immediately monitor the bus traffic after device power-up, connect $\overline{\mathrm{RE}}$ through a $1 \mathrm{k} \Omega$ to $10 \mathrm{k} \Omega$ pull-down resistor to ground.

Table 2. Receiver Truth Table

| Inputs |  |  | Outputs | Function |
| :---: | :---: | :---: | :---: | :--- |
| RE | DE | $\mathrm{A}-\mathrm{B}$ | RO |  |
| L | X | $\mathrm{V}_{\mathrm{AB}} \geq-0.05 \mathrm{~V}$ | H | RO is data-driven high |
| L | X | $-0.05 \mathrm{~V}>\mathrm{V}_{\mathrm{AB}}>-0.2 \mathrm{~V}$ | Undetermined | Actively drives bus low |
| L | X | $\mathrm{V}_{\mathrm{AB}} \leq-0.2 \mathrm{~V}$ | L | RO is data-driven low |
| L | X | Inputs Open/Shorted | H | RO is failsafe-high |
| H | H | X | Z | Receiver disabled, RO is high-impedance |
| H | L | X | $\mathrm{Z}^{*}$ | Shutdown mode: driver and receiver disabled for more than <br> 600 n |

Note: See Shutdown mode explanation in Low Current Shutdown Mode.

### 6.4 Device Features

### 6.4.1 Large Output Signal Swing

The RAA78815x family has a 60\% larger differential output voltage swing than standard RS-485 transceivers. It delivers a minimum $\mathrm{V}_{\mathrm{OD}}$ of 2.4 V across a $54 \Omega$ differential load, or 1.65 V across a $15 \Omega$ differential load. Figure 24 shows that the $V_{O D}$ at $54 \Omega$ is more than $50 \%$ higher than that of a standard transceiver.


Figure 24. V-I Characteristic of RAA78815x vs Standard RS-485 Transceiver


| Device | RCM <br> $(\boldsymbol{\Omega})$ | 1UL <br> $(\boldsymbol{\Omega})$ | \# UL | $\mathbf{1} 8 \mathrm{UL}$ <br> $(\boldsymbol{\Omega})$ | \# Devices <br> on Bus |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Std. RS-485 | 375 | 12 k | 32 | 96 k | 256 |
| RAA78815x | 188 | 12 k | 64 | 96 k | 512 |

Figure 25. Unit Load and Transceiver Drive of RAA78815x vs Standard RS-485 Transceiver

Figure 25 compares the maximum number of unit loads and bus transceivers when choosing an RAA78815x over a standard transceiver. The RS-485 standard specifies a minimum total common-mode load resistance of $R_{C M}=375 \Omega$ between each signal conductor and ground. Because one unit load (1UL) is equivalent to $12 \mathrm{k} \Omega$, the total common-mode resistance of $375 \Omega$ yields $12 \mathrm{k} \Omega / 375 \Omega=32 \mathrm{ULs}$.

For an RAA78815x transceiver however, $R_{\text {CM }}$ can be as small as $188 \Omega$, resulting in a total common-mode load of $12 \mathrm{k} \Omega / 188 \Omega=64 \mathrm{ULs}$. This means the driver of an RAA78815x transceiver can drive up to $64 \times 1$ UL transceivers or $512 \times 1 / 8 \mathrm{UL}$ transceivers.
The advantages of such superior drive capability are as follows:

- Up to 900 mV higher noise immunity ( 2.4 V vs $1.5 \mathrm{~V} \mathrm{~V}_{\mathrm{OD}}$ )
- Up to twice the maximum cable length of standard transceivers ( $\sim 8000 \mathrm{ft}$ vs 4000 ft )
- The design of star configurations or other multi-terminated nonstandard network topologies


### 6.4.2 Driver Overload Protection

The RS-485 specification requires drivers to survive worst case bus contentions undamaged. The RAA78815x transceivers meet this requirement through driver output short-circuit current limits and on-chip thermal shutdown circuitry.

The driver output stages incorporate short-circuit current limiters that ensure that the output current never exceeds the RS-485 specification, even at the common-mode voltage range extremes.

In the event of a major short-circuit conditions, the devices also include a thermal shutdown feature that disables the drivers whenever the temperature becomes excessive. This eliminates the power dissipation, allowing the die to cool. The drivers automatically re-enable after the die temperature drops about $15^{\circ} \mathrm{C}$. If the contention persists, the thermal shutdown/re-enable cycle repeats until the fault is cleared. The receivers stay operational during thermal shutdown.

### 6.4.3 Full-Failsafe Receiver

The differential receivers of the RAA78815x family are full-failsafe, meaning their outputs turn logic high when:

- The receiver inputs are open (floating) because of a faulty bus node connector
- The receiver inputs are shorted because of an insulation break of the bus cable
- The receiver input voltage is close to 0 V because of a terminated bus not being actively driven

Full-failsafe switching is accomplished by offsetting the maximum receiver input threshold to -50 mV . Figure 26 shows that, in addition to the threshold offset, the receiver also has an input hysteresis, $\Delta \mathrm{V}_{\mathrm{TH}}$, of 20 mV . The combination of offset and hysteresis allows the receiver to maintain its output high, even in the presence of $140 \mathrm{mV} \mathrm{V}_{\text {P-P }}$ differential noise, without the need for external failsafe biasing resistors.


Figure 26. Full-Failsafe Performance with High Noise Immunity

### 6.4.4 Low Current Shutdown Mode

The RAA78815x transceivers use a fraction of the power required by their bipolar counterparts, but also include a shutdown feature that reduces the already low quiescent $\mathrm{I}_{\mathrm{CC}}$ to a 70 nA trickle. These devices enter shutdown whenever the receiver and the driver are simultaneously disabled ( $\overline{R E}=V_{C C}$ and $D E=G N D$ ) for a period of at least 600 ns. Disabling both the driver and the receiver for less than 60 ns ensures that the transceiver does not enter shutdown.

Note: The driver and receiver enable times increase when the transceiver enables from shutdown. See the footnotes, ${ }^{[1]}$ to ${ }^{[11]}$, in the Electrical Specifications.

### 6.4.5 Hot Plug Function

When the equipment powers up, there is a period of time where the controller driving the RS-485 enable lines is unable to ensure that the driver and receiver outputs are kept disabled. If the equipment is connected to the bus, a driver activating prematurely during power-up may crash the bus. To avoid this scenario, the RAA78815x devices incorporate a Hot Plug function. During power-up and power-down, the Hot Plug function disables the driver and receiver outputs regardless of the states of $D E$ and $\overline{R E}$. When $V_{C C}$ reaches $\sim 3.4 V$, the enable pins are released. This gives the controller the chance to stabilize and drive the RS-485 enable lines to the proper states.

### 6.4.6 High EFT Immunity

The bus pins of the RAA78815x transceivers withstand $\pm 5 \mathrm{kV}$ Electrical Fast Transient (EFT) immunity per IEC61000-4-4. During the EFT test, the EFT generator produces a burst of 75 fast transients that are capacitively coupled onto RS-485 data lines using a capacitive clamp (Figure 27).


Figure 27. Test Setup with Capacitive Clamp


Figure 28. EFT Test Timing

A burst period is 300 ms and begins with 75 EFT pulses ( $t_{\text {Burst }}$ ) followed by a break interval (Figure 28). Over a test time of 60 seconds minimum, multiple bursts are applied at a predefined repetition frequency of either 5 kHz or

100 kHz , therefore, unleashing a minimum of 15000 EFT pulses onto the data link. The RAA 78815 x transceivers have been tested with both repetition frequencies, 5 kHz and 100 kHz .

In the test setup, a complete RS-485 data link (driver, receiver and unshielded twisted pair cable) has been tested during data transmission. Afterwards, the devices were tested on an automatic test system (ATE) for parametric performance. The ATE pass criterion requires that a device shows no parametric shift at all.

All RAA78815x transceivers passed the EFT tests with $\pm 5 \mathrm{kV}$ test voltage, the highest possible test voltage of an AXOS-5 test system, which places this transceiver family into the highest special test level category of the IEC61000-4-4 standard (Table 3, Test Level X).

Table 3. EFT Test Level Category for RAA78815x Transceivers

| Test Level | Test Voltage (kV) | Repetition Frequency (kHz) | Components Passing |
| :---: | :---: | :---: | :---: |
| 1 | 0.25 | 5 and 100 | 5 and 100 |
| RAA788150, RAA188152, |  |  |  |
| RAA788153, RAA188155, |  |  |  |
| RAA788156, RAA188158 |  |  |  |
| 2 | 0.5 | 5 and 100 |  |
| 4 | 1 | 5 and 100 | 5 and 100 |

### 6.4.7 High ESD Protection

The bus pins of the RAA78815x transceivers have on-chip ESD protection against $\pm 16.5 \mathrm{kV}$ HBM, $\pm 9 \mathrm{kV}$ contact, and $\pm 16.5 \mathrm{kV}$ air-discharge according to IEC61000-4-2. The difference between the HBM and IEC ESD ratings lies in the test severity, as both standards aim for different application environments.

HBM ESD ratings are component level ratings, used in semiconductor manufacturing in which component handling can cause ESD damage to a single device. Because component handling is performed in a controlled ESD environment, the ESD stress on a component is drastically reduced. These factors make the HBM test the less severe ESD test.

IEC ESD ratings are system level ratings. These are required in the uncontrolled field environment, where for example, a charged end-user can subject handheld equipment to ESD levels of more than 40 kV by touching connector pins when plugging or unplugging cables.

The main differences between the HBM and the IEC 61000-4-2 standards are the number of strikes applied during testing and the generator models (Figure 29), which create differences in all the waveform rise times and peak currents (Figure 30).


Figure 29. Generator Models for HBM and IEC ESD Tests


Figure 30. Difference in Rise-time and Charge Currents between HBM and IEC ESD Transients

The IEC model has $50 \%$ higher charge capacitance $\left(C_{S}\right)$ and $78 \%$ lower discharge resistance $\left(R_{D}\right)$ than the HBM model, therefore producing shorter transient rise times and higher discharge currents. The ESD ratings of the

RAA78815x transceivers exceed test level 4 of the IEC61000-4-2 standard, which significantly increases equipment robustness.

## 7. Application Information

### 7.1 Network Design

Designing a reliable RS-485 network requires the consideration of a variety of factors that ultimately determine the network performance. These include network topology, cable type, data rate and/or cable length, stub length, distance between network nodes, and line termination.

The main difference between network designs is dictated by their modes of data exchange between bus nodes, which can be half-duplex or full-duplex (Figure 31 and Figure 32).


Figure 31. Half-Duplex Bus


Figure 32. Full-Duplex Bus

Half-duplex networks use only a single signal-pair of cables between one master node and multiple slave nodes, allowing the nodes to either transmit or receive data, but never both at the same time. This reduced cabling effort makes these networks well suited for covering long distances of up to several thousands of feet. To maintain high signal integrity, the applied data rates range from as low as 9.6 kbps up to 115 kbps . This requires transceivers with long driver output transition times, typically in the range of microseconds, to ensure low EMI in the presence of large cable inductances.

To prevent signal reflections of the bus lines, each cable end must be terminated with a resistor, $R_{T}$, and this value should match the characteristic cable impedance, $Z_{0}$.

Full-duplex networks, on the other hand, aim for high data throughput. These networks use two signal-pairs to support the simultaneous transmitting and receiving of data. The signal pair denoted as the transmit path connects the driver output of the master node to the receiver inputs of multiple slave nodes. The other pair connects the driver outputs of the slave nodes with the receiver input of the master node.

Because the data flow in the transmit path is unidirectional, the transmit path requires only one termination at the remote cable end, opposite the master node. However, data flow in the receive path is bidirectional; therefore, it requires line termination at both cable ends. Typically, high data throughput also calls for higher data rates in the 1 Mbps to 10 Mbps range. As cable losses increase with frequency, most full-duplex networks are limited to shorter bus cable lengths of a few hundred feet to maintain signal integrity.

The following sections describe the parameters, previously mentioned, that impact network performance. This discussion applies to both half-and full-duplex network designs.

### 7.1.1 Cable Type

RS-485 networks use differential signaling over twisted pair cable. The conductors of a twisted pair are equally exposed to external noise. They pick up noise and other electromagnetically induced voltages as common-mode signals, which are effectively rejected by the differential receivers.

For best performance, use industrial RS-485 cables that are of the sheathed, shielded, twisted pair type, (STP), with a characteristic impedance of $120 \Omega$ and conductor sizes of 22 to 24 AWG (equivalent to diameters of 0.65 mm and 0.51 mm , respectively). They are available in single, two, and four signal-pair versions to accommodate the design of half- and full-duplex systems. Figure 33 shows the cross section and cable parameters of a typical UTP cable.


Figure 33. Single Pair STP Cable for RS-485 Applications

### 7.1.2 Cable Length vs Data Rate

RS-485 and RS-422 are intended for network lengths up to 4000ft, but the maximum system data rate decreases as the transmission length increases. Devices operating at 20 Mbps are limited to lengths less than 100 ft , while the 115 kbps versions can operate at full data rates with lengths of several 1000ft. Note: RAA78815x transceivers can cover almost twice the distance of standard compliant RS-485 transceivers.


Figure 34. Data Rate vs Cable Length Guidelines in Feet and Meters

### 7.1.3 Topologies and Stub Lengths

RS-485 recommends its nodes to be networked in daisy-chain or backbone topology. In these topologies, the participating drivers, receivers, and transceivers connect to a main cable trunk through "short" stubs. A stub being the actual electrical link between transceiver and cable trunk.


Figure 35. Stub Lengths in Daisy Chain (left) and Backbone (right) Topologies
Because daisy chaining brings the cable trunk much closer to the transceiver bus terminals than a backbone design, the stub lengths between the two topologies can differ significantly. To prevent the bus from being overloaded by line terminations, stubs are never terminated. A stub therefore, represents a piece of unterminated transmission line. To eliminate signal reflections on the stub line, you should keep its propagation delay below $1 / 5$ of the driver output rise time, leading to the maximum stub length of:
(EQ. 1) $\quad L_{S t u b}=v \cdot c \cdot \frac{t_{r}}{5}$
where

- $c$ is the speed of light ( $\mathrm{m} / \mathrm{s}$ )
- $v$ is the signal velocity in the cable, expressed as a factor of $c$
- $\mathrm{t}_{\mathrm{r}}$ is the rise time of the driver output ( ns )

Applying Equation 1 to the RAA78815x transceivers assuming a velocity of $78 \%$, results in the maximum stub lengths associated with the corresponding transceivers, as shown in Table 4.

Table 4. Stub Length as Function of Driver Rise Time

| Device | Data Rate (Mbps) | Rise Time (ns) | Maximum Stub Length |
| :--- | :---: | :---: | :---: |
| RAA788150, RAA788152 | 0.115 | 1100 | $168 \mathrm{ft}(51 \mathrm{~m})$ |
| RAA788153, RAA788155 | 1 | 150 | $23 \mathrm{ft}(7 \mathrm{~m})$ |
| RAA788156, RAA788158 | 20 | 8 | $1.2 \mathrm{ft}(0.36 \mathrm{~m})$ |

Table 4 proves that transceivers with long driver rise times are well suited for applications requiring long stub lengths and low radiated emission in the presence of increased stub inductance.

### 7.1.4 Minimum Distance between Nodes

The electrical characteristics of the RS-485 bus are primarily defined by the distributed inductance and capacitance along the bus cable and printed circuit board traces. Adding capacitance to the bus in the form of transceivers and connectors lowers the line impedance and causes impedance mismatches at the loaded bus section.

Input signals arriving at these mismatches are partially reflected back to the signal source, distorting the driver output signal. Ensuring a valid receiver input voltage during the first signal transition from a driver output anywhere on the bus, requires the bus impedance at the mismatches to be $Z_{\text {load }} \geq 0.4 Z_{\text {nom }}$ or $0.4 \times 120 \Omega=48 \Omega$. This can be achieved by maintaining a minimum distance between bus nodes of:
(EQ. 2) $\quad D_{\min } \geq \frac{C_{L}}{5.25 \cdot C_{C}}$
where

- $C_{L}$ is the lumped load capacitance
- $\mathrm{C}_{\mathrm{C}}$ is the distributed cable or PCB trace capacitance per unit length.

Figure 36 shows the relationship for the minimum node spacing as a function of $C_{C}$ and $C_{L}$ graphically. Load capacitance includes contributions from the line circuit bus pins, connector contacts, printed circuit board traces, protection devices, and any other physical connections to the trunk line as long as the distance from the bus to the transceiver, known as the stub, is electrically short.

Putting some values to the individual capacitance contributions: 5 V transceivers typically possess a capacitance of 7 pF , while 3 V transceivers have about twice that capacitance at 16 pF . Board traces add about 1.3 to $2 \mathrm{pF} / \mathrm{in}$ depending on their construction.

Connector and suppression device capacitance can vary widely. Media distributed capacitance ranges from $11 \mathrm{pF} / \mathrm{ft}$ for low capacitance, unshielded, twisted-pair cable up to $22 \mathrm{pF} / \mathrm{ft}$ for backplanes.


Figure 36. Minimum Distance between Bus Nodes as Function of Cable and Load Capacitance

### 7.1.5 Failsafe Biasing Termination

As mentioned in Full-Failsafe Receiver, the RAA78815x transceivers are full-failsafe and capable of tolerating up to $140 \mathrm{mV} \mathrm{P}_{\mathrm{P}-\mathrm{P}}$ of differential noise on a passive bus without needing external failsafe biasing.

However, in harsh industrial environments, such as the factor floors in industrial automation, the differential noise can reach levels of more than $1 \mathrm{~V}_{\text {P-p. }}$. In this case, external fail-safe biasing at the network line terminations is strongly recommended. Here the termination resistors $R_{T}$ connect through the biasing resistors $R_{B}$ to the supply rails VCC and GND.

Short data links ( $<100 \mathrm{~m}$ ) only require a single failsafe termination at one cable end, while the other end is terminated with the cable characteristic impedance $Z_{0}$ (Figure 37, left circuit).


Figure 37. Failsafe Biasing of Short ( $<100 \mathrm{~m}$ ) and Long ( $>100 \mathrm{~m}$ ) Data Links

The corresponding resistor values are calculated with Equation 3 to Equation 5.
(EQ. 3) $\quad R_{B}=\frac{V_{S} / V_{A B}+1}{0.036}$
(EQ. 4) $\quad R_{T 2}=\frac{R_{B} \cdot 120 \Omega}{R_{B}-60 \Omega}$
(EQ. 5) $\quad R_{T 1}=120 \Omega$

Longer data links (>100m) require two identical failsafe basing networks, one at each cable end, to minimize the differential voltage drop along the bus (Figure 37, right circuit). The resistor values are calculated using Equation 6 and Equation 7:
(EQ. 6) $\quad R_{B}=\frac{2 \mathrm{~V}_{\mathrm{S}} / \mathrm{V}_{\mathrm{AB}}+1}{0.036}$
(EQ. 7) $\quad R_{T}=\frac{R_{B} \cdot 120 \Omega}{R_{B}-60 \Omega}$

Equation 3 to Equation 7 apply to the multi-driver applications of half- and full-duplex networks. For single driver applications, the values of $R_{B}$ and $R_{T}$ are calculated using Equation 8 and Equation 9.


Figure 38. Failsafe Biasing of a Single-Driver Network
(EQ. 8) $\quad R_{B}=60 \Omega \cdot \frac{V_{S}}{V_{A B}}$
(EQ. 9) $\quad R_{T}=\frac{R_{B} \cdot 120 \Omega}{R_{B}-60 \Omega}$

For more details on failsafe biasing, see TB509.

### 7.2 Transient Protection

Although the RAA78815x transceivers have on-chip transient protection circuitry against bursts of Electrical Fast Transients (EFT) and Electrostatic Discharge (ESD), they are vulnerable to surge transients. Surge transients can be caused by lightning strikes or the switching of power systems including load changes and short circuits. Their energy content is up to 8 million times higher than that of ESD transients and therefore, requires the addition of external transient protection.

Because standard RS-485 transceivers have asymmetric stand-off voltages of -9 V and +14 V , external protection requires a bidirectional Transient Voltage Suppressor (TVS) with asymmetric breakdown voltages. The only device satisfying this requirement is the 400W TVS, SM712.

The SM712 operates across the asymmetrical common-mode voltage range from -7 V to +12 V . The device protects transceivers against ESD, EFT, and surge transients up to the following levels:

- IEC61000-4-2 (ESD) +15kV (air), +8kV (contact)
- IEC61000-4-4 (EFT) 40A (5/50ns)
- IEC61000-4-5 (Lightning) 12A (8/20 1 s)

Because the transceiver on-chip protection and the SM712 have a similar switching characteristics, series resistors $\left(R_{S}\right)$ are used to prevent the two protection schemes from interacting with one another.

These resistors can be carbon composite or pulse-proof thick-film resistors which should be inserted between the TVS and the transceiver bus terminals to limit the bus currents into the transceiver during a surge event. Their value should be equal to or less than $20 \Omega$ to minimize the attenuation of the bus voltage during normal operation. Figure 39 shows the schematic of a 1 kV surge protection example for the RAA788152 and its bill of materials.


| Name | Function | Order No. | Vendor |
| :---: | :---: | :---: | :---: |
| XCVR | 5V, 115kbps <br> transceiver | RAA788152 | Renesas |
| TVS | $400 \mathrm{~W}(8,20 \mu \mathrm{~s})$, <br> bidirectional TVS | SM712.TCT | Semtech |
| RS | 10ת, 0.2W, pulse- <br> proof thick-film <br> resistor | CRCW0603- <br> HP e3 series | Vishay |

Figure 39. IEC61000-4-5 Level 2 (1kV) Surge Protection and Associated Bill of Materials
For more information on transient protection, see AN1976, AN1977, AN1978, and AN1979 at the Renesas website.

### 7.3 Layout Guidelines

Because ESD and EFT transients have a wide frequency bandwidth from approximately 3 MHz to 3 GHz , high-frequency layout techniques must be applied during PCB design.

1. For your PCB design to be successful, start with the design of the protection circuit in mind.
2. Place the protection circuitry close to the bus connector to prevent noise transients from penetrating your board.
3. Use VCC and ground planes to provide low-inductance. High-frequency currents follow the path of least inductance and not the path of least impedance.
4. Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device.
5. Apply 100 nF to 220 nF bypass capacitors as close as possible to the VCC pins of the transceiver, UART, and controller ICs on the board.
6. Use at least two vias for VCC and ground connections of bypass capacitors and protection devices to minimize the effective via-inductance.
7. Use $1 \mathrm{k} \Omega$ to $10 \mathrm{k} \Omega$ pull-up/down resistors for the transceiver enable lines to limit noise currents into these lines during transient events.
8. Insert pulse-proof resistors into the $A$ and $B$ bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus terminals. These resistors limit the residual clamping current into the transceiver and prevent it from latching up.

### 7.3.1 Layout Example



Figure 40. RAA788152 Layout Example

## 8. Package Outline Drawings

For the most recent package outline drawing, see M8.15.
M8.15
8 Lead Narrow Body Small Outline Plastic Package
Rev 7, 9/2023


For the most recent package outline drawing, see M8.118.
M8. 118
8 Lead Mini Small Outline Plastic Package
Rev 5, 5/2021


TOP VIEW


SIDE VIEW 1


TYPICAL RECOMMENDED LAND PATTERN

NOTES:

1. Dimensions are in millimeters.
2. Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSEY14.5m-1994.
3. Plastic or metal protrusions of 0.15 mm max per side are not included.
4. Plastic interlead protrusions of 0.15 mm max per side are not included.
5. Dimensions are measured at Datum Plane " H ".
6. Dimensions in () are for reference only.

For the most recent package outline drawing, see M10.118.
M10.118
10 Lead Mini Small Outline Plastic Package
Rev 2, 5/2021


TOP VIEW


SIDE VIEW 1


TYPICAL RECOMMENDED LAND PATTERN

NOTES:

1. Dimensions are in millimeters.
2. Dimensioning and tolerancing conform to JEDEC MO-187-BA and AMSEY14.5m-1994.
3. Plastic or metal protrusions of 0.15 mm max per side are not included.
4. Plastic interlead protrusions of 0.15 mm max per side are not included.
5. Dimensions are measured at Datum Plane " H ".
6. Dimensions in () are for reference only.

For the most recent package outline drawing, see M14.15.
M14.15
14 Lead Narrow Body Small Outline Plastic Package
Rev 2, 6/20




NOTES:

1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSEY14.5m-1994.
3. Datums A and B to be determined at Datum H.
4. Dimension does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side.
5. The pin \#1 indentifier may be either a mold or mark feature.
6. Does not include dambar protrusion. Allowable dambar protrusion shall be 0.10 mm total in excess of lead width at maximum condition.
7. Reference to JEDEC MS-012-AB.

## 9. Ordering Information

| Part Number ${ }^{[1][2]}$ | Part Marking | Package Description (RoHS Compliant) | Pkg. Dwg. \# | Carrier Type (Units) ${ }^{[3]}$ | Temp. Range |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RAA7881502GSP\#AB0 | $\begin{aligned} & \text { RAA788 } \\ & \text { 1502GSP } \end{aligned}$ | 14 Ld SOIC | M14.15 | Tube | -40 to $+85^{\circ} \mathrm{C}$ |
| RAA7881502GSP\#HB0 |  |  |  | Reel, 2.5k |  |
| RAA7881502GSU\#AB0 | 81502 | 10 Ld MSOP | M10.118 | Tube |  |
| RAA7881502GSU\#HB0 |  |  |  | Reel, 2.5k |  |
| RAA7881522GSP\#AB0 | 7881522 | 8 Ld SOIC | M8. 15 | Tube |  |
| RAA7881522GSP\#HB0 |  |  |  | Reel, 2.5k |  |
| RAA7881522GSU\#AB0 | 81522 | 8 Ld MSOP | M8. 118 | Tube |  |
| RAA7881522GSU\#HB0 |  |  |  | Reel, 2.5k |  |
| RAA7881532GSP\#AB0 | $\begin{aligned} & \text { RAA788 } \\ & \text { 1532GSP } \end{aligned}$ | 14 Ld SOIC | M14.15 | Tube |  |
| RAA7881532GSP\#HB0 |  |  |  | Reel, 2.5k |  |
| RAA7881532GSU\#AB0 | 81532 | 10 Ld MSOP | M10.118 | Tube |  |
| RAA7881532GSU\#HB0 |  |  |  | Reel, 2.5k |  |
| RAA7881552GSP\#AB0 | 7881552 | 8 Ld SOIC | M8.15 | Tube |  |
| RAA7881552GSP\#HB0 |  |  |  | Reel, 2.5k |  |
| RAA7881552GSU\#AB0 | 81552 | 8 Ld MSOP | M8. 118 | Tube |  |
| RAA7881552GSU\#HB0 |  |  |  | Reel, 2.5k |  |
| RAA7881562GSP\#AB0 | $\begin{aligned} & \text { RAA788 } \\ & \text { 1562GSP } \end{aligned}$ | 14 Ld SOIC | M14.15 | Tube |  |
| RAA7881562GSP\#HB0 |  |  |  | Reel, 2.5k |  |
| RAA7881562GSU\#AB0 | 81562 | 10 Ld MSOP | M10.118 | Tube |  |
| RAA7881562GSU\#HB0 |  |  |  | Reel, 2.5k |  |
| RAA7881582GSP\#AB0 | 7881582 | 8 Ld SOIC | M8. 15 | Tube |  |
| RAA7881582GSP\#HB0 |  |  |  | Reel, 2.5k |  |
| RAA7881582GSU\#AB0 | 81582 | 8 Ld MSOP | M8. 118 | Tube |  |
| RAA7881582GSU\#HB0 |  |  |  | Reel, 2.5k |  |

1. These Pb -free plastic packaged products employ special Pb -free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
2. For Moisture Sensitivity Level (MSL), see the Product Options on the RAA788150, RAA788152, RAA788153, RAA788155, RAA788156, and RAA788158 product pages (click the packaging icon). For more information about MSL, see TB363.
3. See TB347 for details about reel specifications.

Table 5. Key Differences of Device Features

| Part Number | Duplex | Data Rate (Mbps) | Rise/Fall Time (ns) | Bus EFT (kV) | Bus ESD (kV) | Pin Count |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RAA788150 | Full | 0.115 | 1100 | $\pm 5$ | $\pm 10$ | 10,14 |
| RAA788152 | Half | 0.115 | 1100 | $\pm 5$ | $\pm 16$ | 8 |
| RAA788153 | Full | 1 | 150 | $\pm 5$ | $\pm 10$ | 10,14 |
| RAA788155 | Half | 1 | 150 | $\pm 5$ | $\pm 16$ | 8 |
| RAA788156 | Full | 20 | 8 | $\pm 5$ | $\pm 10$ | 10,14 |
| RAA788158 | Half | 20 | 8 | $\pm 5$ | $\pm 16$ | 8 |

## 10. Revision History

| Revision | Date | Description |
| :---: | :---: | :--- |
| 1.03 | Oct 2, 2023 | Updated M8.15 POD to the latest revision (corrected typo). |
| 1.02 | Aug 19, 2021 | Updated Figure 34. <br> Updated Ordering Information table. |
| 1.01 | Aug 5, 2021 | Updated Figures 16, 18, and 20. <br> Updated Note 2 in the ordering information table. |
| 1.00 | Jun 15, 2021 | Initial release. |

