# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300H Super Low Power Series

Using the Auto-reload Timer Function of Timer C to Set an Interrupt Period

#### Introduction

Using the Timer C auto-reload timer function, this function sets the interval of Timer C interrupts (in this example, the interval is 1.024 ms). This function inverts the output on a pin on every cycle of 250 interrupts generated by Timer C.

### **Target Device**

H8/38099

### **Contents**

| 1. | Specifications                | 2  |
|----|-------------------------------|----|
| 2. | Description of Functions Used | 2  |
| 3. | Principle of Operation        | 5  |
| 4. | Description of Software       | 6  |
| 5. | Flowcharts                    | 12 |
| 6. | Link Address Specifications   | 13 |



### 1. Specifications

- 1. Using the Timer C auto-reload timer function, this function generates a Timer C interrupt every 1.024 ms.
- 2. The number of Timer C interrupts is counted as part of Timer C interrupt handling, and the P92 output is inverted every time 250 have been counted.
- 3. The interval for the inversion of P92 is 256 ms.
- 4. Timer counter C (TCC) is set to down-counter.

## 2. Description of Functions Used

## 2.1 Block Diagram of Timer C

Figure 1 shows the block diagram of the Timer C auto-reload function.



Figure 1 Timer C Function Block Diagram

#### 2.2 Functions Used

### 2.2.1 Description of Functions

In this sample task, a Timer C interrupt is generated every 1.024 ms using the Timer C auto-reload function. Details of the bits of the individual registers will be explained in section 4.3, "Internal Registers".

- The system clock (φ)
  - The system clock  $(\phi)$  is a 10-MHz system clock and is the reference clock for operation of the CPU and its peripheral functions.
- The prescaler S (PSS)

The prescaler S (PSS) is a 17-bit counter using  $\phi$  as input and counts up every cycle.

• Timer Mode Register C (TMC)

Timer Mode Register C (TMC) is an 8-bit read/write register used to select the auto-reload function, control selection of counting up or down of Timer Counter C (TCC), and select input clock. That is, it determines whether selection of counting up or down by TCC is controlled by hardware (through the signal level on the UD pin), or if not, whether TCC functions as an up-counter or a down-counter. On a reset, TMC is initialized to H'10.

Timer Counter C (TCC)

Timer Counter C (TCC) is an 8-bit read-only up/down counter, which is incremented or decremented by internal clock/external event input. The input clock can be selected from a total of ten clocks, six of which are derived from the system clock divided by 8192, 2048, 512, 64, 16 and 4, three of which are derived from the subclock divided by 1024, 256 and 4, and one of which is the external clock. In this sample task, TCC is set to down-counter, and the system clock/64 is selected as the input clock of TCC.

• Timer Load Register C (TLC)

Timer Load Register C (TLC) is an 8-bit write-only register and sets reload value for TCC. When a reload value is set in TLC, the same value is loaded into timer counter C as well, and TCC starts counting up/down from that value. When TCC overflows or underflows during operation in auto-reload mode, the TLC value is loaded into TCC. Accordingly, overflow/underflow period can be set within the range of 1 to 256 input clocks. The same address is allocated to TLC as to TCC. Upon reset, TCC is initialized to H'00. In this sample task, TLC is set at H'A0 so that TCC underflows every 1.024 ms.

• Timer C Interrupt Request Flag (IRRTC)

Timer C Interrupt Request Flag (IRRTC) is set to 1 when TCC underflows. If, on the provision that IRRTC has been set to 1, Timer C Interrupt Enable (IENTC) of the Interrupt Enable Register 2 (IENR2) is set to 1, and the I bit of the Condition Code register (CCR) is cleared to 0, the Timer C interrupt sequence will start on reception of the Timer C interrupt.

### 2.2.2 Description of the Method of an Interrupt Period Setting by the Timer C Auto-Reload Function

The method for setting an interrupt period by the Timer C auto-reload function is described below. The interrupt period for the Timer C auto-reload function is set by the following formula.

Timer C interrupt period (s) = (TCC input clock period (s))  $\times$  reload value

The Timer C interrupt period is set by setting the TCC input clock period to TMC and placing the setting for reloading in TLC.

#### 2.2.3 Inversion of the P92 Output Pin

The method of inversion of the P92 output pin is described below.

- In the user RAM area, set up cnt to count the number of Timer C interrupts and CTEDF as a flag to indicate when the number of Timer C interrupts has reached 250.
- Increment cnt in the Timer C interrupt handler; when the value of cnt reaches 250, set CTEDF to 1.
- In the main routine, when CTEDF is 1, set CTEDF to 0, clear cnt, and invert the P92 output.
- Repeat the above process every time the number of Timer C interrupts reaches 250.

## 2.2.4 Watchdog Timer Function

H8/38099 incorporates a watchdog timer (WDT) that is turned on by default after a reset. The WDT is an 8-bit timer that can generate an internal reset signal when the timer counter overflows because a system crash has prevented the CPU from writing to it. In this sample task, the WDT function is not used, so it is turned off.

Timer Control/Status Register WD1 (TCSRWD1)
 Timer Control/Status Register WD1 (TCSRWD1) performs TCSRWD1 and TCWD write control. TCSRWD1 also controls the watchdog timer operation and indicates the operating state. TCSRWD1 must be rewritten by using the MOV instruction. Bit-manipulation instructions cannot be used to change the setting.

## 2.3 Assignment of Functions

Table 1 lists the assignment of functions applicable to this sample task. The functions are assigned as indicated in table 1, and the interrupt period is set by the Timer C auto-reload function.

Table 1 Assignment of Functions

| Function | Assignment of Functions                                                                                            |
|----------|--------------------------------------------------------------------------------------------------------------------|
| PSS      | This is a 17-bit up-counter using the system clock as input                                                        |
| TCC      | This is an 8-bit counter using a clock obtained by dividing the system clock by 64 as input                        |
| TMC      | This is a register for selecting the auto-reload function and input clock, and performing up/down-counter control. |
| TLC      | This sets TCC reload value.                                                                                        |
| IRRTC    | This reflects the presence/absence of a Timer C interrupt request.                                                 |
| IENTC    | This enables a Timer C interrupt request.                                                                          |
| PCR9     | This sets P92 as an output pin.                                                                                    |
| PDR9     | This holds the data for output on pin P92.                                                                         |
| P92      | Output pin                                                                                                         |
| TCRWD1   | This stops the watchdog timer.                                                                                     |
| ,        |                                                                                                                    |



### 3. Principle of Operation

Figure 2 illustrates the principle of operation. As shown in figure 2, setting of the interrupt period by the Timer C autoreload function is facilitated by both hardware and software operations.



Figure 2 Principle of Operation for Interrupt Period Setting by the Timer C Auto-reload Function

## 4. Description of Software

### 4.1 Modules

The modules applicable to this sample task are listed in table 2.

Table 2 Description of Modules

| Module Name  | Label Name | Function                                                                                                                        |
|--------------|------------|---------------------------------------------------------------------------------------------------------------------------------|
| Main Routine | main       | The main routine sets the auto-reload function, P92 pin, and user RAM locations, enables interrupts, and turns LEDs on and off. |
| Count up     | tcint      | The Timer C interrupt handler increments cnt. When the value of cnt is H'FA, CTEDF is set to 1.                                 |

## 4.2 Arguments

No arguments are used in this sample task.

Address: H'FFFFB4

Using the Auto-reload Timer Function of Timer C to Set an Interrupt Period

## 4.3 Internal Registers

• Timer Mode Register C (TMC)

Setting

Bit

The following tables list the internal registers used in this sample task.

| Bit | Name | Value | R/W | Description                                                                                                                                                                                    |
|-----|------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TMC7 | 1     | R/W | Auto-Reload Function Select                                                                                                                                                                    |
|     |      |       |     | Selects whether timer C is used as an interval timer or auto-reload timer.                                                                                                                     |
|     |      |       |     | 0: Interval timer function.                                                                                                                                                                    |
|     |      |       |     | 1: Auto-reload function.                                                                                                                                                                       |
| 6   | TMC6 | 0     | R/W | Counter Up/Down Control                                                                                                                                                                        |
| 5   | TMC5 | 1     | R/W | Selects whether selection of counting up or down by TCC is controlled by hardware (through the signal level on the UD pin) or, if not, whether TCC functions as an up-counter or down-counter. |
|     |      |       |     | 00: TCC is an up-counter.                                                                                                                                                                      |
|     |      |       |     | 01: TCC is a down-counter.                                                                                                                                                                     |
|     |      |       |     | 1x: Hardware control through the signal level on the UD pin.                                                                                                                                   |

UD pin input high: Down-counter. UD pin input low: Up-counter.

| 4 |      | 1 |     | Reserved                                                            |
|---|------|---|-----|---------------------------------------------------------------------|
|   |      |   |     | This bit is always read as 1 and cannot be modified.                |
| 3 | TMC3 | 1 | R/W | Clock Select                                                        |
| 2 | TMC2 | 0 | R/W | TMC3 to TMC0 select the clock input for TCC. For the counting of    |
| 1 | TMC1 | 1 | R/W | external events, either the rising or falling edge can be selected. |
| 0 | TMC0 | 1 | R/W | x000: Internal clock counting on φ/8192                             |
|   |      |   |     | x001: Internal clock counting on φ/2048                             |
|   |      |   |     | x010: Internal clock counting on φ/512                              |
|   |      |   |     | x011: Internal clock counting on φ/64                               |
|   |      |   |     | x100: Internal clock counting on φ/16                               |
|   |      |   |     | 0101: Internal clock counting on φ/4                                |
|   |      |   |     | 0110: Internal clock counting on φ <sub>W</sub> /1024               |
|   |      |   |     | 1101: Internal clock counting on φ <sub>W</sub> /256                |
|   |      |   |     | 1110: Internal clock counting on φ <sub>W</sub> /4                  |
|   |      |   |     | 0111: Counting falling edges of external events (TMIC)*             |
|   |      |   |     | 1111: Counting rising edges of external events (TMIC)*              |

## Legend:

x: Don't care

Note: \* The TMIC bit in the port mode register E (PMRE) must be set to 1 before the TMC3 to TMC0 bits are set to B'x111.

## H8/300H Super Low Power Series

| • Timer Counter C (TCC) |      |         |     | Address: H'FFFFB5                                                       |
|-------------------------|------|---------|-----|-------------------------------------------------------------------------|
|                         | Bit  | Setting |     |                                                                         |
| Bit                     | Name | Value   | R/W | Description                                                             |
| 7                       | TCC7 | _       | R   | TCC is an 8-bit read-only up/down-counter, which is incremented or      |
| 6                       | TCC6 | _       | R   | decremented by internal clock or external event input. The clock source |
| 5                       | TCC5 | _       | R   | for input to this counter is selected by bits TMC3 to TMC0 in the timer |
| 4                       | TCC4 | _       | R   | mode register C (TMC). TCC values can be read by the CPU at any         |
| 3                       | TCC3 |         | R   | time.                                                                   |
| 2                       | TCC2 |         | R   | When TCC overflows from H'FF to H'00 or to the value set in TLC, or     |
| 1                       | TCC1 | _       | R   | underflows from H'00 to H'FF or to the value set in TLC, the IRRTC bit  |
| 0                       | TCC0 | _       | R   | in IRR2 is set to 1.                                                    |
|                         |      |         |     | TCC is allocated to the same address as TLC.                            |
|                         |      |         |     | Upon reset, TCC is initialized to H'00.                                 |

• Timer Load Register C (TLC) Address: H'FFFFB5

|     | Bit  | Setting |     |                                                                           |
|-----|------|---------|-----|---------------------------------------------------------------------------|
| Bit | Name | Value   | R/W | Description                                                               |
| 7   | TLC7 | 1       | W   | TLC is an 8-bit write-only register for setting the reload value of timer |
| 6   | TLC6 | 0       | W   | counter C (TCC).                                                          |
| 5   | TLC5 | 1       | W   | When a reload value is set in TLC, the same value is loaded into timer    |
| 4   | TLC4 | 0       | W   | counter C as well, and TCC starts counting up/down from that value.       |
| 3   | TLC3 | 0       | W   | When TCC overflows or underflows during operation in auto-reload          |
| 2   | TLC2 | 0       | W   | mode, the TLC value is loaded into TCC.                                   |
| 1   | TLC1 | 0       | W   | Accordingly, overflow/underflow period can be set within the range of     |
| 0   | TLC0 | 0       | W   | 1 to 256 input clocks.                                                    |
|     |      |         |     | The same address is allocated to TLC as to TCC.                           |
|     |      |         |     | Upon reset, TLC is initialized to H'00.                                   |

• Interrupt Enable Register 2 (IENR2) Address: H'FFFFF4

| Dia | Bit   | Set<br>Value | R/W   | Description                                                         |
|-----|-------|--------------|-------|---------------------------------------------------------------------|
| Bit | Name  | value        | FK/VV | Description                                                         |
| 1   | IENTC | 1            | R/W   | Timer C Interrupt Request Enable                                    |
|     |       |              |       | The timer C interrupt request is enabled when this bit is set to 1. |

• Interrupt Request Register 2 (IRR2) Address: H'FFFFF7

|     | Bit   | Setting |     |                                                               |
|-----|-------|---------|-----|---------------------------------------------------------------|
| Bit | Name  | Value   | R/W | Description                                                   |
| 1   | IRRTC | 1       | R/W | Timer C Interrupt Request Flag                                |
|     |       |         |     | [Setting condition]                                           |
|     |       |         |     | <ul> <li>The timer C overflow or underflow occurs.</li> </ul> |
|     |       |         |     | [Clearing condition]                                          |
|     |       |         |     | Writing of 0 to this bit                                      |

## H8/300H Super Low Power Series

Using the Auto-reload Timer Function of Timer C to Set an Interrupt Period

| <ul> <li>Po</li> </ul> | rt Control I | Register 9 (1 | PCR9) | Address: H'FFFFEC                                                                                                                                                                                                                                                                     |  |  |
|------------------------|--------------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                        | Bit          | Setting       |       |                                                                                                                                                                                                                                                                                       |  |  |
| Bit                    | Name         | Value         | R/W   | Description                                                                                                                                                                                                                                                                           |  |  |
| 2                      | PCR92        | 1             | W     | Setting PCR9 to 1 makes the corresponding pin an output pin, while clearing the bit to 0 makes the pin an input pin. The settings in PCR9 and PDR9 are valid when the corresponding pin is designated as a general I/O pin. PCR9 is a write-only register. PCR92 is always read as 1. |  |  |

| • | Port Data Register 9 ( | PDR9) | Address: | H'FFFFDC |
|---|------------------------|-------|----------|----------|
|---|------------------------|-------|----------|----------|

| Bit | Bit<br>Name | Setting<br>Value | R/W | Description                                                                                                                                                                              |
|-----|-------------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | P92         | 0/1*             | R/W | When port 9 is read while PCR9 is set to 1, the value stored in PDR9 is read, regardless of the actual pin state. When port 9 is read while PCR9 is cleared to 0, the pin state is read. |

Note: \* This bit is toggled every second by the timer C interrupt handling routine.

| Timer Control/Status Register WD1     Setting |          |       | ter WD | 1 (TCSRWD1) Address: H'FFF03B                                                                                                                                                                                                                                                                                                                               |  |
|-----------------------------------------------|----------|-------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                           | Bit Name | Value | R/W    | Description                                                                                                                                                                                                                                                                                                                                                 |  |
| 7                                             | B6WI     | 1     | R/W    | Bit 6 Write Inhibit The TCWE bit can be written only when the write value of the B6WI bit is 0. This bit is always read as 1.                                                                                                                                                                                                                               |  |
| 6                                             | TCWE     | 0     | R/W    | Timer Counter WD Write Enable TCWD can be written when the TCWE bit is set to 1. When writing data to this bit, the write value for bit 7 must be 0.                                                                                                                                                                                                        |  |
| 5                                             | B4WI     | *     | R/W    | Bit 4 Write Inhibit The TCSRWE bit can be written only when the write value of the B4WI bit is 0. This bit is always read as 1.                                                                                                                                                                                                                             |  |
| 4                                             | TCSRWE   | *     | R/W    | Timer Control/Status Register WD Write Enable The WDON and WRST bits can be written when the TCSRWE bit is set to 1. When writing data to this bit, the write value for bit 5 must be 0.                                                                                                                                                                    |  |
| 3                                             | B2WI     | *     | R/W    | Bit 2 Write Inhibit  The WDON bit can be written only when the write value of the B2WI bit is 0. This bit is always read as 1.                                                                                                                                                                                                                              |  |
| 2                                             | WDON     | *     | R/W    | Watchdog Timer On    TCWD starts counting up when this bit is set to 1 and halts when the WDON bit is cleared to 0. [Setting condition]    A reset is made    When 1 is written to the WDON bit and 0 to the B2WI bit while the TCSRWE bit is 1. [Clearing condition]    When 0 is written to the WDON bit and 0 to the B2WI bit while the TCSRWE bit is 1. |  |
| 1                                             | B0WI     | 1     | R/W    | Bit 0 Write Inhibit The WRST bit can be written only when the write value of the B0WI bit is 0. This bit is always read as 1.                                                                                                                                                                                                                               |  |
| 0                                             | WRST     | 0     | R/W    | Watchdog Timer Reset [Setting condition]  • When TCWD overflows and an internal reset signal is generated [Clearing conditions]  • Reset by RES pin  • When 0 is written to the WRST bit and 0 to the B0WI bit while the TCSRWE bit is 1                                                                                                                    |  |

Note: \* These bits are manipulated so as to stop the watchdog timer. See the flowchart for the main routine.

## 4.4 RAM Usage

Table 3 lists and describes the RAM usage in this sample task.

## Table 3 RAM Usage

| Type          | <b>Label Name</b> | Description                                                            | Used in     |
|---------------|-------------------|------------------------------------------------------------------------|-------------|
| unsigned char | cnt               | Counts how many times Timer C interrupts are processed.                | main        |
| unsigned char | CTEDF             | Flag used to indicate whether or not the value of cnt has reached H'FA | main, tcint |
|               |                   | When cnt $<$ H'FA: CTEDF $=$ H'00.                                     |             |
|               |                   | When $cnt = H'FA$ : $CTEDF = H'01$ .                                   |             |



#### 5. Flowcharts

#### 5.1 Function main





### 5.2 Function tcint



## 6. Link Address Specifications

| Section Name | Address  |
|--------------|----------|
| CV1          | H'000000 |
| CV2          | H'0000D4 |
| Р            | H'000800 |
| В            | H'FFF380 |



## **Website and Support**

Renesas Technology Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

## **Revision Record**

|      |           | Description |                      |  |  |  |
|------|-----------|-------------|----------------------|--|--|--|
| Rev. | Date      | Page        | Summary              |  |  |  |
| 1.00 | Mar.15.07 | _           | First edition issued |  |  |  |
|      |           |             |                      |  |  |  |
|      |           |             |                      |  |  |  |
|      |           |             |                      |  |  |  |
|      |           |             |                      |  |  |  |



#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life
  - Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.
- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2007. Renesas Technology Corp., All rights reserved.