# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# **H8SX Family**

# Sleep Interrupt

### Introduction

A SLEEP instruction is used to place the CPU in a low-power-consumption state. Generation of a sleep interrupt will take the CPU out of the low-power-consumption state, unless an interrupt from a releasing source was generated immediately before the SLEEP instruction, in which case release from the low-power-consumption state is by a reset or the next interrupt.

A new sleep interrupt function has been added to this LSI. In the example given in this application note, this function releases the LSI from the low-power-consumption state independently of the timing of interrupts from releasing sources.

# **Target Device**

H8SX/1653F

#### **Contents**

| 1. | Specification                 | 2 |
|----|-------------------------------|---|
| 2. | Applicable Conditions         | 2 |
| 3. | Description of Functions Used | 3 |
| 4. | Principle of Operation        | 4 |
| 5. | Description of Software       | 7 |



# 1. Specification

A SLEEP instruction is used to place the CPU in a low-power-consumption state. Generation of a sleep interrupt will take the CPU out of the low-power-consumption state, unless an interrupt from a releasing source was generated immediately before the SLEEP instruction, in which case release from the low-power-consumption state is by a reset or the next interrupt.

A new sleep interrupt function has been added to this LSI. In the example given in this application note, this function releases the LSI from the low-power-consumption state independently of the timing of interrupts from releasing sources.

- 1. For the program execution state in this sample task, the software generates pulses on the PF4 pin.
- 2. After a certain period of program execution, a SLEEP instruction is executed to place the CPU in the low-power-consumption mode.
- 3. Release from the low-power-consumption mode is triggered by an IRQ0 interrupt.
- 4. When the IRQ0 interrupt is generated immediately before execution of the SLEEP instruction, the interrupt handling routine makes settings for the sleep interrupt.
- 5. When the SLEEP instruction is executed under the condition described in (4), a sleep interrupt is generated. The handler for the sleep interrupt generates a single-shot pulse on the PF3 pin. Also, to confirm that the CPU has not been placed in the sleep mode even though the SLEEP instruction has been executed, pulses continue to be generated on the PF4 pin.



Figure 1 Connection Diagram for Confirmation of Sleep Interrupt Operation

### 2. Applicable Conditions

#### **Table 1 Applicable Condition**

| Item                | Details                              |
|---------------------|--------------------------------------|
| Operating frequency | Input clock: 16 MHz                  |
|                     | System clock (Iφ): 32 MHz            |
|                     | Peripheral module clock (Pφ): 32 MHz |
|                     | External bus clock (Βφ): 32 MHz      |
| Operating mode      | Mode 6 (MD2 = 1, MD1 = 1, MD0 = 0)   |



# 3. Description of Functions Used

A sleep interrupt is generated by executing a SLEEP instruction. The sleep interrupt is nonmaskable, and is always accepted regardless of the interrupt control mode or the settings of the CPU interrupt mask bits. The SLPIE bit in SBYCR selects whether the sleep interrupt function is enabled or not.

[Caution] The sleep interrupt function is only available on an actual device. It does not function with a full emulator such as the E6000H.

Figure 2 shows transitions to the low-power-consumption states, states of the CPU and peripheral modules, and the method of release from each mode. After a reset, modules other than the DTC and DMAC are halted in normal program operation.



Notes: From any state, a transition to hardware standby mode is triggered by driving STBY low.

From any state other than hardware standby mode, a transition to the reset state is triggered by driving RES low.

- \*1 NMI, IRQ0 to IRQ11, 8-bit timer interrupts, and watchdog timer interrupts.

  A pair of 8-bit timers is enabled if the corresponding bit of MSPCRA9 or MSTPCRA8 is cleared to 0.
- \*2 NMI and IRQ0 to IRQ11. Note that IRQ is valid only when the corresponding bit in SSIER is set to 1.

Figure 2 Mode Transitions



### 4. Principle of Operation

This section describes the relation between low-power-consumption states and interrupt handling.

# 4.1 SLEEP Instruction Operation 1

Figure 3 shows an example of operation when an interrupt from a releasing source is generated after execution of a SLEEP instruction. When the SLPIE bit in the SBYCR register is set to 0, the sleep interrupt function is disabled. When the SLEEP instruction is executed while the SLPIE bit is cleared to 0, the CPU makes the transition to a low-power-consumption state. Then, when an interrupt is generated by a releasing source, the CPU is taken out of the low-power-consumption state and starts exception handling.



Figure 3 Generation of an Interrupt from a Releasing Source after SLEEP Instruction Execution



# 4.2 SLEEP Instruction Operation 2 (Sleep Interrupt Disabled)

Figure 4 shows an example of operation when an interrupt from a releasing source is generated (and disables the sleep interrupt) immediately before the SLEEP instruction. When the releasing-source interrupt is generated immediately before the SLEEP instruction while the SLPIE bit is clear (0), exception handling for the interrupt starts. On return from the interrupt handling routine, the SLEEP instruction is executed and the CPU makes the transition to the low-power-consumption state. In such a case, release from the low-power-consumption state will not proceed until the next interrupt from a releasing source.



Figure 4 Generation of an Interrupt from a Releasing Source (Disabling the Sleep Interrupt)
Immediately before SLEEP Instruction Execution



# 4.3 SLEEP Instruction Operation 3 (Sleep Interrupt Enabled)

Figure 5 shows an example of operation when an interrupt from a releasing source is generated (and enables the sleep interrupt) immediately before a SLEEP instruction. When the SLPIE bit is set to 1 to enable the sleep interrupt function in the handling routine of the interrupt from a releasing source, the operation of the system is as shown in figure 5. Even if the interrupt from a releasing source is generated immediately before the SLEEP instruction, the SLEEP instruction is executed and a sleep interrupt is generated. Therefore, the CPU promptly makes the transition to the execution state after exception handling, i.e. it is not placed in a low-power-consumption state.

When the SLPIE bit is set to 1 to enable the sleep interrupt function, clear the SSBY bin in the SBYCR register to 0.



Figure 5 Generation of an Interrupt from a Releasing Source (Enabling the Sleep Interrupt)
Immediately before SLEEP Instruction Execution



# 5. Description of Software

# 5.1 Operating Environment

# **Table 2 Operating Environment**

| Item             | Details                                                               |
|------------------|-----------------------------------------------------------------------|
| Development tool | High-performance Embedded Workshop Ver.4.00.03                        |
| C/C++ compiler   | H8S, H8/300 Series C/C++ Compiler Ver.6.01.02                         |
|                  | (manufactured by Renesas Technology)                                  |
| H8SX compiler    | -cpu = h8sxa:24:md, -code = machinecode, -optimize = 1, -regparam = 3 |
| options          | -speed = (register, shift, struct, expression)                        |

# Table 3 Setting of Sections

| Address  | Section | Description  |  |
|----------|---------|--------------|--|
| H'001000 | Р       | Program area |  |

# Table 4 Interrupt and Exception Handling Vector Table

| Exception         | Vector | Address of         |                            |
|-------------------|--------|--------------------|----------------------------|
| Handling Source   | Number | Vector Table Entry | Exception Handling Routine |
| Reset             | 0      | H'000000           | init                       |
| SLEEP instruction | 18     | H'000048           | sleep_int                  |
| IRQ0              | 64     | H'000100           | irq0_int                   |

### 5.2 List of Functions

### Table 5 List of Functions

| <b>Function Name</b> | Functions                                                                                                                 |
|----------------------|---------------------------------------------------------------------------------------------------------------------------|
| init                 | Initialization routine                                                                                                    |
|                      | Sets the CCR and configures the clocks, releases the required modules from module stop mode, and calls the main function. |
| main                 | Main routine                                                                                                              |
|                      | Switches the port pin used to confirm sleep operation on and off. Handles execution of                                    |
|                      | the SLEEP instruction.                                                                                                    |
| sleep_int            | Sleep interrupt handler                                                                                                   |
|                      | Software generation of a single -shot pulse on the PD3 pin, confirming the generation of                                  |
|                      | a sleep interrupt                                                                                                         |
| irq0_int             | IRQ0 interrupt handling                                                                                                   |
|                      | Enables the generation of a sleep interrupt by the SLEEP instruction.                                                     |

# 5.3 RAM Usage

In this sample task, the only RAM used is the stack area.



# 5.4 Description of Functions

### 5.4.1 init Function

#### 1. Functional overview

Initialization routine which releases the required modules from module stop mode, makes clock settings, and calls the main function.

2. Argument

None

3. Return value

None

#### 4. Description of internal registers

The internal registers used in this sample task are described below. The settings shown in these tables are the values used in this sample task and differ from the initial values.

• Mode Control Register (MDCR) Number of Bits: 16 Address: H'FFFDC0

| Bit | Bit Name | Setting    | R/W | Description                                                                                                        |
|-----|----------|------------|-----|--------------------------------------------------------------------------------------------------------------------|
| 11  | MDS3     | Undefined* | R   | Mode Select 3 to 0                                                                                                 |
| 10  | MDS2     | Undefined* | R   | These bits indicate the operating mode selected by the                                                             |
| 9   | MDS1     | Undefined* | R   | mode pins (MD2 to MD0) (see table 6). When MDCR is                                                                 |
| 8   | MDS0     | Undefined* | R   | read, the signal levels input on pins MD2 to MD0 are latched into these bits. The latches are released by a reset. |

Note: \* Determined by pins MD3 to MD0.

Table 6 Settings of Bits MDS3 to MDS0

| MCU            | Pins |     |     | MDCR |      |      |      |
|----------------|------|-----|-----|------|------|------|------|
| Operating Mode | MD2  | MD1 | MD0 | MDS3 | MDS2 | MDS1 | MDS0 |
| 2              | 0    | 1   | 0   | 1    | 1    | 0    | 0    |
| 4              | 1    | 0   | 0   | 0    | 0    | 1    | 0    |
| 5              | 1    | 0   | 1   | 0    | 0    | 0    | 1    |
| 6              | 1    | 1   | 0   | 0    | 1    | 0    | 1    |
| 7              | 1    | 1   | 1   | 0    | 1    | 0    | 0    |

• System clock control register (SCKCR) Number of bits: 16 Address: H'FFFDC4

| Bit | Bit Name | Setting | R/W | Description                                                     |
|-----|----------|---------|-----|-----------------------------------------------------------------|
| 10  | ICK2     | 0       | R/W | System Clock (I <sub>0</sub> ) Select                           |
| 9   | ICK1     | 0       | R/W | These bits select the frequency of the system clock signal,     |
| 8   | ICK0     | 1       | R/W | which is provided to the CPU, DMAC, and DTC.                    |
|     |          |         |     | 000: Input clock × 2                                            |
| 6   | PCK2     | 0       | R/W | Peripheral Module Clock (Pφ) Select                             |
| 5   | PCK1     | 0       | R/W | These bits select the frequency of the peripheral module clock. |
| 4   | PCK0     | 1       | R/W | 001: Input clock × 2                                            |
| 2   | BCK2     | 0       | R/W | External Bus Clock (Βφ) Select                                  |
| 1   | BCK1     | 0       | R/W | These bits select the frequency of the external bus clock.      |
| 0   | BCK0     | 1       | R/W | 000: Input clock × 2                                            |



- MSTPCRA, MSTPCRB, and MSTPCRC control module stop mode. Setting a bit to 1 places the corresponding module in module stop mode, while clearing the bit to 0 releases the module from module stop mode.
- Module stop control register A (MSTPCRA) Number of bits: 16 Address: H'FFFDC8

| Bit | Bit Name | Setting | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | ACSE     | 0       | R/W | All-Module-Clock-Stop Mode Enable This bit enables/disables all-module-clock-stop mode for reducing current consumption by stopping the bus controller and I/O port operation when the CPU executes the SLEEP instruction after module stop mode has been set for all of the on-chip peripheral modules controlled by MSTPCR.  0: All-module-clock-stop mode disabled 1: All-module-clock-stop mode enabled |
| 13  | MSTPA13  | 1       | R/W | DMA controller (DMAC)                                                                                                                                                                                                                                                                                                                                                                                       |
| 12  | MSTPA12  | 1       | R/W | Data transfer controller (DTC)                                                                                                                                                                                                                                                                                                                                                                              |
| 9   | MSTPA9   | 1       | R/W | 8-bit timer (TMR_3, TMR_2)                                                                                                                                                                                                                                                                                                                                                                                  |
| 8   | MSTPA8   | 1       | R/W | 8-bit timer (TMR_1, TMR_0)                                                                                                                                                                                                                                                                                                                                                                                  |
| 5   | MSTPA5   | 1       | R/W | D/A converter (channels 1 and 0)                                                                                                                                                                                                                                                                                                                                                                            |
| 3   | MSTPA3   | 1       | R/W | A/D converter (unit 0)                                                                                                                                                                                                                                                                                                                                                                                      |
| 0   | MSTPA0   | 1       | R/W | 16-bit timer pulse unit (TPU channels 5 to 0)                                                                                                                                                                                                                                                                                                                                                               |

Module stop control register B (MSTPCRB)
 Number of bits: 16
 Address: H'FFFDCA

| Bit | Bit Name | Setting | R/W | Description                              |
|-----|----------|---------|-----|------------------------------------------|
| 15  | MSTPB15  | 1       | R/W | Programmable pulse generator (PPG)       |
| 12  | MSTPB12  | 1       | R/W | Serial communication interface_4 (SCI_4) |
| 10  | MSTPB10  | 1       | R/W | Serial communication interface_2 (SCI_2) |
| 9   | MSTPB9   | 1       | R/W | Serial communication interface_1 (SCI_1) |
| 8   | MSTPB8   | 1       | R/W | Serial communication interface_0 (SCI_0) |
| 7   | MSTPB7   | 1       | R/W | I <sup>2</sup> C bus interface_1 (IIC_1) |
| 6   | MSTPB6   | 1       | R/W | I <sup>2</sup> C bus interface_0 (IIC_0) |

• Module stop control register C (MSTPCRC) Number of bits: 16 Address: H'FFFDCC

| Bit | Bit Name | Setting | R/W | Description                                      |
|-----|----------|---------|-----|--------------------------------------------------|
| 15  | MSTPC15  | 1       | R/W | Serial communication interface_5 (SCI_5), (IrDA) |
| 14  | MSTPC14  | 1       | R/W | Serial communication interface_6 (SCI_6)         |
| 13  | MSTPC13  | 1       | R/W | 8-bit timer (TMR_4, TMR_5)                       |
| 12  | MSTPC12  | 1       | R/W | 8-bit timer (TMR_6, TMR_7)                       |
| 11  | MSTPC11  | 1       | R/W | Universal serial bus interface (USB)             |
| 10  | MSTPC10  | 1       | R/W | Cyclic redundancy check module                   |
| 4   | MSTPC4   | 0       | R/W | On-chip RAM_4 (H'FF2000 to H'FF3FFF)             |
| 3   | MSTPC3   | 0       | R/W | On-chip RAM_3 (H'FF4000 to H'FF5FFF)             |
| 2   | MSTPC2   | 0       | R/W | On-chip RAM_2 (H'FF6000 to H'FF7FFF)             |
| 1   | MSTPC1   | 0       | R/W | On-chip RAM_1 (H'FF8000 to H'FF9FFF)             |
| 0   | MSTPC0   | 0       | R/W | On-chip RAM_0 (H'FFA000 to H'FFBFFF)             |







#### 5.4.2 main Function

1. Functional overview

The main routine switches a port pin on and off to confirm sleep operation and handles execution of the SLEEP instruction.

2. Argument

None

3. Return value

None

4. Description of internal registers

The internal registers used in this sample task are described below. The settings shown in these tables are the values used in this sample task and differ from the initial values.

Port 5 input buffer control register (P5ICR)
 Number of bits: 8 Address: H'FFFB94

| Bit   | Bit Name                     | Setting                         | R/W                | Description                                            |
|-------|------------------------------|---------------------------------|--------------------|--------------------------------------------------------|
| 0     | P50ICR                       | 1                               | R/W                | 0: Disables input buffer of pin P50.                   |
|       |                              |                                 |                    | 1: Enables input buffer of pin P50.                    |
|       |                              |                                 |                    |                                                        |
| • Por | t function contr             | ol register C                   | (PFCRC)            | Number of bits: 8 Address: H'FFFBCC                    |
| • Por | t function contr<br>Bit Name | ol register C<br><b>Setting</b> | (PFCRC) <b>R/W</b> | Number of bits: 8 Address: H'FFFBCC <b>Description</b> |
|       |                              | Ü                               | ` '                |                                                        |
| Bit   | Bit Name                     | Ü                               | R/W                | Description                                            |

| • IRQ sense control register L (ISCRL) |          |         | SCRL) | Number of bits: 16 Address: H'FFFD6A                                         |
|----------------------------------------|----------|---------|-------|------------------------------------------------------------------------------|
| Bit                                    | Bit Name | Setting | R/W   | Description                                                                  |
| 1                                      | IRQ0SR   | 0       | R/W   | IRQ0 Sense Control Rise                                                      |
| 0                                      | IRQ0SF   | 1       | R/W   | IRQ0 Sense Control Fall                                                      |
|                                        |          |         |       | 01: Interrupt requests are generated by falling edges of $\overline{IRQ0}$ . |

- DTC vector base register (DTCVBR) Number of bits: 32 Address: H'FFFD80 Function: DTCVBR is a 32-bit register that specifies the base address for vector table address calculation. Setting: H'00002000
- IRQ enable register (IER) Number of bits: 16 Address: H'FFFF34

| Bit | Bit Name | Setting | R/W | Description                         |
|-----|----------|---------|-----|-------------------------------------|
| 0   | IRQ0E    | 1       | R/W | IRQ Enable                          |
|     |          |         |     | 0: Disables IRQ0 interrupt request. |
|     |          |         |     | 1: Enables IRQ0 interrupt request.  |

• IRQ status register (ISR) Number of bits: 16 Address: H'FFFF36

| Bit | Bit Name | Setting | R/W    | Description                               |
|-----|----------|---------|--------|-------------------------------------------|
| 0   | IRQ0F    | 0       | R/(W)* | IRQ0 Status                               |
|     |          |         |        | 0: IRQ0 interrupt is not being generated. |
|     |          |         |        | 1: IRQ0 interrupt is being generated.     |

Note: \* Only 0 can be written here, to clear the flag.



| • Port F data direction register (PFDDR) |                   |              |          | Number of bits: 8 Address: H'FFFB8E                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------------------------------|-------------------|--------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                      | Bit Name          | Setting      | R/W      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7                                        | PF4DDR            | 1            | R/W      | 0: Specifies the PF4 pin as an input pin.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                          |                   |              |          | 1: Specifies the PF4 pin as an output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6                                        | PF3DDR            | 1            | R/W      | 0: Specifies the PF3 pin as an input pin.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                          |                   |              |          | 1: Specifies the PF3 pin as an output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| • Po                                     | rt F data registe | r (DEDD)     | Number o | of bits: 8 Address: H'FFFF5E                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Bit                                      | Bit Name          | Setting      | R/W      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7                                        | PF4DR             | 0            | R/W      | 0: Signal output from the PF4 pin is at low level.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ,                                        | FF4DK             | U            | IX/ V V  | · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6                                        | PF3DR             | 0            | R/W      | <ul><li>1: Signal output from the PF4 pin is at high level.</li><li>0: Signal output from the PF3 pin is at low level.</li></ul>                                                                                                                                                                                                                                                                                                                                              |
| ь                                        | PF3DR             | U            | K/VV     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                          |                   |              |          | 1: Signal output from the PF3 pin is at high level.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| • Sts                                    | andby control re  | oister (SRV) | CR) Ni   | umber of bits: 16 Address: H'FFFDC6                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Bit                                      | Bit Name          | Setting      | R/W      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 15                                       | SSBY              | 0            | R/W      | Software Standby                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 10                                       | 0051              | Ü            | 10,77    | This bit specifies the destination mode for the transition initiated by executing the SLEEP instruction.                                                                                                                                                                                                                                                                                                                                                                      |
|                                          |                   |              |          | 0: Shift to sleep mode after execution of the SLEEP instruction                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                          |                   |              |          | 1: Shift to sleep mode after execution of the SLEEP instruction                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                          | OL DUE            |              | Davi     | Initiation of release from the software standby mode and the transition to normal operation by an external interrupt does not change the value of this bit. To clear the bit, write 0 to it. When the WDT is used as the watchdog timer, the setting of this bit is disabled. In this case, a transition is always made to sleep mode or all-module-clock-stop mode after the SLEEP instruction is executed. When the SLPIE bit is set to 1, this bit should be cleared to 0. |
| 7                                        | SLPIE             | 0            | R/W      | Sleep Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                          |                   |              |          | This bit selects whether a sleep interrupt is or is not generated or not when the SLEEP instruction is executed.                                                                                                                                                                                                                                                                                                                                                              |
|                                          |                   |              |          | 0: A sleep interrupt is not generated when the SLEEP instruction is executed.                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                          |                   |              |          | 1: A sleep interrupt is generated when a SLEEP instruction is executed.                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                          |                   |              |          | Even after handling of a sleep interrupt, this bit remains set to 1. To clear the bit, write 0 to it.                                                                                                                                                                                                                                                                                                                                                                         |







### 5.4.3 sleep\_int Function

#### 1. Functional overview

Handles sleep interrupts and includes the software that generates a single-shot pulse on the PF3 pin to confirm generation of the sleep interrupt.

### 2. Argument

None

### 3. Return value

None

### 4. Description of internal registers

The internal register used in this sample task is described below. The setting shown in the table is the value used in this sample task and differ from the initial value.

• Port F data register (PFDR) Number of bits: 8 Address: H'FFFF5E

| Bit | Bit Name | Setting | R/W | Description                                             |
|-----|----------|---------|-----|---------------------------------------------------------|
| 6   | PF3DR    | 0/1     | R/W | 0: Signal output from the PF3 pin is at the low level.  |
|     |          |         |     | 1: Signal output from the PF3 pin is at the high level. |





### 5.4.4 irq0\_int Function

1. Functional overview

Handles IRQ0 interrupts.

2. Argument

None

3. Return value

None

4. Description of internal registers

The internal register used in this sample task is described below. The settings shown in the table are the values used in this sample task and differ from the initial values.

• Standby control register (SBYCR) Number of bits: 16 Address: H'FFFDC6

| Bit | Bit Name | Setting | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | SSBY     | 0       | R/W | Software Standby  This bit specifies the destination mode for the transition initiated by executing the SLEEP instruction.  0: Shift to sleep mode after execution of the SLEEP instruction  1: Shift to sleep mode after execution of the SLEEP instruction Initiation of release from the software standby mode and the transition to normal operation by an external interrupt does not change the value of this bit. To clear the bit, write 0 to it. When the WDT is used as the watchdog timer, the setting of this bit is disabled. In this case, a transition is always made to sleep mode or all-module-clock-stop mode after the SLEEP instruction is executed. When the SLPIE bit is set to 1, this bit should be cleared to 0. |
| 7   | SLPIE    | 1       | R/W | <ul> <li>Sleep Interrupt Enable</li> <li>This bit selects whether a sleep interrupt is or is not generated or not when the SLEEP instruction is executed.</li> <li>0: A sleep interrupt is not generated when the SLEEP instruction is executed.</li> <li>1: A sleep interrupt is generated when a SLEEP instruction is executed.</li> <li>Even after handling of a sleep interrupt, this bit remains set to 1. To clear the bit, write 0 to it.</li> </ul>                                                                                                                                                                                                                                                                                |





# **Website and Support**

Renesas Technology Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

# **Revision Record**

|      |           | Descript | ion                  |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Jun.18.07 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2007. Renesas Technology Corp., All rights reserved.