# Old Company Name in Catalogs and Other Documents On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding. Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a> April 1<sup>st</sup>, 2010 Renesas Electronics Corporation Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>) Send any inquiries to http://www.renesas.com/inquiry. #### Notice - 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support. - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. # **H8S Family** # Single-Master Mode Communications Using the I<sup>2</sup>C Bus Interface (IIC) ## Introduction This application note describes the usage of the IIC module in single-master mode. # **Target Device** H8S/2638 #### **Contents** | 1. | Specifications | . 2 | |----|---------------------------|-----| | 2. | Applicable Conditions | . 3 | | 3. | Description of Functions | . 3 | | 4. | Description of Operations | 4 | | 5. | Description of Software | . 9 | ## 1. Specifications - Figure 1 shows the connections for communications using I<sup>2</sup>C bus interface in single master mode. The slave addresses and settings for the SAR\_0 registers of the individual devices are listed in table 1. - The single master system in this sample task consists of one master device and one slave device. - The I<sup>2</sup>C bus transfer clock rate is 100 k bit/s (kHz). The following describes the procedures for the operation of this sample task. - 1. The $I^2C$ bus interface single master transfer starts on the input of the low trigger to the $\overline{IRQ0}$ pin of the master. - 2. The master transmits four bytes of data, which have been prepared in the on-chip ROM in advance, to the on-chip RAM on the slave side. - 3. The slave device returns the four bytes of data received in step 2 from its on-chip RAM to the on-chip RAM on the master side. - 4. The master device performs processing for random reading of the EEPROM. This includes the generation of a new start condition and reception of the single byte of data read out from the slave. - 5. The master compares the received data in its on-chip RAM with the data transmitted from its on-chip ROM, and confirms whether the two match. - 6. Based on the results of this comparison, the master outputs levels on the PE1 and PE0 pins that indicate the result of operations. Figure 1 Connections for I<sup>2</sup>C Bus Interface Single Master Mode Communication #### Table 1 Slave Addresses | Device | Slave Address | SAR_0 Setting | |--------|---------------|---------------| | Master | 1 | H'02 | | Slave | 3 | H'06 | ## 2. Applicable Conditions **Table 2 Applicable Conditions** | Items | Description | | | |-------------------------------------------------------------------------|---------------------------------------------------------------|--|--| | Operating frequency | Input clock 20 MHz | | | | | System clock (φ) 20 MHz | | | | | Peripheral module clock 20 MHz | | | | Mode of operation | Mode of operation Mode 6 (MD2 = 1, MD1 = 1, MD0 = 0) | | | | Development tools | High-performance Embedded Workshop, ver. 4.01.01 | | | | C/C++ compiler H8S, H8/300 Series C/C++ Compiler ver. 6.01.02, manufact | | | | | | Renesas Technology Corp. | | | | Compiler options -cpu = 2000a:24, -code = machinecode, -optimize = 1, | | | | | | -regparam = 3, -speed = (register, shift, struct, expression) | | | **Table 3 Section Settings** | Address | Section | Description | |----------|--------------------|--------------------------------------| | H'001000 | 000 P Program area | | | | С | Data table | | H'FF6000 | В | Non-initialized data area (RAM area) | ## 3. Description of Functions # 3.1 Description of I<sup>2</sup>C Bus Interface (IIC) An I<sup>2</sup>C bus interface (IIC) is used in single master operation to demonstrate bidirectional communications in master mode. #### 3.2 Master Side IRQ0 Pin The trigger to start master transmission and master reception is input to the $\overline{IRQ0}$ pin on the master side. IRQ0 starts the processing of I<sup>2</sup>C bus interface communications on the input of a rising edge on the $\overline{IRQ0}$ pin. The master judges whether or not the $\overline{IRQ0}$ pin has received the start trigger by polling the IRQ status flag. The IRQ interrupt is not used. #### 3.3 Master Side PE1 and PE0 Pins As indicated in table 4, the pins PE1 and PE0 on the master side indicate the state of I<sup>2</sup>C bus interface communications (reset state or result of operations). Table 4 Output Values of Master Side Pins and State of Operations | PE1 | PE0 | State of Operations | | |-----|-----|---------------------|--| | 0 | 0 | Reset | | | 0 | 1 | Data match | | | 1 | 0 | Data mismatch | | ## 4. Description of Operations # 4.1 Timing of Operations in Master Transmit Mode Figure 2 shows the timing of operations of the $I^2C$ bus interface in master transmit mode. Table 5 describes processing by hardware and software at the numbered points in figure 2. Figure 2 Timing of Operations in Master Transmit Mode #### Table 5 Description of Processing | | Hardware Processing | | So | ftware Processing | |-----|---------------------|-----------------------------------------------------------|----|----------------------------------------------------------------------------| | (1) | No | processing | a. | Set the IEIC bit to 1, enabling I <sup>2</sup> C bus interface interrupts. | | | | | b. | Issue the start condition. | | (2) | a. | I <sup>2</sup> C bus interface interrupt generation | a. | Write the slave-side address and data- | | | | Start condition is detected and the IRIC bit is set to 1. | | direction bit $(R/\overline{W})$ to ICDR, then transmit this data. | | | | | b. | Clear the IRIC flag. | | (3) | a. | I <sup>2</sup> C bus interface interrupt generation | a. | Write the data for transmission to ICDR and | | | | On the rising edge of the ninth cycle of | | transmit the data. | | | | SCL, the IRIC bit is set to 1. | b. | Clear the IRIC flag. | | (4) | a. | I <sup>2</sup> C bus interface interrupt generation | a. | Set the IEIC bit to 0, disabling I <sup>2</sup> C bus | | | | On the rising edge of the ninth cycle of | | interface interrupts. | | | | SCL, the IRIC bit is set to 1. | b. | Clear the IRIC flag. | | | | | c. | Issue the stop condition. | ## 4.2 Master Receive Mode Operation Timing Figures 3 and 4 show the timing of operations of the $I^2C$ bus interface in master receive mode. Tables 6 and 7 describe processing by hardware and software at the numbered points in figures 3 and 4. Figure 3 Master Receive Mode Operation Timing 1 #### Table 6 Description of Processing | | Hardware Processing | | | ocessing Software Processing | | | |-----|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | (1) | No | processing | a. | Set the IEIC bit to 1, enabling I <sup>2</sup> C bus interface interrupts. | | | | | | | b. | Issue the start condition. | | | | (2) | a. | I <sup>2</sup> C bus interface interrupt generation<br>Start condition is detected and the IRIC<br>bit is set to 1. | a. | Write the slave-side address and data-direction bit $(R/\overline{W})$ to ICDR, then transmit this data. | | | | | | | b. | Clear the IRIC flag. | | | | (3) | a. | I <sup>2</sup> C bus interface interrupt generation On the rising edge of the ninth cycle of SCL, the IRIC bit is set to 1. | a.<br>b.<br>c.<br>d. | Set the TRS bit to 0, selecting receive mode. Set the ACKB bit to 0 so that 0 is output at the time of acknowledge output. Clear the IRIC flag. Set the WAIT bit to 1; this inserts a wait between the data bits and the acknowledge bit. Execute a dummy read of ICDRR. | | | | (4) | a.<br>b. | I <sup>2</sup> C bus interface interrupt generation On the rising edge of the ninth cycle of SCL, the IRIC bit is set to 1. IRTR is set to 1. When the received data are transferred from ICDRS to ICDRR, both the RDRF and IRTR bits are set to 1. | a.<br>b. | Set the IRTR bit to 1 to read one byte of data from ICDR and store the data in RAM. Clear the IRIC flag (this also clears IRTR). | | | Figure 4 Master Receive Mode Operation Timing 2 # Table 7 Description of Processing | | Hardware Processing | | | ftware Processing | |-----|---------------------|----------------------------------------------------------------------------------------------|----|-------------------------------------------------------------------------------------| | (5) | a. | I <sup>2</sup> C bus interface interrupt generation On the rising edge of the ninth cycle of | a. | Set the ACKB bit to 1, so that 1 is output at the timing of acknowledge output. | | | | SCL, the IRIC bit is set to 1. | b. | Set the TRS bit to 1, selecting transmit mode | | | b. | IRTR is set to 1. | | so that the stop condition is output. | | | | When the received data are transferred from ICDRS to ICDRR, both the RDRF | C. | Set the IRTR bit to 1 to read one byte of data from ICDR and store the data in RAM. | | | | and IRTR bits are set to 1. | d. | Clear the IRIC flag (this also clears IRTR). | | (6) | a. | I <sup>2</sup> C bus interface interrupt generation | a. | Set the WAIT bit to 0 to transfer the data and | | | | On the rising edge of the ninth cycle of | | acknowledge bits consecutively. | | | | SCL, the IRIC bit is set to 1. | b. | Clear the IRIC flag (this also clears IRTR). | | | b. | IRTR is set to 1. | C. | Set the IRTR bit to 1 to read the final data | | | | When the received data are transferred | | from ICDR and store the data in RAM. | | | | from ICDRS to ICDRR, both the RDRF and IRTR bits are set to 1. | d. | Issue the stop condition. | ## 4.3 Random Read Waveform and Interrupt Timing Figure 5 shows the timing of operations for the I<sup>2</sup>C bus interface in master transmit mode. Table 8 describes processing by hardware and software at the numbered points in figure 5. Figure 5 Timing of Operations in Master Transmit Mode #### Table 8 Description of Processing | | Hardware Processing | | Sof | tware Processing | |-----|---------------------|--------------------------------------------------------------------------------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | (1) | No | processing | a. | Set the TIE bit to 1, enabling the data-empty interrupt. Set the TDRE bit to 1 for interrupt generation. | | (2) | | Concretion of transmit data amounts | <u>b.</u> | Issue the start condition. | | (2) | a. | Generation of transmit-data empty interrupt Start condition is detected and the TDRE bit is set to 1. | a. | Write the slave-side address and data-<br>direction bit (R/W) to ICDRT, then transmit<br>this data.<br>Writing to ICDRT clears the TDRE and TEND | | | | | b. | flags. Set the TIE bit to 0, disabling the transmit-data empty interrupt. | | | | | C. | Set the TEIE bit to 1, enabling the transmitend interrupt. The interrupt will be generated when the TEND bit is 1. | | (3) | a. | Generation of transmit-end interrupt On the rising edge of the ninth cycle of SCL, the TEND bit is set to 1. | a. | Write the memory address to ICDRT and transmit the data. Writing to ICDRT clears the TDRE and TEND flags. | | (4) | a. | Generation of transmit-end interrupt<br>On the rising edge of the ninth cycle of<br>SCL, the TEND bit is set to 1. | a. | Set the TIE bit to 1, enabling the data-empty interrupt. Set the TDRE bit to 1 to generate the interrupt. | | | | | b. | Set the TEIE bit to 0, disabling the transmitend interrupt. | | | | | C. | Clear the TEND flag. | | | | | d. | Confirm that the SCL signal is at the low level and then issue the start condition. | | (5) | a. | Generation of transmit-data empty interrupt Start condition is detected and the TDRE bit is set to 1. | a. | Write the slave-side address and data-<br>direction bit (R/W) to ICDRT, then transmit<br>this data. Writing to ICDRT clears the TDRE<br>and TEND flags. | | | | | b. | Set the TIE bit to 0, disabling the transmit-data empty interrupt. | | | | | C. | Set the TEIE bit to 1, enabling the transmitend interrupt. The interrupt will be generated when the TEND bit is 1. | | | На | rdware Processing | Sof | ftware Processing | |-----|----|-----------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (6) | a. | Generation of transmit-end interrupt On the rising edge of the ninth cycle of SCL, the TEND bit is set to 1. | a. b. c. d. e. f. | Set the TIE bit to 0, disabling the transmit-end interrupt. Set the RIE bit to 1, enabling the receive-data full interrupt. Clear the TEND flag. Set the TRS bit to 0: Selects receive mode. Set the ACKBT bit to 1: Outputs 1 at the timing of acknowledge output in receive mode. Execute a dummy read of ICDRR; this clears RDRF. | | (7) | a. | Generation of receive-data interrupt<br>Since the data have been transferred<br>from ICDRS to ICDRR, the RDRF bit is<br>set to 1. | a.<br>b.<br>c.<br>d. | Read the final byte of received data from ICDRR and store the data in RAM. Reading ICDRR clears RDRF. Set the RIE bit to 0, disabling the receive-data full interrupt. Clear the TEND flag. Confirm that the SCL signal is at the low level and then issue the start condition. | ## 4.4 State Transition Diagram Figure 6 is a state-transition diagram for this sample task. In this sample task, the master transmit mode is selected as the default. After a reset and when I<sup>2</sup>C bus interface transfer is in the idle state, the state transition is to the master transmit mode. Figure 6 State Transition Diagram ## 5. Description of Software ## 5.1 List of Functions Table 9 List of Functions: main.c | Function | Description | |----------|-------------------------------------------------------------------------------------------------------------------------------------| | init | Initialization routine Sets the CCR and clock, releases IIC module 0 from module stop mode, and calls function "main". | | main | Main routine Selects master mode operation, judges the state of the IRQ0 pin, and handles master-transmission/reception processing. | Table 10 List of Functions: iic.c | Function | Description | |------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | iic_init | I <sup>2</sup> C bus interface initialization routine | | mtrs_start | Sets I <sup>2</sup> C bus interface master transmission. Issues the start condition. | | mrcv_start | Sets I <sup>2</sup> C bus interface master reception. Issues the start condition. | | mrandrd_start | Sets random reading. Issues the start condition. | | iici0_int | Handler for I <sup>2</sup> C bus interface interrupts. According to the state of operations, the functions for receiving the stop condition, master transmission, master reception, and random-reading are called from this function. | | receive_stop_condition | Detects the stop condition. | | master_transfer | When the state of operation of this sample task is master transmission, this function for master transmission processing is called from the I <sup>2</sup> C bus interface interrupt handler. One byte of data is transferred per call of this function. | | master_receive | When the state of operation of this sample task is master reception, this function for master-reception processing is called from the I <sup>2</sup> C bus interface interrupt handler. One byte of data is received per call of this function. | | master_randomread | When the state of operation of this sample task is random-reading, this function for random-reading is called from the I <sup>2</sup> C bus interface interrupt. The function transmits the specified address and receives the byte of data from that address. | Figure 7 Hierarchy of Calls in the User Program ## 5.2 Vector Table # **Table 11 Exception-Handling Vector Table** | Origin of Exception | Vector Number | Vector Table Address | Target Function of the Vector | |---------------------|---------------|----------------------|-------------------------------| | Task "Reset" | 0 | H'000000 | main | | IICI0 interrupt | 116 | H'0001D0 | iici0_int | # 5.3 RAM Usage ## Table 12 Description of RAM Usage | Туре | Name of Variable | Description | Usage in Functions | |----------------|------------------|----------------------------------|------------------------| | unsigned char | iic_mode | Sets state of processing by this | iic_init | | | | sample task. | mtrs_start | | | | | mrcv_start | | | | | mrandrd_start | | | | | iici0_int | | | | | receive_stop_condition | | unsigned short | mt_cnt | Counter used for master | main | | | | transmission | iic_init | | | | | mtcv_start | | | | | master_transfer | | unsigned short | mr_cnt | Counter used for master | main | | | | reception | iic_init | | | | | mrcv_start | | | | | master_receive | | unsigned char | randrd_cnt | Counter used for random | main | | | | reading | iic_init | | | | | mrandrd_start | | | | | master_randomread | | unsigned short | mt_num | Number of bytes for master | mtrs_start | | | | transmission | master_transfer | | unsigned short | mr_num | Number of bytes for master | mrcv_start | | | | reception | master_receive | | unsigned char | *mt_data | Pointer to data for transmission | mtrs_start | | | | | mrandrd_start | | | | | master_transfer | | | | | master_randomread | | unsigned char | *mr_data | Pointer to received data | mrcv_start | | | | | mrandrd_start | | | | | master_receive | | | | | master_randomread | | unsigned char | MemAddress | Memory area used to set the | mrandrd_start | | | | address of the data for random | | | | | reading from the EEPROM area | | | unsigned char | MRcv_dt[4] | Master-side reception area | main | | | | | | ## 5.4 Constants #### Table 13 Constants | Туре | Name of Variable | Setting | Description | Usage in Function | |---------------|------------------|------------------------|-----------------|-------------------| | unsigned char | MTrs_dt[4] | H'81, H'01, H'02, H'03 | Data for master | main | | | | | transmission | | ## 5.5 Macro Constants #### **Table 14 Macro Constants** | Name of Variable | Setting | Description | Function Used | |------------------|---------|-----------------------------------------------------------------|------------------------------------------------------| | DTNUM | 4 | Number of data for transmission/reception | main | | SLAVE_ADDR | H'02 | Slave address | iic_init | | MT_ID | H'06 | Slave address + $R/\overline{W}$ bit for master | master_transfer | | | | transmission | master_randomread | | | | Slave-side slave address + 0 (transmission to the slave) | | | MR_ID | H'07 | Slave address + $R/\overline{W}$ bit for master reception | master_receive | | | | Slave-side slave address + 1 (reception from the slave) | master_randomread | | MODE_MR_RAND | 4 | State of processing of this sample task: | mrandrd_start | | | | Random-read mode | iici0_int | | MODE_MT | 3 | State of processing of this sample task:<br>Master transmission | iic_init mtrs_start iici0_int receive_stop_condition | | MODE_MR | 2 | State of processing of this sample task: | mrcv start | | | | Master reception | iici0_int | #### 5.6 Functions of File main.c #### 5.6.1 Function init 1. Overview This initialization routine releases $I^2C$ bus interface 0 from module stop mode, sets the clock, and calls function "main". 2. Arguments None 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. • System Clock Control Register (SCKCR) Address: H'FFFDE6 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|------------------------------------| | 2 | SCK2 | 0 | R/W | System Clock Select 2 to 0 | | 1 | SCK1 | 0 | R/W | Select the bus timer clock. | | 0 | SCK0 | 0 | R/W | 000: Bus master in high-speed mode | | <ul><li>Low-</li></ul> | <ul> <li>Low-Power Control Register (LPWRCR)</li> </ul> | | Address: H'F | FFDEC | |------------------------|---------------------------------------------------------|---------|--------------|-------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 1 | STC1 | 0 | R/W | System Clock Select 2 to 0 | | 0 | STC0 | 0 | R/W | Specify the frequency multiplier for the PLL circuit. | | | | | | 00: x1 | | <ul> <li>Mode</li> </ul> | Control Register (MDCR) | Address: H'FFFI | | FFDE7 | |--------------------------|-------------------------|-----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 2 | MDS2 | * | R | Mode Select 2 to 0 | | 1 | MDS1 | * | R | Indicate the input levels at pins MD2 to | | 0 | MDS0 | * | R | MD0 (the current operating mode). Bits MDS2 to MDS0 correspond to pins MD2 to MD0. MDS2 to MDS0 are readonly bits, and cannot be modified. The levels being input on the mode pins (MD2 to MD0) are latched into these bits when MDCR is read. The latching is released by a power-on reset. | Note: \* Determined by the levels on pins MD2 to MD0. MSTPCRA, MSTPCRB, MSTPCRC, and MSTPCRD control the module stop mode. Setting a bit in these registers places the corresponding module in the module stop mode. Clearing a bit takes the module out of module stop mode. | • | Module Stop | Control R | egister A ( | MSTPCRA) | ) Address: | H'FFFDE8 | |---|-------------|-----------|-------------|----------|------------|----------| |---|-------------|-----------|-------------|----------|------------|----------| | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|------------------------------------| | 6 | MSTPA6 | 1 | R/W | Data transfer controller (DTC) | | 5 | MSTPA5 | 1 | R/W | 16-bit timer pulse unit (TPU) | | 3 | MSTPA3 | 1 | R/W | Programmable pulse generator (PPG) | | 2 | MSTPA2 | 1 | R/W | D/A converter (channels 0, 1) | | 1 | MSTPA1 | 1 | R/W | A/D converter | ## Module Stop Control Register B (MSTPCRB) Address: H'FFFDE9 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|------------------------------------------| | 7 | MSTPB7 | 1 | R/W | Serial communication interface_0 (SCI_0) | | 6 | MSTPB6 | 1 | R/W | Serial communication interface_1 (SCI_1) | | 5 | MSTPB5 | 1 | R/W | Serial communication interface_2 (SCI_2) | | 4 | MSTPB4 | 0 | R/W | I <sup>2</sup> C bus interface_0 (IIC_0) | | 3 | MSTPB3 | 1 | R/W | I <sup>2</sup> C bus interface_1 (IIC_1) | #### Module Stop Control Register C (MSTPCRC) Address: H'FFFDEA | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|---------------------------| | 4 | MSTPC4 | 1 | R/W | PC break controller (PBC) | | 3 | MSTPC3 | 1 | R/W | HCAN0 | | 2 | MSTPC2 | 1 | R/W | HCAN1 | #### • Module Stop Control Register D (MSTPCRD) Address: H'FFFC60 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|-------------------------| | 7 | MSTPD7 | 1 | R/W | Motor control PWM (PWM) | #### 5.6.2 Function main - 1. Overview - On falling edges of the $\overline{IRQ0}$ signal, this function performs 4-byte master transmission, 4-byte master reception, and 1-byte random reading. - Compares the master-transmission data with the master-reception data, and outputs an indicator of the results of comparison to pins PE1 and PE0. - 2. Arguments None 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used for this sample task, and are not initial settings. • Port E Data Direction Register (PEDDR) Address: H'FFFE3D | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|---------------------------------------| | 1 | PE1DDR | 1 | R/W | 0: Sets the PE1 pin as an input pin. | | | | | | 1: Sets the PE1 pin as an output pin. | | 0 | PE0DDR | 1 | R/W | 0: Sets the PE0 pin as an input pin. | | | | | | 1: Sets the PE0 pin as an output pin. | | <ul> <li>Port E Data Register (PEDR)</li> </ul> | | A | Address: H'F | FFF0D | |-------------------------------------------------|----------|---------|--------------|------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 1 | PE1DR | 0/1 | R/W | 0: Sets PE1 pin to the low level. | | | | | | 1: Sets PE1 pin to the high level. | | 0 | PE0DR | 0/1 | R/W | 0: Sets PE0 pin to the low level. | | | | | | 1: Sets PE0 pin to the high level. | ## 5.7 Functions of File iic.c ## 5.7.1 Function iic\_init 1. Overview I<sup>2</sup>C bus interface initialization routine 2. Arguments None 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. | <ul> <li>Serial</li> </ul> | • Serial Control Register X (SCRX) | | Address: H'F | FFDB4 | |----------------------------|------------------------------------|---------|--------------|-------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 5 | IICX0 | 1 | R/W | I <sup>2</sup> C Bus Transfer Select 1, 0 | | | | | | In combination with bits CKS2 to CKS0 in ICMR, this bit selects the transfer rate in master mode. | | 4 | IICE | 1 | R/W | I <sup>2</sup> C Bus Master Enable | | | | | | <ol> <li>Disables CPU access to the I<sup>2</sup>C bus<br/>interface data and control registers.</li> </ol> | | | | | | <ol> <li>Enables CPU access to the I<sup>2</sup>C bus<br/>interface data and control registers.</li> </ol> | | | us Control Register_0 (IC | | Address: H'FI | | |-----|---------------------------|---------|---------------|----------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 7 | ICE | 0/1 | R/W | I <sup>2</sup> C Bus Interface Enable | | | | | | <ol> <li>Disables the IIC module and initializes its<br/>internal state. SAR and SARX can be<br/>accessed.</li> </ol> | | | | | | <ol> <li>Enables transfer via the IIC module (pins<br/>SCL and SDA are driving the bus). ICMR<br/>and ICDR can be accessed.</li> </ol> | | 6 | IEIC | 1 | R/W | I <sup>2</sup> C Bus Interface Interrupt Enable | | | | | | 0: Disables interrupts. | | | | | | 1: Enables interrupts. | | 5 | MST | 0 | R/W | Master/Slave Select | | 4 | TRS | 0 | R/W | Transmit/Receive Select | | | | | | 00: Slave receive mode | | 3 | ACKE | 0/1 | R/W | Acknowledge Bit Judgment Select | | | | | | Ignores the value of the acknowledge bit and transfers data continuously. | | | | | | <ol> <li>Interrupts continuous transfer when the<br/>acknowledge bit is 1.</li> </ol> | | 2 | BBSY | 0 | R/W | Bus Busy | | | | | | [Setting condition] | | | | | | <ul> <li>Detection of the start condition</li> </ul> | | | | | | [Clearing condition] | | | | | *2 | Detection of the stop condition | | 1 | IRIC | 0 | R/(W)*2 | I <sup>2</sup> C Bus Interface Interrupt Request Flag | | | | | | [Setting condition] | | | | | | <ul> <li>Generation of an interrupt</li> </ul> | | | | | | [Clearing condition] | | | | | | <ul> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | | 0 | SCP | 1 | W | Start Condition/Stop Condition Prohibit | | | | | | 0: Writing a 0 here issues a start or stop | | | | | | condition, according to the value of the | | | | | | BBSY flag. | | | | | | 1: The SCP bit is always read as 1 (the initial value). Writing of 1 has no effect | | | | | | initial value). Writing of 1 has no effect. | Notes: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. 2. Only 0 can be written here, to clear the flag. | • I <sup>2</sup> C Bus Status Register_0 (ICSR_0) | | | Address: H'FFFF79*1 | | |---------------------------------------------------|----------|---------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 2 | AAS | 0 | R/(W)*2 | Slave Address Recognition Flag In slave receive mode, this flag is set to 1 when the first frame following a start condition matches bits SVA6 to SVA0 in SAR, or when the general call address (H'00) is detected. [Setting condition] | | | | | | <ul> <li>Detection of the slave address in slave receive mode when FS = 0</li> <li>Detection of the general address in slave receive mode when FS = 0</li> <li>[Clearing condition]</li> <li>Writing of data to ICDR (transmit mode) or reading of data from ICDR (receive mode)</li> <li>Writing of 0 to this bit after reading it as 1</li> <li>Transition to master mode</li> </ul> | | 0 | ACKB | 0 | R/W | Acknowledge Bit In receive mode, sets the value of the bit to be returned at acknowledge timing here. O: Returns 0 as acknowledge data. 1: Returns 1 as acknowledge data. | Notes: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. 2. Only 0 can be written here, to clear the flag. | • I <sup>2</sup> C Bus Mode Register_0 (ICMR_0) | | | Add | ress: H'FFFF7F <sup>*1</sup> | |-------------------------------------------------|----------|---------|-----|----------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 7 | MLS | 0 | R/W | MSB-First/LSB-First Select | | | | | | 0: MSB-first | | | | | | 1: LSB-first | | 6 | WAIT | 0 | R/W | Wait Insertion Bit | | | | | | <ol><li>Transfers data and acknowledge bits</li></ol> | | | | | | consecutively | | | | | | <ol> <li>Inserts a wait between the data bits</li> </ol> | | | | | | and acknowledge bit. | | 5 | CKS2 | 1 | R/W | Serial Clock Select | | 4 | CKS1 | 0 | R/W | Transfer rate is 100 kbps with $\phi = 20$ | | 3 | CKS0 | 1 | R/W | MHz when $IICX0 = 1$ in the $SCRX$ | | | | | | register, $CKS2 = 1$ , $CKS1 = 0$ , and | | | | | | CKS0 = 1. | | 2 | BC2 | 0 | R/W | Bit Counter | | 1 | BC1 | 0 | R/W | Specify the number of bits to be | | 0 | BC0 | 0 | R/W | transferred next. | | | | | | 000: 9 bits | Note: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. Slave Address Register\_0 (SAR\_0) Address: H'FFFF7F<sup>\*1</sup> The slave address is set in the SAR bits. An interface in slave mode responds as the slave device when the 7 higher-order bits of SAR match the 7 higher-order bits of the first frame received after a start condition. SAR is assigned to the same address as ICMR, and can be written and read only when the ICE bit is cleared to 0 in ICCR. | Bit | Bit Name | Setting | R/W | Function | |--------|--------------|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------| | 7 to 1 | SVA6 to SVA0 | SLAVE_ADDR | R/W | Slave Address 6 to 0 | | | | | | Unique address setting (address differing from the addresses of other slave devices connected to the I <sup>2</sup> C bus) for the device | | 0 | FS | | R/W | Format Select | | | | | | Selects recognition of the slave address in the higher-order bits of SAR. | Note: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. ## 5.7.2 Function mtrs\_start 1. Overview This function sets up the task for I<sup>2</sup>C bus interface master transmission and issues the start condition. 2. Arguments | Туре | Name of Variable | Description | |-------------------------|------------------|------------------------------------------| | const unsigned char | *dtadd | First address of data for transmission | | unsigned short | dtnum | Number of data (bytes) to be transmitted | | 3. Return value | | | | Type | Descript | ion | | unsigned char 0: Argume | | ents were normal. | | | | | 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. | • I <sup>2</sup> C B | us Control Register_0 (IC | FF78 <sup>*1</sup> | | | |----------------------|---------------------------|--------------------|---------|--------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 6 | IEIC | 1 | R/W | I <sup>2</sup> C Bus Interface Interrupt Enable | | | | | | 0: Disables interrupts. | | | | | | 1: Enables interrupts. | | 5 | MST | 1 | R/W | Master/Slave Select | | 4 | TRS | 1 | R/W | Transmit/Receive Select | | | | | | 11: Master transmit mode | | 3 | ACKE | 1 | R/W | Acknowledge Bit Judgment Select | | | | | | 0: Ignores the value of the acknowledge bit | | | | | | and transfers data continuously. | | | | | | 1: Interrupts continuous transfer when the | | | | | | acknowledge bit is 1. | | 2 | BBSY | 0/1 | R/W | Bus Busy | | | | | | [Setting condition] | | | | | | Detection of the start condition | | | | | | [Clearing condition] | | | | | *** | Detection of the stop condition | | 1 | IRIC | 0 | R/(W)*2 | I <sup>2</sup> C Bus Interface Interrupt Request Flag | | | | | | [Setting condition] | | | | | | <ul> <li>Generation of an interrupt</li> </ul> | | | | | | [Clearing condition] | | | | | | <ul> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | | 0 | SCP | 1/0 | W | Start Condition/Stop Condition Prohibit | | | | | | 0: Writing a 0 here issues a start or stop | | | | | | condition, according to the value of the | | | | | | BBSY flag. The start condition is issued | | | | | | when BBSY = 1 and SCP = $0$ . | | | | | | 1: This bit is always read as 1 (the initial | | | | | | value). Writing of 1 has no effect. | Notes: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. 2. Only 0 can be written here, to clear the flag. # 5.7.3 Function mrcv\_start 1. Overview This function sets up the task for I<sup>2</sup>C bus interface master reception and issues the start condition. 2. Arguments | Туре | Name of Variable | Description | | | |---------------------|------------------|---------------------------------|--|--| | const unsigned char | *dtadd | First address of received data | | | | unsigned short | dtnum | Number of data (bytes) received | | | | 2 D. ( 1 | | | | | | 3. Return value | | | | | | Type | Descript | ion | | | | | • | ents were normal. | | | 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. | • I <sup>2</sup> C B | • I <sup>2</sup> C Bus Control Register_0 (ICCR_0) Address: H'l | | | FF78 <sup>*1</sup> | |----------------------|-----------------------------------------------------------------|---------|---------|--------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 6 | IEIC | 1 | R/W | I <sup>2</sup> C Bus Interface Interrupt Enable | | | | | | 0: Disables interrupts. | | | | | | 1: Enables interrupts. | | 5 | MST | 1 | R/W | Master/Slave Select | | 4 | TRS | 1 | R/W | Transmit/Receive Select | | | | | | 11: Master transmit mode | | 3 | ACKE | 1 | R/W | Acknowledge Bit Judgment Select | | | | | | 0: Ignores the value of the acknowledge bit | | | | | | and transfers data continuously. | | | | | | <ol> <li>Interrupts continuous transfer when the</li> </ol> | | | | | | acknowledge bit is 1. | | 2 | BBSY | 0/1 | R/W | Bus Busy | | | | | | [Setting condition] | | | | | | <ul> <li>Detection of the start condition</li> </ul> | | | | | | [Clearing condition] | | | | | | Detection of the stop condition | | 1 | IRIC | 0 | R/(W)*2 | I <sup>2</sup> C Bus Interface Interrupt Request Flag | | | | | | [Setting condition] | | | | | | <ul> <li>Generation of an interrupt</li> </ul> | | | | | | [Clearing condition] | | | | | | <ul> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | | 0 | SCP | 1/0 | W | Start Condition/Stop Condition Prohibit | | | | | | 0: Writing a 0 here issues a start or stop | | | | | | condition, according to the value of the | | | | | | BBSY flag. The start condition is issued | | | | | | when $BBSY = 1$ and $SCP = 0$ . | | | | | | 1: This bit is always read as 1 (the initial | | | | | | value). Writing of 1 has no effect. | Notes: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. 2. Only 0 can be written here, to clear the flag. #### 5.7.4 Function mrandrd\_start 1. Overview This function sets up the task for random reading, including generation of a start condition to initiate reading from the EEPROM. 2. Arguments | Туре | Name of Variable | Description | |---------------------|------------------|-----------------------------------------------------| | const unsigned char | *mrbuf | Location where the random-read data is to be stored | | unsigned short | mtbuf | EEPROM memory address | 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. | • I <sup>2</sup> C Bus Control Register_0 (ICCR_0) | | CR_0) A | Address: H'FI | FF78 <sup>*1</sup> | | |----------------------------------------------------|----------|---------|---------------|--------------------------------------------------------------------|--| | Bit | Bit Name | Setting | R/W | Function | | | 6 | IEIC | 1 | R/W | I <sup>2</sup> C Bus Interface Interrupt Enable | | | | | | | 0: Disables interrupts. | | | | | | | 1: Enables interrupts. | | | 5 | MST | 1 | R/W | Master/Slave Select | | | 4 | TRS | 1 | R/W | Transmit/Receive Select | | | | | | | 11: Master transmit mode | | | 3 | ACKE | 1 | R/W | Acknowledge Bit Judgment Select | | | | | | | 0: Ignores the value of the acknowledge bit | | | | | | | and transfers data continuously. | | | | | | | Interrupts continuous transfer when the | | | | | | | acknowledge bit is 1. | | | 2 | BBSY | 0/1 | R/W | Bus Busy | | | | | | | [Setting condition] | | | | | | | <ul> <li>Detection of the start condition</li> </ul> | | | | | | | [Clearing condition] | | | | | | | Detection of the stop condition | | | 1 | IRIC | 0 | R/(W)*2 | I <sup>2</sup> C Bus Interface Interrupt Request Flag | | | | | | | [Setting condition] | | | | | | | <ul> <li>Generation of an interrupt</li> </ul> | | | | | | | [Clearing condition] | | | | | | | <ul> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | | | 0 | SCP | 1/0 | W | Start Condition/Stop Condition Prohibit | | | | | | | 0: Writing a 0 here issues a start or stop | | | | | | | condition, according to the value of the | | | | | | | BBSY flag. The start condition is issued | | | | | | | when $BBSY = 1$ , $SCP = 0$ . | | | | | | | 1: This bit is always read as 1 (the initial | | | | | | | value). Writing of 1 has no effect. | | Notes: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. 2. Only 0 can be written here, to clear the flag. #### 5.7.5 Function iici0\_int 1. Overview Handler for I<sup>2</sup>C bus interface interrupts. According to the state of operations, this function calls the functions for receiving the stop condition, master transmission, master reception, and random reading. 2. Arguments None 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. • I<sup>2</sup>C Bus Control Register\_0 (ICCR\_0) Address: H'FFFF78\*1 | Bit | Bit Name | Setting | R/W | Function | |-----|----------|-----------|-----|-------------------------| | 4 | TRS | Undefined | R/W | Transmit/Receive Select | | | | | | 0: Receive mode | | | | | | 1: Transmit mode | Note: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. • I<sup>2</sup>C Bus Status Register\_0 (ICSR\_0) Address: H'FFFF79<sup>\*1</sup> | Bit | Bit Name | Setting | R/W | Function | |-----|----------|-----------|---------|------------------------------------------------------------------------------------------------------------| | 6 | STOP | Undefined | R/(W)*2 | Normal Stop Condition Detection Flag | | | | | | [Setting condition] | | | | | | <ul> <li>Detection of a stop condition after<br/>completion of frame transfer in slave<br/>mode</li> </ul> | | | | | | [Clearing condition] | | | | | | <ul> <li>Writing a 0 to this bit after reading it as 1.</li> </ul> | | | | | | <ul> <li>Clearing the IRIC flag to 0</li> </ul> | Notes: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. 2. Only 0 can be written here, to clear the flag. ## 5.7.6 Function receive\_stop\_condition 1. Overview This function handles processing on detection of the stop condition. 2. Arguments None 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. | <ul> <li>I<sup>2</sup>C B</li> </ul> | us Control Register_0 (IC | $(CR_0)$ | Address: H'I | <sup>7</sup> 78 <sup>-1</sup> | | |--------------------------------------|---------------------------|----------|--------------|--------------------------------------------------------------------|--| | Bit | Bit Name | Setting | R/W | Function | | | 1 | IRIC | 0 | R/W | I <sup>2</sup> C Bus Interface Interrupt Request Flag | | | | | | | [Setting condition] | | | | | | | <ul> <li>Generation of an interrupt</li> </ul> | | | | | | | [Clearing condition] | | | | | | | <ul> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | | Note: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. | • I <sup>2</sup> C Bus Status Register_0 (ICSR_0) | | Address: H'FFFF79* | | FF79 <sup>*1</sup> | |---------------------------------------------------|----------|--------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 7 | ESTP | 0 | R/(W)*2 | Error Stop Condition Detection Flag | | | | | | [Setting condition] | | | | | | Detected erroneous stop condition | | | | | | <ul> <li>Detection of a stop condition during<br/>frame transfer in slave mode</li> </ul> | | | | | | [Clearing condition] | | | | | | No erroneous stop condition | | | | | | <ul> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | | | | | | <ul> <li>Clearing of the IRIC flag to 0</li> </ul> | | 6 | STOP | 1 | R/(W)*2 | Normal Stop Condition Detection Flag | | | | | | [Setting condition] | | | | | | <ul> <li>Detection of a stop condition by the I<sup>2</sup>C<br/>bus interface after it has finished<br/>transferring a frame in slave mode</li> </ul> | | | | | | [Clearing condition] | | | | | | <ul> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | | | | | | <ul> <li>Clearing of the IRIC flag to 0</li> </ul> | | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | IRTR | 0 | R/(W)*2 | I <sup>2</sup> C Bus Interface Continuous Transmission/Reception Interrupt Request Flag [Setting condition] In I <sup>2</sup> C bus interface slave mode • Setting of the TDRE or RDRF flag to 1 when AASX = 1 In other modes • Setting of the TDRE or RDRF flag to 1 [Clearing condition] • Writing of 0 to this bit after reading it as 1 | | 3 | AL | 0 | R/(W)*2 | <ul> <li>Clearing of the IRIC flag</li> <li>Arbitration Lost [Setting condition]</li> <li>Failure in bus contention (loss of arbitration)</li> <li>Different values for the internal SDA signal and SDA pin on a rising edge of SCL in master transmit mode.</li> <li>The internal SCL line being at the high level on a falling edge of SCL in master transmit mode</li> <li>[Clearing condition]</li> <li>Writing of data to ICDR (transmit mode) or reading of data from ICDR (receive mode)</li> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | | 2 | AAS | 0 | R/(W)*2 | Slave Address Recognition Flag In slave receive mode, this flag is set to 1 when the first frame following a start condition matches bits SVA6 to SVA0 in SAR, or when the general call address (H'00) is detected. [Setting condition] In slave receive mode with FS = 0: detection of the slave address In slave receive mode with FS = 0: detection of the general call address [Clearing condition] Writing of data to ICDR (transmit mode) or reading of data from ICDR (receive mode) Writing of 0 to this bit after reading it as 1 Transition of the interface to master mode | | 0 | ACKB | 0 | R/W | <ul> <li>Fransition of the interrace to master mode</li> <li>Acknowledge Bit</li> <li>In receive mode, sets the value of the bit to be sent at acknowledge timing here.</li> <li>Outputs 0 at acknowledge timing.</li> <li>Outputs 1 at acknowledge timing.</li> </ul> | ### 5.7.7 Function master transfer 1. Overview Master-transmission process which is called from the $I^2C$ bus interface interrupt handler. In this case, the interrupt source will be the transmit-data empty interrupt for each byte of transmitted data. When arbitration is lost, it places the interface in slave receive mode. 2. Arguments None 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. | • I <sup>2</sup> C B | sus Control Register_0 (ICCR | (_0) | Address: H'F | FFF78*1 | |----------------------|------------------------------|---------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 7 | ICE | 1 | R/W | I <sup>2</sup> C Bus Interface Enable | | | | | | <ol> <li>Disables the IIC module and initializes its<br/>internal state. SAR and SARX can be<br/>accessed.</li> </ol> | | | | | | <ol> <li>Enables transfer via the IIC module (pins<br/>SCL and SCA are driving the bus).<br/>ICMR and ICDR can be accessed.</li> </ol> | | 6 | IEIC | 0 | R/W | I <sup>2</sup> C Bus Interface Interrupt Enable | | | | | | 0: Disables interrupts. | | | | | | 1: Enables interrupts. | | 5 | MST | 1 | R/W | Master/Slave Select | | 4 | TRS | 1 | R/W | Transmit/Receive Select | | | | | | 11: Master transmit mode | | 3 | ACKE | 0 | R/W | Acknowledge Bit Judgment Select | | | | | | 0: Ignores the value of the acknowledge bit | | | | | | and transfers data continuously. | | | | | | <ol> <li>Interrupts continuous transfer when the acknowledge bit is 1.</li> </ol> | | 2 | BBSY | 0 | R/W | Bus Busy | | | | | | [Setting condition] | | | | | | <ul> <li>Detection of the start condition</li> </ul> | | | | | | [Clearing condition] | | | | | **0 | Detection of the stop condition | | 1 | IRIC | 0 | R/(W)*2 | I <sup>2</sup> C Bus Interface Interrupt Request Flag | | | | | | [Setting condition] | | | | | | <ul> <li>Generation of an interrupt</li> </ul> | | | | | | [Clearing condition] | | | | | | <ul> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | | 0 | SCP | 0 | W | Start Condition/Stop Condition Prohibit | | | | | | <ol> <li>Writing a 0 here issues a start or stop<br/>condition, according to the value of the<br/>BBSY flag. The stop condition is issued<br/>when BBSY = 0 and SCP = 0.</li> </ol> | | | | | | <ol> <li>Reading always returns a value of 1 (the<br/>initial value). Writing of 1 has no effect.</li> </ol> | Notes: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. | • I <sup>2</sup> C Bus Status Register_0 (ICSR_0 | ) Ac | ddress: H | FFFF79 <sup>*1</sup> | |--------------------------------------------------|-----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit Bit Name | Setting | R/W | Function | | 0 ACKB | Undefined | R/W | Acknowledge Bit In transmit mode, the value of the acknowledge data returned from the receiver device is loaded into the ACKB bit. 0: Indicates that the receiver device has acknowledged the data (signal is 0). 1: Indicates that the receiver device has not acknowledged the data (signal is 1). | • I<sup>2</sup>C Bus Data Register\_0 (ICDR\_0) Address H'FFFF7E<sup>\*1</sup> Function: ICDR is an 8-bit readable/writable register that is used as a transmit data register when transmitting and a receive data register when receiving. ICDR is internally divided into a shift register (ICDRS), receive buffer (ICDRR), and transmit buffer (ICDRT). ICDRS cannot be read or written by the CPU; ICDRR is read-only, and ICDRT is write-only. Data transfers among the three registers are performed automatically in coordination with changes in the bus state, and affect the states of internal flags such as TDRE and RDRF. Setting: MT\_ID, mt\_data[mt\_cnt-1] Note: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. ## 5.7.8 Function master\_receive 1. Overview Master-reception processing which is called by the $I^2C$ bus interface interrupt handler. In this case, the interrupt source will be the receive-data full interrupt for each byte of received data. 2. Arguments None 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. | • $I^2CB$ | • I <sup>2</sup> C Bus Control Register_0 (ICCR_0) | | Address: H'FF | ldress: H'FFFF78 <sup>*1</sup> | | |-----------|----------------------------------------------------|---------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Bit Name | Setting | R/W | Function | | | 6 | IEIC | 0 | R/W | I <sup>2</sup> C Bus Interface Interrupt Enable | | | | | | | 0: Disables interrupts. | | | | | | | 1: Enables interrupts. | | | 5 | MST | B'10 | R/W | Master/Slave Select | | | 4 | TRS | & | R/W | Transmit/Receive Select | | | | | B'11 | | 10: Master receive mode | | | | | | | 11: Master transmit mode | | | 2 | BBSY | 0 | R/W | Bus Busy | | | | | | | [Setting condition] | | | | | | | <ul> <li>Detection of the start condition</li> </ul> | | | | | | | [Clearing condition] | | | | | | | <ul> <li>Detection of the stop condition</li> </ul> | | | 1 | IRIC | 0 | R/(W)*2 | I <sup>2</sup> C Bus Interface Interrupt Request Flag | | | | | | | [Setting condition] | | | | | | | <ul> <li>Generation of an interrupt</li> </ul> | | | | | | | [Clearing condition] | | | | | | | <ul> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | | | 0 | SCP | 1 | W | Start Condition/Stop Condition Prohibit | | | | | | | <ul> <li>0: Writing 0 here issues a start or stop condition, according to the value of the BBSY flag. The stop condition is issued when BBSY = 0 and SCP = 0.</li> <li>1: This bit is always read as 1 (the initial value). Writing of 1 has no effect.</li> </ul> | | Notes: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. | • $I^2CB$ | us Status Register_0 (ICSR_0) | Address: H'FF | | FF79 <sup>*1</sup> | | |-----------|-------------------------------|---------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Bit Name | Setting | R/W | Function | | | 5 | IRTR | 0 | R/(W)*2 | I <sup>2</sup> C Bus Interface Continuous Transmission/Reception Interrupt Request Flag [Setting condition] In I <sup>2</sup> C bus interface slave mode • Setting of the TDRE or RDRF flag to 1 when AASX = 1 | | | | | | | <ul> <li>In other modes</li> <li>Setting of the TDRE or RDRF flag to 1</li> <li>[Clearing condition]</li> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | | | | | | | Clearing of the IRIC flag | | | 3 | AL | 0 | R/(W)*2 | <ul> <li>Arbitration Lost [Setting condition]</li> <li>Failure in bus contention (loss of arbitration)</li> <li>Different values for the internal SDA signal and SDA pin on a rising edge of SCL in master transmit mode.</li> <li>The internal SCL line being at the high level on a falling edge of SCL in master transmit mode</li> <li>[Clearing condition]</li> <li>Writing of data to ICDR (transmit mode) or reading of data from ICDR (receive mode)</li> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | | | 0 | ACKB | 0 | R/W | Acknowledge Bit In receive mode, sets the value of the bit to be sent at acknowledge timing here. 0: Outputs 0 at acknowledge timing. 1: Outputs 1 at acknowledge timing. | | 2. Only 0 can be written here, to clear the flag. • I<sup>2</sup>C Bus Data Register\_0 (ICDR\_0) Address: H'FFFF7E\*1 Function: ICDR is an ICDR is an 8-bit readable/writable register that is used as a transmit data register when transmitting and a receive data register when receiving. ICDR is internally divided into a shift register (ICDRS), receive buffer (ICDRR), and transmit buffer (ICDRT). ICDRS cannot be read or written by the CPU; ICDRR is read-only, and ICDRT is write-only. Data transfers among the three registers are performed automatically in coordination with changes in the bus state, and affect the states of internal flags such as TDRE and RDRF. Setting: MT\_ID Note: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. • I<sup>2</sup>C Bus Mode Register\_0 (ICMR\_0) Address: H'FFFF7F<sup>\*1</sup> | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|----------------------------------------------------------------------------| | 6 | WAIT | 0/1 | R/W | Wait Insertion Bit | | | | | | <ol> <li>Transfers data and acknowledge bits<br/>consecutively.</li> </ol> | | | | | | <ol> <li>Inserts a wait between data and<br/>acknowledge bits.</li> </ol> | Note: 1. Only accessible when the ICE bit in ICCR 0 is set to 1. ### 5.7.9 Function master\_randomread 1. Overview Master-reception processing which is called by the $I^2C$ bus interface interrupt handler. In this case, the interrupt source will be the receive-data full interrupt for each byte of received data. 2. Arguments None 3. Return value None 4. Internal registers used The following describes internal registers used in this sample task. The settings are those used in this sample task rather than the initial settings. | • I <sup>2</sup> C E | Bus Control Register_0 (ICCR_0 | ) A | Address: H'FF | FFF78 <sup>*1</sup> | |----------------------|--------------------------------|---------|---------------|-------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 6 | IEIC | 0/1 | R/W | I <sup>2</sup> C Bus Interface Interrupt Enable | | | | | | 0: Disables interrupts. | | | | | | 1: Enables interrupts. | | 5 | MST | B'10 | R/W | Master/Slave Select | | 4 | TRS | & | R/W | Transmit/Receive Select | | | | B'11 | | 10: Master receive mode | | | | | | 11: Master transmit mode | | 3 | ACKE | 0/1 | R/W | Acknowledgment Bit Judgment Select | | | | | | 0: Ignores the value of the acknowledge bit | | | | | | <ul><li>and transfers data continuously.</li><li>1: Interrupts continuous transfer when the</li></ul> | | | | | | acknowledge bit is 1. | | 2 | BBSY | 0/1 | R/W | Bus Busy | | | | | | [Setting condition] | | | | | | Detection of the start condition | | | | | | [Clearing condition] | | | | | | <ul> <li>Detection of the stop condition</li> </ul> | | 1 | IRIC | 0 | R/(W)*2 | I <sup>2</sup> C Bus Interface Interrupt Request Flag | | | | | | [Setting condition] | | | | | | <ul> <li>Generation of an interrupt</li> </ul> | | | | | | [Clearing condition] | | | | | | <ul> <li>Writing of 0 to this bit after reading it as 1</li> </ul> | | 0 | SCP | 0/1 | W | Start Condition/Stop Condition Prohibit | | | | | | 0: Writing a 0 here issues a start or stop | | | | | | condition, according to the value of the | | | | | | BBSY flag. The stop condition is issued when BBSY = 0 and SCP = 0. Start | | | | | | condition is issued at BBSY = 1, SCP = | | | | | | 0. | | | | | | 1: Reading always returns a value of 1 (the | | | | | | initial value). Writing of 1 has no effect. | Notes: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. | • I <sup>2</sup> C Bu | us Status Register_0 (ICSR_0) | Address: H'FFFF79*1 | | FF79 <sup>*1</sup> | |-----------------------|-------------------------------|---------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Setting | R/W | Function | | 5 | IRTR | Undefined | R/(W)*2 | <ul> <li>I<sup>2</sup>C Bus Interface Continuous Transmission/Reception Interrupt Request Flag [Setting condition] In I<sup>2</sup>C bus interface slave mode <ul> <li>Setting of the TDRE or RDRF flag to 1 when AASX = 1</li> </ul> In other modes <ul> <li>Setting of the TDRE or RDRF flag to 1</li> </ul> [Clearing condition]</li> <li>Writing of 0 to this bit after reading it as 1</li> <li>Clearing of the IRIC flag</li> </ul> | | 0 | ACKB | 0/1 | R/W | Acknowledge Bit In receive mode, sets the value of the bit to be sent at acknowledge timing here. O: Outputs 0 at acknowledge timing. 1: Outputs 1 at acknowledge timing. | 2. Only 0 can be written here, to clear the flag. • I<sup>2</sup>C Bus Data Register\_0 (ICDR\_0) Address: H'FFFF7E<sup>\*1</sup> Function: ICDR is an 8-bit readable/writable register that is used as a transmit data register when transmitting and a receive data register when receiving. ICDR is internally divided into a shift register (ICDRS), receive buffer (ICDRR), and transmit buffer (ICDRT). ICDRS cannot be read or written by the CPU; ICDRR is read-only, and ICDRT is write-only. Data transfers among the three registers are performed automatically in coordination with changes in the bus state, and affect the states of internal flags such as TDRE and RDRF. Setting: MT\_ID, MR\_ID, mt\_data[0] Note: 1. Only accessible when the ICE bit in ICCR 0 is set to 1. • I<sup>2</sup>C Bus Mode Register\_0 (ICMR\_0) Address: H'FFFF7F<sup>\*1</sup> | Bit | Bit Name | Setting | R/W | Function | |-----|----------|---------|-----|----------------------------------------------------------------------------| | 6 | WAIT | 0/1 | R/W | Wait Insertion Bit | | | | | | <ol> <li>Transfers data and acknowledge bits<br/>consecutively.</li> </ol> | | | | | | <ol> <li>Inserts a wait between data and<br/>acknowledge bits.</li> </ol> | Note: 1. Only accessible when the ICE bit in ICCR\_0 is set to 1. # **Website and Support** Renesas Technology Website <a href="http://www.renesas.com/">http://www.renesas.com/</a> Inquiries http://www.renesas.com/inquiry csc@renesas.com ## **Revision Record** | Desc | | | |------|--|--| | | | | | | | | | | Description | | .1011 | |------|-------------|------|----------------------| | Rev. | Date | Page | Summary | | 1.00 | Jan.31.07 | _ | First edition issued | | | | | | | | | | | | | | | | | | | | | ## Notes regarding these materials - 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document. - Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples. - 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations. - 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com) - 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document. - 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products. - 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above. - 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: - (1) artificial life support devices or systems - (2) surgical implantations - (3) healthcare intervention (e.g., excision, administration of medication, etc.) - (4) any other purposes that pose a direct threat to human life - Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications. - 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges. - 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment. - 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas. - 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries. © 2007. Renesas Technology Corp., All rights reserved.