# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# R32C/100 Series

Serial Interface Transmit/Receive Using DMAC

# 1. Abstract

This document describes how to perform serial communication using DMAC.

# 2. Introduction

The application described in this document applies to the following MCU:

• MCU: R32C/118 Group

This program can be used with other R32C/100 Series MCUs which have the same special function registers (SFRs) as the R32C/118 Group. Check the manual for any additions or modifications to functions. Careful evaluation is recommended before using this application note.

# 3. Overview

This document describes an example of using DMA to write to the transmit buffer and read from the receive buffer. No CPU instructions are used, and multiple bytes are transmitted/received through the serial interface.



## 3.1 Connections

In this document, UART0 and UART1 of the same MCU are connected outside of the MCU to perform transmit and receive operations in clock synchronous serial interface mode. Connections described in this document are shown in the figure below.





## 3.2 Operations

In this example, DMAC and UART are used to transfer 8 bytes of data (see **Figure 3.2**). Numbers in parenthesis ((1) to (5)) indicate the order of the data transfer.

- Transmitting Side
  - (1) Write the first byte of data to be transmitted to the UART0 transmit buffer register.
  - (2) Data written to the UART0 transmit buffer register is transmitted in clock synchronous serial interface mode through the TXD0 pin. When the first bit of data is transmitted, a UART0 transmit interrupt request is generated.
  - (3) When a UART0 transmit interrupt request is generated, DMA0 reads the transmit data in the internal RAM address (specified by the DMA0 source address register), and writes it to the UART0 transmit buffer register (specified by the DMA0 destination address register). At the same time, the value in the DMA0 source address register is incremented, and the value in the DMA0 terminal count register is decremented.
- Receiving Side
  - (4) When 1 byte of data is received through the RXD1 pin (in clock synchronous serial interface mode), a UART1 receive interrupt request is generated.
  - (5) When a UART1 receive interrupt request is generated, DMA1 reads the received data in the UART1 receive buffer register (specified by the DMA1 source address register), and writes it to the internal RAM address (specified by the DMA1 destination address register). At the same time, the value in the DMA1 destination address register is incremented, and the value in the DMA1 terminal count register is decremented.

Repeat steps (2) to (5) until either the DMA0 terminal count register or DMA1 terminal count register becomes 0.





# 4. Settings

This section describes the settings for serial communication using DMAC. Settings for each function are explained below. The tables below show the settings for the clock frequency, DMAC, and serial I/O, respectively.

#### Table 4.1 Clock Frequency Settings

| Clock                            | Frequency |
|----------------------------------|-----------|
| Main clock                       | 16 MHz    |
| PLL clock                        | 100 MHz   |
| Base Clock                       | 50 MHz    |
| CPU clock                        | 50 MHz    |
| Peripheral bus clock             | 25 MHz    |
| Peripheral function clock source | 25 MHz    |

#### Table 4.2DMAC Settings

| Item                        | Transmitting Side                | Receiving Side                  |
|-----------------------------|----------------------------------|---------------------------------|
| DMAC channel                | DMA0                             | DMA1                            |
| Transfer mode               | Single                           | transfer                        |
| Transfer size               | 8-                               | bit                             |
| DMA start source            | UART0 transmit interrupt request | UART1 receive interrupt request |
| Transfer source update      | Updated                          | Not updated                     |
| Transfer destination update | Not updated                      | Updated                         |
| Number of transfers         | 7                                | 8                               |

#### Table 4.3Serial I/O Settings

| Item                     | Transmitting Side                                                                             | Receiving Side                                                                         |
|--------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| UART channel             | UART0                                                                                         | UART1                                                                                  |
| Operating mode           | Clock synchronous s                                                                           | serial interface mode                                                                  |
| Transmit/Receive clock   | Internal clock                                                                                | External clock                                                                         |
| UiBRG (i = 0 to 8)       | f8 = 3.125 MHz                                                                                | _                                                                                      |
| Transmit clock frequency | 6.25 kHz                                                                                      | —                                                                                      |
| Continuous receive mode  | —                                                                                             | Enabled                                                                                |
| CTS/RTS function         | Disabled                                                                                      | Disabled                                                                               |
| CLK polarity             | Outputs transmit data<br>synchronized with the falling edge<br>or the transmit/receive clock. | Inputs received data synchronized with the rising edge of the transmit/ receive clock. |
| Bit order                | LSB first                                                                                     | LSB first                                                                              |
| Data logic switch        | Not inverted                                                                                  | Not inverted                                                                           |
| Interrupt request source | No data present in U0TB register                                                              | Data present in U1RB register                                                          |
| Port P6_1                | CLK0 output                                                                                   | _                                                                                      |
| Port P6_3                | TXD0 output                                                                                   | —                                                                                      |
| Port P6_5                | —                                                                                             | CLK1 input                                                                             |
| Port P6_6                | —                                                                                             | RXD1 input                                                                             |





Figure 4.1 Continuous Transmit Timing Diagram



Figure 4.2 Continuous Receive Timing Diagram

## 4.1 Notes on Settings

## 4.1.1 Accessing DMAC Registers

Some of the DMAC registers in the R32C/100 Series MCUs are allocated to the CPU address space. By declaring "#pragma DMAC" in the R32C/100 Series C compiler, DMAC associated registers in the CPU can be accessed by allocating them to external variables.

The statement is as follows: #pragma DMAC function name DMAC register name

However, functions to be specified must be declared before stating "#pragma DMAC".Specifiable DMAC registers and variable types are listed in the following table.

Table 4.4Specifiable DMAC Registers and Variable Types (i = 0 to 3)

| Symbol       | Register                                 | Variable Type                                                            |  |
|--------------|------------------------------------------|--------------------------------------------------------------------------|--|
| DMD0 to DMD3 | DMAi Mode Register                       |                                                                          |  |
| DCT0 to DCT3 | DMAi Terminal Count Register             | unsigned long                                                            |  |
| DCR0 to DCR3 | DMAi Terminal Count Reload Register      |                                                                          |  |
| DSA0 to DSA3 | DMAi Source Address Register             |                                                                          |  |
| DSR0 to DSR3 | DMAi Source Address Reload Register      | far pointer to an arbitrary type.<br>However, a pointer to a function is |  |
| DDA0 to DDA3 | DMAi Destination Address Register        | not possible.                                                            |  |
| DDR0 to DDR3 | DMAi Destination Address Reload Register |                                                                          |  |

• Multiple "#pragma DMAC" cannot be stated to the same DMAC register.

• Functions specified by "#pragma DMAC" cannot be specified by "&" (address operator), "( )" (function-call operator), "[ ]" (array subscript operator), or "- >" (member operator).

The following figure shows "#pragma DMAC" usage.



Figure 4.3 #pragma DMAC Usage

## 4.1.2 Transmit Block Frequency

If the UiBRG register count source is fx, and the UiBRG setting value is n, then the transmit block

frequency is  $\frac{fx}{2} \times (n+1)$ 

In this example, by setting the peripheral clock frequencies to (f1) = 25 MHz, fx(f8) = 3.125 MHz, and n = 249, the transmit clock frequency is:

 $\frac{3.125}{2}$  × (249 + 1) = 0.00625 MHz = 6.25 KHz

The following table shows the setting values for registers related to the transmit clock frequency.

| Table 4.5 | Settings Values for Transmit Clock Frequency Related Registers |
|-----------|----------------------------------------------------------------|
|-----------|----------------------------------------------------------------|

| Register | Bit          | Value              |
|----------|--------------|--------------------|
| U0MR     | CKDIR        | 0 (internal clock) |
| U0C0     | CLK1 to CLK0 | 01b (f8)           |
| U0BRG    | _            | 249                |

#### 4.1.3 Pins

Set the corresponding port direction register to select each I/O direction of ports used as pins CLK0, CLK1, TXD0, and RXD1. Each bit in the port direction register corresponds to an individual pin. The following table shows the ports used in this application note, their corresponding port direction register bits, and the setting values.

| Port | Bit in the Port Direction Register | I/O Direction | Value |
|------|------------------------------------|---------------|-------|
| P6_1 | PD6_1                              | Output        | 1     |
| P6_3 | PD6_3                              | Output        | 1     |
| P6_5 | PD6_5                              | Input         | 0     |
| P6_6 | PD6_6                              | Input         | 0     |

Furthermore, set the function select register when using the UART0 signal output as a peripheral function. The following table shows ports used as output pins, their corresponding function select registers, and the setting values.

| Table 4.6         Output Ports, Their Corresponding Function Select Registers, and Setting Values |
|---------------------------------------------------------------------------------------------------|
|---------------------------------------------------------------------------------------------------|

| Output Port | Function Select Register | Output Function | Value |
|-------------|--------------------------|-----------------|-------|
| P6_1        | P6_1S                    | CLK0 is output  | 03h   |
| P6_3        | P6_3S                    | TXD0 is output  | 03h   |



## 4.2 Transmit Settings

The following figure shows how to set serial transmit using DMAC. Refer to section **4.4** "**Detailed Settings**" for details on each item.



Figure 4.4 Serial Transmit Using DMAC





## 4.3 Continuous Receive Settings

The following figure shows how to set serial receive using DMAC. Refer to section **4.4** "**Detailed Settings**" for more details on each item.



Figure 4.5 Receiving Side of Multi UART Transmit/Receive Using DMAC



## 4.4 Detailed Settings

Detailed settings mentioned in sections **4.2** "**Transmit Settings**" and **4.3** "**Continuous Receive Settings**" are below.

| (1) Disable DMA transfer.                                                                     |                                                                                                                                                          |
|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| b31 b24 b23 b16 b15 b8 b7 b0                                                                  |                                                                                                                                                          |
|                                                                                               |                                                                                                                                                          |
| b7<br>DMA0 Mode Register (D<br>DMA1 Mode Register (D<br>DMA1 Mode Register (D<br>DMA1 to MD00 | MD0) (Transmitting Side)<br>MD1) (Receiving Side)<br>Transfer Mode Select Bit                                                                            |
|                                                                                               | 00b: DMA transfer disabled                                                                                                                               |
| L_J b7 to b6                                                                                  | Set to 0.                                                                                                                                                |
| b31 to b8                                                                                     | Set to 0.                                                                                                                                                |
| Note:                                                                                         | 1 to MD00 to 00b (DMA transfer disabled). Then set these bits to                                                                                         |
| 01b (single transfer) or 11b (repeat transfer).                                               |                                                                                                                                                          |
|                                                                                               |                                                                                                                                                          |
| (2) Select the DMA request source.                                                            |                                                                                                                                                          |
| b7 b0                                                                                         |                                                                                                                                                          |
|                                                                                               | elect Register (DM0SL) (Transmitting Side)                                                                                                               |
| DSEL4 to DSEL0                                                                                | DMA Request Source Select Bit<br>01110b: UART0 transmit interrupt request                                                                                |
| L_J_L b7 to b5                                                                                | Set to 0.                                                                                                                                                |
| <sup>b7</sup> DMA1 Request Source Se                                                          | lect Register (DM1SL) (Receiving Side)                                                                                                                   |
| DSEL4 to DSEL0                                                                                | DMA Request Source Select Bit<br>10001b: UART1 receive interrupt request                                                                                 |
| b7 to b5                                                                                      | Set to 0.                                                                                                                                                |
| DMA1 Request Source Se                                                                        | elect Register 2 (DM0SL2) (Transmitting Side)<br>elect Register 2 (DM1SL2) (Receiving Side)<br>DMA Request Source Select Bit<br>00000b: Software trigger |
| DSR                                                                                           | Software DMA Transfer Request Bit<br>When a software trigger is selected, a DMA transfer request<br>is generated by setting this bit to 1                |
| b7 to b6                                                                                      | Set to 0.                                                                                                                                                |
|                                                                                               |                                                                                                                                                          |

Continued on next page



| (3) Set number of DMA transfers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b31 b24 b23 b0 DMA0 Terminal Count Register (DCT0) (Trenomitting Side)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Dist         Dist <thdis< th="">         Dist         <thdist< th="">         Di</thdist<></thdis<> |
| L Set number of transfers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| LSet to 00h.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Note:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1. After setting the DCT register to 000000h, even if a DMA transfer is requested, data is not transferred.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| (4) Set DMA transfer source address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DMA0 Source Address Register (DSA0) (Transmitting Side)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DMA1 Source Address Register (DSA1) (Receiving Side)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Set a source address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| (5) Set DMA transfer destination address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| DMA0 Destination Address Register (DDA0) (Transmitting Side)<br>DMA1 Destination Address Register (DDA1) (Receiving Side)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| L Set a destination address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| (6) Insert a dummy cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| After setting the DM0SL register (transmitting side) or DM1SL register (receiving side), wait six clocks of BCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| before enabling DMA transfer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| (7) Select the DMA transfer complete interrupt request level.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| http://www.interrupt Control Register (DM0IC) (Transmitting Side)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Interrupt Control Register (DMIC) (Receiving Side)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Interrupt Request Level Select Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 111b: Level 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Interrupt Request Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0: Interrupt not requested<br>1: Interrupt requested                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| L_J_L_I b7 to b4 Set to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Note:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1. Set this bit to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Continued on next page                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |





Continued on next page









Continued on next page





Continued on next page





Transmission starts after writing the first byte of continuous transmit data to the U0TB register. Thereafter, data is continuously transmitted to the U0TB register via DMA0.

(19) Start reception.

Reception starts after reading the U1RB register.

# 5. Sample Program

A sample program can be downloaded from the Renesas Technology website.

## 5.1 Explanation

In the sample program, the transmitting side uses UART0 in clock synchronous serial interface mode to perform seriaol communication, with DMA0 to write transmit data (except the first byte of data) to the transmit buffer register.

The receiving side uses UART1 in clock synchronous serial interface mode, with DMA1 to read received data from the receive buffer register.

Both DMA0 and DMA1 operate in single transfer mode. When all data is transferred, a DMA transfer complete interrupt is generated.

The following table shows the content of the DMAC channel transfer complete interrupt process.

#### Table 5.1 DMAC Channel Transfer Complete Interrupt Process

| DMAC Channel | DMA Transfer Complete Interrupt Process |
|--------------|-----------------------------------------|
| DMAC0        | Set the P0_0 bit to 1.                  |
| DMAC1        | Set the P0_1 bit to 1.                  |



#### 5.2 **Program Flow**

The sample program is comprised of a main function, DMAC and a UART transmit initialization function, DMAC and a UART receive initialization function, and a transfer complete interrupt function for each DMAC channel.

The following pages contain flowcharts regarding the above program flow. Numbers in parenthesis ((1) to (20)) correspond to program flow numbers.



Figure 5.1 Main Function Flowchart



Figure 5.2 DMAC and UART Transmit Initialization Function

ENESAS



Figure 5.3 DMAC and UART Receive Initialization Function





Figure 5.4 DMA0 Transfer Complete Interrupt Function



Figure 5.5 DMA1 Transfer Complete Interrupt Function



# 6. Reference Documents

#### Hardware Manual

R32C/118 Group Hardware Manual Rev.1.00

The latest version can be downloaded from the Renesas Technology website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Technology website.

C Compiler Manual R32C/100 Series C Compiler Package Ver. 1.02 Compiler User's Manual Rev. 1.00 The latest version can be downloaded from the Renesas Technology website.



# Website and Support

Renesas Technology Website http://www.renesas.com/

Inquiries http:/www.renesas.com/inquiry csc@renesas.com

| <b>REVISION HISTORY</b> | Serial Interface Transmit/Receive using DMAC |
|-------------------------|----------------------------------------------|

| Rev. | Date          | Description |                 |  |
|------|---------------|-------------|-----------------|--|
|      |               | Page        | Summary         |  |
| 1.00 | Mar. 12, 2010 |             | Initial release |  |

#### Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
   You should not use the products or the technology described in this document for the purpose of military
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2010. Renesas Technology Corp., All rights reserved.