

# **RX210**

CGC Module Using Firmware Integration Technology

### Introduction

This module allows the user to configure any of the available clocks (HOCO, LOCO, Main Clock, PLL, Sub-Oscillator) as the system clock source, configure the internal clocks (ICLK, PCLK etc), configure the BCLK Clock Out feature and the Oscillation Stop Detection feature.

### **Target Device**

The following is a list of devices that are currently supported by this API:

• RX210

**APPLICATION NOTE** 



### Contents

| 1.   | Overview                                               | 3 |
|------|--------------------------------------------------------|---|
| 1.1  | Using the FIT CGC module                               | 3 |
| 1.2  | API Overview                                           | 3 |
|      |                                                        |   |
| 2.   | API Information                                        |   |
| 2.1  | Hardware Requirements                                  | 1 |
| 2.2  | Hardware Resource Requirements                         | 1 |
| 2.3  | Software Requirements                                  | 1 |
| 2.4  | Limitations                                            | 1 |
| 2.5  | Supported Toolchains                                   | 1 |
| 2.6  | Header Files                                           | 1 |
| 2.7  | Integer Types                                          | 1 |
| 2.8  | Configuration Overview                                 | 5 |
| 2.9  | API Data Structures                                    | 5 |
| 2.10 | Return Values                                          | 3 |
| 2.11 | Adding Middleware to Your Project                      | 3 |
|      |                                                        |   |
| 3.   | API Functions                                          | 3 |
| 3.1  | Summary                                                | 3 |
| 3.2  | R_CGC_Open()                                           | ) |
| 3.3  | R_CGC_ClockStart()10                                   | ) |
| 3.4  | R_CGC_ClockStop()12                                    | 2 |
| 3.5  | R_CGC_SystemClockSet()                                 | 3 |
| 3.6  | R_CGC_SystemClockRead()15                              | 5 |
| 3.7  | R_CGC_ClockHzGet()                                     | 3 |
| 3.8  | R_CGC_ClockCheck()                                     | 7 |
| 3.9  | R_CGC_Control()18                                      | 3 |
| 3.10 | R_CGC_OscStopDetect()                                  | ) |
| 3.11 | R_CGC_OscStopStatusClear()21                           | l |
| 3.12 | R_CGC_GetVersion()                                     | 2 |
|      |                                                        |   |
| Web  | site and Support                                       | 3 |
| Do:/ | sion Record                                            | 1 |
| Revi |                                                        | ŀ |
| Gen  | eral Precautions in the Handling of MPU/MCU Products25 | 5 |



# 1. Overview

This software provides a simple interface to the RX CGC (Clock Generator Circuit) module. The CGC module on the RX210 includes a High Speed On-Chip-Oscillator (HOCO) configurable for 32,36.864,40 or 50 MHz, a Low Speed On-Chip-Oscillator (LOCO) running at 125 KHz, supports an external oscillator input (Main Osc) up to a maximum of 20 MHz, a PLL circuit (50-100MHz) and a 32 KHz SubClock. The API allows the user to configure each of these clock sources including turning them on and off, configuring operating parameters where supported and setting them as the system clock.

The RX210 also has four internal clock domains with independent divisors for each. These are :

- a. ICLK, which is the core clock (max 50 MHz).
- b. PCLKB, which is the peripheral clock (max 32 MHz)
- c. PCLKD, which is the clock source for the S12AD (max 50 MHz)
- d. FCLK which is the clock source for the Flash memory (max 32 MHz)
- e. BCLK which is the external bus clock (max 25 MHz)

The CGC module also supports configuration of these divisors.

### 1.1 Using the FIT CGC module

The primary function of the CGC module is to allow configuration and modification of the clocks at runtime. The ability to modify clock frequencies, turn off clocks and change divisors at runtime is important when trying to maximize MCU performance while minimizing current draw.

For details on adding and configuring the module for your project, refer to the section on Adding Middleware to Your Project.

### 1.2 API Overview

The following functions are included in this API:

| Function                   | Description                                                                                                                                                                                                                                                                                    |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R_CGC_ClockStart()         | This function starts the specified clock. In case of the PLL, an extra argument that configures the divider and multiplier is used.                                                                                                                                                            |
| R_CGC_ClockStop()          | This function stops the specified clock. If the specified clock is currently used as the system clock, the function returns an error.                                                                                                                                                          |
| R_CGC_SystemClockSet()     | This function sets the specified clock as the system clock and configures the dividers<br>for all the internal clocks based on the arguments passed. If the specified clock source<br>is inactive or if the divider combination violates the hardware specifications, an error<br>is returned. |
| R_CGC_ClockHzGet()         | This function returns the specified internal clock source frequency (ICLK, PCLK etc) in Hz.                                                                                                                                                                                                    |
| R_CGC_ClockCheck()         | This function check if the specified clock is active and if so, checks for stability.                                                                                                                                                                                                          |
| R_CGC_OscStopDetect()      | This function configures the oscillation stop detection function and assigns a callback to the Non-maskable interrupt event.                                                                                                                                                                   |
| R_CGC_OscStopStatusClear() | This function clears the Oscillation Stop Detection Status register.                                                                                                                                                                                                                           |
| R_CGC_Control ()           | This function allows command specific control and configuration of the CLKOUT clock as well as the RX113 specific LCD and USB clocks.                                                                                                                                                          |



## 2. API Information

This Middleware API follows the Renesas API naming standards.

### 2.1 Hardware Requirements

This middleware requires an RX210 MCU.

### 2.2 Hardware Resource Requirements

This driver does not require any resources other than the CGC module.

### 2.3 Software Requirements

This middleware is dependent upon the following software:

• FIT compliant BSP module r\_bsp (v 2.30 or newer)

### 2.4 Limitations

This driver does not support ELC linking

### 2.5 Supported Toolchains

This middleware is tested and working with the following toolchains:

• Renesas RX Toolchain v1.02

### 2.6 Header Files

All API calls and their supporting interface definitions are located in  $r_cgc_rx210_if.h.$  Compile time configurable options are located in  $r_cgc_rx210_config.h.$  Both of these files should be included by the User's application.

### 2.7 Integer Types

This project uses ANSI C99 "Exact width integer types" in order to make the code clearer and more portable. These types are defined in *stdint.h*.



### 2.8 Configuration Overview

All configurable options that can be set at build time are located in the file "r\_cgc\_rx210\_config.h". A summary of these settings are provided in the following table:

| Configuration options in <i>r_cgc_rx210_config.h</i> |   |                                                                                                                                                                                                                                                                  |
|------------------------------------------------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| #define CGC_CFG_PARAM_CHECKING_ENABLE                | 1 | This compile time option will remove any code that<br>checks for valid arguments supplied to functions.                                                                                                                                                          |
| #define CGC_CFG_OSC_STOP_DET_USED                    | 1 | This compile time function, when enabled, will<br>implement Oscillation stop detection. When disabled,<br>the respective code is not included and therefore not<br>compiled.                                                                                     |
| <pre>#define CGC_CFG_MAIN_CLOCK_OSC_SOURCE</pre>     | 0 | This define is used to indicate if a resonator (set to 0) or external oscillator input (set to 1) is used                                                                                                                                                        |
| #define CGC_CFG_RESONATOR_TYPE                       |   | This define is used to specify the type of resonator<br>used : lead type or non-lead type ceramic resonator                                                                                                                                                      |
| #define CGC_CFG_MAIN_OSC_WAIT                        |   | This define is used to set the wait time to be used<br>with the main clock oscillator. This should be set at a<br>minimum to the wait time specified by the oscillator<br>manufacturer. If an external oscillator input is used,<br>this delay will be set to 0. |
| #define CGC_CFG_PLL_WAIT                             |   | This define is used to configure the PLL stabilization<br>wait time. Refer to the hardware manual for<br>appropriate values.                                                                                                                                     |
| #define CGC_CFG_HOCO_FREQUENCY                       |   | This define is used to set the frequency of the HOCO.<br>The RX210 HOCO can be set to 32, 36.864, 40 and 50 MHz                                                                                                                                                  |
| #define CGC_CFG_SUBCLOCK_DRIVE                       |   | This define is used to set the drive capacity of the subclock. Configure this according to the characteristics of the subclock.                                                                                                                                  |

### 2.9 API Data Structures

This section details the data structures that are used with the middleware's API functions.

```
struct _cgc_system_clock_config{
    cgc_system_clock_dividers_t pclkd_div;
    cgc_system_clock_dividers_t pclkb_div;
    cgc_system_clock_dividers_t bclk_div;
    cgc_system_clock_dividers_t iclk_div;
    cgc_system_clock_dividers_t fclk_div;
}cgc_system_clock_config_t;
```

```
struct _cgc_clock_config{
    cgc_pll_divider_t divider;
    cgc_pll_multiplier_t multiplier;
}cgc_clock_config_t;
```

### 2.9.1 Special Data Types

To provide strong type checking and reduce errors, many parameters used in API functions require arguments to be passed using the provided type definitions. Allowable values are defined in the public interface file  $r_cgc_rx210_if.h$  and  $r_cgc_rx210_h$ 

### 2.10 Return Values

function declarations. typedef enum \_cgc\_err // CGC API error codes {  $CGC\_SUCCESS = 0$ , // inactive clock specified as system clock CGC\_ERR\_CLOCK\_INACTIVE, CGC\_ERR\_CLOCK\_ACTIVE, // active clock source cannot be modified without // stopping first. // Clock has stabilized after its been turned CGC ERR STABILIZED, on/off CGC ERR NOT STABILIZED, // clock has not stabilized after its been turned // on/off CGC\_ERR\_MAIN\_OSC\_INACTIVE, // PLL initialization attempted when main osc is // turned off CGC\_ERR\_NULL\_PTR, // Null pointer passed as argument CGC\_ERR\_OSC\_STOP\_DET\_ENABLED, // Illegal attempt to stop LOCO when Oscillation // stop is enabled CGC ERR OSC STOP DETECTED, // The Oscillation stop detection status flag is set CGC\_ERR\_OSC\_STOP\_CLOCK\_ACTIVE,// Attempt to clear Oscillation Stop Detect Status // with PLL/MAIN\_OSC active CGC\_ERR\_BCLK\_EXCEEDED, // Output on BCLK pin exceeds maximum supported limit CGC\_ERR\_ILL\_PLL\_MODE, // PLL used in Low Speed 1,2 mode CGC\_ERR\_PLL\_EXCEEDED, // Output of PLL divider or multiplier is outside // allowable range CGC\_ERR\_NOT\_OPEN, // CGC function called before calling R\_CGC\_Open() } cgc\_err\_t;

This shows the different values API functions can return. This enum is found in r cgc rx210 if.h along with the API

### 2.11 Adding Middleware to Your Project

The driver must be added to an existing e2Studio project. It is best to use the e2Studio FIT plugin to add the driver to your project as that will automatically update the include file paths for you. Alternatively, the driver can be imported from the archive that accompanies this application note and manually added by following these steps:

- 1. This application note is distributed with a zip file package that includes the FIT RX210 CGC support module in its own folder r\_cgc\_rx210.
- 2. Unzip the package into the location of your choice.
- 3. In a file browser window, browse to the directory where you unzipped the distribution package and locate the r\_cgc\_rx210 folder.
- 4. Open your e2Studio workspace.
- 5. In the e2Studio project explorer window, select the project that you want to add the CGC module to.
- 6. Drag and drop the r\_cgc\_rx210 folder from the browser window (or copy/paste) into your e2Studio project at the top level of the project.
- 7. Update the source search/include paths for your project by adding the paths to the module files:
  - a. Navigate to the "Add directory path" control:
    - i. 'project name'->properties->C/C++ Build->Settings->Compiler->Source -Add (green + icon)

RENESAS

- b. Add the following paths:
  - i. "\${workspace\_loc:/\${ProjName}/r\_cgc\_rx210}"\
  - ii. "\${workspace\_loc:/\${ProjName}/r\_cgc\_rx210/src}"

Whether you used the plug-in or manually added the package to your project, it is necessary to configure the driver for your application.

- 8. Locate the r\_cgc\_rx210\_config\_reference.h file in the r\_cgc\_rx210/ref/ source folder in your project and copy it to your project's r\_config folder.
- 9. Change the name of the copy in the r\_config folder to r\_cgc\_rx210\_config.h.
- 10. Make the required configuration settings by editing the copied r\_cgc\_rx210\_config.h file. See Configuration Overview.

The CGC module uses the r\_bsp package for certain MCU information. The r\_bsp package is easily configured through the platform.h header file which is located in the r\_bsp folder. To configure the r\_bsp package, open up platform.h and uncomment the #include for the board you are using. For example, to run the project on a RSKRX210 board, the user would uncomment the #include for './board/rskrx210/r\_bsp.h' macro and make sure all other board #includes are commented out.



# **3. API Functions**

### 3.1 Summary

The following functions are included in this module:

| Function                   | Description                                                                                                                                                                                                                                                                                    |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R_CGC_ClockStart()         | This function starts the specified clock. In case of the PLL, an extra argument that configures the divider and multiplier is used.                                                                                                                                                            |
| R_CGC_ClockStop()          | This function stops the specified clock. If the specified clock is currently used as the system clock, the function returns an error.                                                                                                                                                          |
| R_CGC_SystemClockSet()     | This function sets the specified clock as the system clock and configures the dividers<br>for all the internal clocks based on the arguments passed. If the specified clock source<br>is inactive or if the divider combination violates the hardware specifications, an error<br>is returned. |
| R_CGC_ClockHzGet()         | This function returns the specified internal clock source frequency (ICLK, PCLK etc) in Hz.                                                                                                                                                                                                    |
| R_CGC_ClockCheck()         | This function check if the specified clock is active and if so, checks for stability.                                                                                                                                                                                                          |
| R_CGC_OscStopDetect()      | This function configures the oscillation stop detection function and assigns a callback to the Non-maskable interrupt event.                                                                                                                                                                   |
| R_CGC_OscStopStatusClear() | This function clears the Oscillation Stop Detection Status register.                                                                                                                                                                                                                           |
| R_CGC_Control ()           | This function allows command specific control and configuration of the BCLK output.                                                                                                                                                                                                            |



### 3.2 R\_CGC\_Open()

This function performs initialization of certain clock registers that need to be set once after reset. Most of these configurations are dependent on external characteristics like crystal frequency, drive capacity and stabilization time and so are configurable by the user at compile time. This function must be executed once at startup. No other CGC functions are available until this function has been called.

### Format

cgc\_err\_t R\_CGC\_Open(void)

#### **Parameters**

none

### **Return Values**

CGC\_SUCCESS:

Successful; registers initialized

### **Properties**

Prototyped in file "r\_cgc\_rx210\_if.h"

### Description

This function performs initialization of certain clock registers that need to be set once after reset. Most of these configurations are dependent on external characteristics like crystal frequency, drive capacity and stabilization time and so are configurable by the user at compile time.

The function configures the following aspects of the clock generation module:

- HOCO stabilization time
- SubClock drive capacity
- Main Clock stabilization time
- Main Clock drive capacity

The Main Clock drive capacity is configured based on the frequency of the external crystal which is defined by *BSP\_CFG\_XTAL\_HZ*.

The HOCO stabilization time is configured by setting the *CGC\_CFG\_HOCO\_WAIT* definition. The SubClock drive capacity is configured by the *CGC\_CFG\_SUBCLOCK\_DRIVE* definition and the Main Clock stabilization time is configured by the *CGC\_CFG\_MAIN\_OSC\_WAIT* definition.

This function **must** be executed before any of the CGC functions are called and before the clock source or dividers are changed out of reset.

### Reentrant

Function is re-entrant.

Example
cgc\_err\_t err;
err = R\_CGC\_Open();

### **Special Notes:**

This function uses a software delay (~153 usec) for proper initialization of the SubClock registers.



### 3.3 R\_CGC\_ClockStart()

This function starts the specified clock source. The clock sources supported by this function on the RX210 are LOCO, HOCO, SubClock, Main Oscillator, and the PLL.

### Format

cgc\_err\_t R\_CGC\_ClockStart(cgc\_clock\_t clock\_source,

cgc\_clock\_config\_t\* p\_clock\_config)

### Parameters

 $clock\_source$ 

Clock source to start (see enumeration below)

p\_clock\_config

Pointer to configuration structure (see below) of type cgc\_clock\_config\_t

The following enum, used as the first argument for this function (and others functions in the CGC module), lists the supported clock sources on the RX210.

typedef enum \_cgc\_clocks // Available system clock sources

```
CGC\_LOCO = 0x00,

CGC\_HOCO = 0x01,

CGC\_MAIN\_OSC = 0x02,

CGC\_SUBCLOCK = 0x03,

CGC\_PLL = 0x04

cgc\_clocks\_t;
```

The configuration for clock sources that have divider and multipliers (only the PLL for the RX210) are configured via the second argument. This argument is a pointer to a structure of type cgc\_clock\_config\_t is shown below. Since this argument is only required when configuring the PLL, it can be a NULL pointer when starting other clock sources like the LOCO, HOCO and the SubClock which do not have any configuration options. typedef struct \_cgc\_clock\_config

```
{
    cgc_pll_divider_t divider; // specify clock divider
    cgc_pll_multiplier_t multiplier; // specify clock multiplier
}
```

The divider and multiplier fields have to be populated with entries from the cgc\_pll\_divider\_t and cgc\_pll\_multiplier\_t enums which are shown below.

```
typedef enum _cgc_pll_divider
{
    CGC_PLL_DIV_1 = 0x00,
    CGC_PLL_DIV_2 = 0x01,
    CGC_PLL_DIV_4 = 0x02
}cgc_pll_divider_t;
typedef enum _cgc_pll_multiplier{
    CGC_PLL_MUL_8 = 0x07,
    CGC_PLL_MUL_10 = 0x09,
    CGC_PLL_MUL_12 = 0x0B,
    CGC_PLL_MUL_16 = 0x0F,
    CGC_PLL_MUL_20 = 0x13,
    CGC_PLL_MUL_24 = 0x17,
    CGC_PLL_MUL_25 = 0x18,
    logge pll_multiplier t;
```



### **Return Values**

| CGC_SUCCESS:               | Successful; clock started                                              |
|----------------------------|------------------------------------------------------------------------|
| CGC_ERR_NOT_STABILIZED:    | The clock source is not stabilized after being turned off              |
| CGC_ERR_CLOCK_ACTIVE:      | The clock source is already oscillating                                |
| CGC_ERR_MAIN_OCO_INACTIVE: | PLL Initialization attempted with Main OCO turned off                  |
| CGC_ERR_ILL_PLL_MODE:      | Attempt to start PLL in Low Speed 1 or 2 mode.                         |
| CGC_ERR_PLL_EXCEEDED:      | <i>Output of PLL divider or multiplier is outside allowable range.</i> |
| CGC_ERR_ILL_PARAM:         | One of the parameters is invalid                                       |
| CGC_ERR_NULL_PTR:          | pClock_config pointer is NULL                                          |
| CGC_ERR_NOT_OPEN:          | <i>R_CGC_Open()</i> has not yet been called.                           |
|                            |                                                                        |

### **Properties**

Prototyped in file "r\_cgc\_rx210\_if.h"

### Description

This is a blocking call that initializes the specified clock source. This function uses a software delay to wait until the specified clock source has stabilized. The function first checks to see if the specified clock source is already active and returns CGC\_ERR\_CLOCK\_ACTIVE. The function returns with CGC\_SUCCESS after the clock is turned on. When using this function make sure that a duration of at least 5 clock cycles of the clock being restarted have elapsed before the R\_CGC\_Clock\_Start() function is called.

### Reentrant

Function is re-entrant.

### Example

cgc\_clock\_config\_t clock\_config;

cgc\_err\_t err;

err = R\_CGC\_ClockStart(CGC\_HOCO, NULL); //second argument can be NULL for HOCO
err = R\_CGC\_ClockStart(CGC\_LOCO, NULL); //second argument can be NULL for LOCO
err = R\_CGC\_ClockStart(CGC\_MAIN\_OSC, NULL); //second argument can be NULL for
MAIN\_OSC

err = R\_CGC\_ClockStart(CGC\_SUBCLOCK, NULL); //second argument can be NULL for SUBCLOCK

clock\_config.divider = CGC\_PLL\_DIV\_4;

clock\_config.multiplier = CGC\_PLL\_MUL\_10;

err = R\_CGC\_ClockStart(CGC\_LOCO, clock\_config);//second argument can't be NULL for PLL

### **Special Notes:**

The PLL cannot be turned ON if the main oscillator is not active. The function will return

*CGC\_ERR\_MAIN\_OCO\_INACTIVE* in this case. The PLL also requires that the output of the divider should be between 4-12 MHz and that of the multiplier be between 50 and 100 MHz. Violation of these conditions or passing undefined arguments will return *CGC\_ERR\_ILL\_PARAM*.



### 3.4 R\_CGC\_ClockStop()

This function turns off the specified clock source.

### Format

cgc\_err\_t R\_CGC\_ClockStop(cgc\_clocks\_t clock\_source)

### Parameters

*Clock\_source* The clock source to be stopped. This is of type cgc\_clocks\_t which was expanded in R\_CGC\_ClockStart().

### **Return Values**

CGC\_SUCCESS:Successful; clock stoppedCGC\_ERR\_CLOCK\_ACTIVE:The clock source is currently used as the system clock and cannot be stopped.CGC\_ERR\_NOT\_STABILIZED:Clock cannot be stopped if it has not stabilized after being turned onCGC\_ERR\_NOT\_OPEN:R\_CGC\_Open() has not yet been called.CGC\_ERR\_OSC\_DET\_ENABLED:LOCO cannot be stopped if oscillation stop detection is enabledCGC\_ERR\_ILL\_PARAM:One of the parameters is invalid

### **Properties**

Prototyped in file "r\_cgc\_rx210\_if.h"

### Description

This is a non blocking function that turns off the specified clock source. The stabilization state for the HOCO, Main OCO and PLL are checked by reading the state of the software overflow flags. Any clock source that is used as the current system clock cannot be turned off. The main OCO cannot be turned off if the PLL is the current system clock. Attempting to stop the clock under either of these two conditions will return a CGC\_ERR\_CLOCK\_ACTIVE error.

### Reentrant

Function is re-entrant.

### Example

cgc\_err\_t err; err = R\_CGC\_ClockStop(CGC\_HOCO);

### **Special Notes:**

When the PLL and HOCO are stopped, the power supply to those clocks are stopped as well.

There is a finite stabilization time after a clock is turned ON. Only after this time has elapsed can the clock be turned off. This time is normally duration of about 5 clock cycles. After the clock is stopped it must not be restarted until this duration has elapsed

The LOCO cannot be stopped if the Oscillation Stop Detection function is enabled. Attempting to top the LOCO by calling this function with the Oscillation Stop Detection function enabled will return CGC\_ERR\_OSC\_DET\_ENABLED.



### 3.5 R\_CGC\_SystemClockSet()

This function sets the specified clock source as the system clock and configures the internal clock dividers.

#### Format

cgc\_err\_t R\_CGC\_SystemClockSet(cgc\_clocks\_t clock\_source

cgc\_system\_clock\_config\_t\* p\_clock\_config)

### Parameters

clock\_source

The clock source to be used as the system clock. This is of type cgc\_clocks\_t which was expanded in

### R\_CGC\_ClockStart().

p\_clock\_config

This is a pointer to a structure of type cgc\_system\_clock\_config\_t (see below) which specifies the dividers to be used for the internal clocks ICLK, PCLKB, PCLKD, BCLK and FCLK. typedef struct \_cgc\_system\_clock\_config

```
typedei struct
{
```

```
cgc_system_clock_dividers_t pclkd;
cgc_system_clock_dividers_t pclkb;
cgc_system_clock_dividers_t t bclk;
cgc_system_clock_dividers_t t iclk;
cgc_system_clock_dividers_t fclk;
}cgc_system_clock_config_t;
```

The dividers to be used for each internal clock are defined in the enum cgc\_system\_clock\_dividers\_t (see below). typedef enum \_cgc\_system\_clock\_dividers{

CGC\_SYS\_CLOCK\_DIV\_1 = 0x00, CGC\_SYS\_CLOCK\_DIV\_2 = 0x01, CGC\_SYS\_CLOCK\_DIV\_4 = 0x02, CGC\_SYS\_CLOCK\_DIV\_8 = 0x03, CGC\_SYS\_CLOCK\_DIV\_16 = 0x04, CGC\_SYS\_CLOCK\_DIV\_32 = 0x05, CGC\_SYS\_CLOCK\_DIV\_64 = 0x06 }cgc\_system\_clock\_dividers\_t

### **Return Values**

CGC\_SUCCESS: CGC\_ERR\_NOT\_STABILIZED: CGC\_ERR\_NOT\_OPEN: CGC\_ERR\_CLOCK\_INACTIVE: CGC\_ERR\_ILL\_PARAM: CGC\_ERR\_NULL\_PTR: Successful; system clock and dividers successfully configured. The clock source is not stabilized after being turned on R\_CGC\_Open() has not yet been called. Illegal attempt to set an inactive clock as the clock source One of the parameters is invalid, ICLK is not the fastest clock pClock\_config pointer is NULL

### **Properties**

Prototyped in file "r\_cgc\_rx210\_if.h"

### Description

This function sets the specified clock as the system clock and configures the dividers for the internal clocks based on the passed parameters. The argument is checked to make sure that ICLK will be the highest clock frequency.

### Reentrant

Function is re-entrant

#### Example

```
cgc_err_t err;
cgc_system_clock_config_t clock;
```

```
clock.pclkb_div = CGC_SYS_CLOCK_DIV_4;
clock.pclkd_div = CGC_SYS_CLOCK_DIV_4;
clock.bclk_div = CGC_SYS_CLOCK_DIV_4;
clock.iclk_div = CGC_SYS_CLOCK_DIV_1;
```

clock.fclk\_div = CGC\_SYS\_CLOCK\_DIV\_2;

#### err = R\_CGC\_SystemClockSet(CGC\_HOCO, &clock);

#### **Special Notes:**

This function does not check to see if setting a clock divider violates the limits of the current operating mode. For example if the current operating mode is Low Speed 1 mode which only allows for a maximum 8 MHz frequency for ICLK, PCLKB and D, and FCLK, using this function to set those clocks above 8 MHz should not be done without first modifying the operating mode to High Speed mode. The API to modify the operating mode is provided in the R\_LPC\_RX module.

This function also does not check to see if the BCLK divider exceeds the maximum output on the BCLK pin. For proper frequency limits depending on the current operating mode and Vcc, refer to table 11.4 (Relationship between the Operating Power Control Modes and the Operating Frequency and Voltage Ranges) in the RX210 hardware manual. The function also checks for invalid clock division ratios and returns an error if an illegal ratio is selected. If the selected clock source is valid and active, but not stabilized, then the function will return CGC\_ERR\_NOT\_STABILIZED.



### 3.6 R\_CGC\_SystemClockRead()

This function returns the current system clock source and the value of the internal clock dividers.

#### Format

cgc\_err\_t R\_CGC\_SystemClockRead(cgc\_clocks\_t\* clock\_source

cgc\_system\_clock\_config\_t\* p\_clock\_config)

### Parameters

clock\_source

The clock source that is currently used as the system clock. This is a pointer of type  $cgc_clocks_t$  which was expanded in R\_CGC\_ClockStart().

#### p\_clock\_config

This is a pointer to a structure of type cgc\_system\_clock\_config\_t which this function populates with the current state of the dividers used for the internal clocks ICLK, PCLKB, PCLKB, PCLKD, BCLK and FCLK.

### **Return Values**

CGC\_SUCCESS: CGC\_ERR\_NOT\_OPEN: Successful; current system clock and dividers successfully read. *R\_CGC\_Open()* has not yet been called.

### **Properties**

Prototyped in file "r\_cgc\_rx210\_if.h"

### Description

This function returns the current system clock and the dividers for the internal clocks.

### Reentrant

Function is not re-entrant.

### Example

cgc\_err\_t err; cgc\_system\_clock\_config\_t clock; cgc\_clocks\_t clock\_source;

err = R\_CGC\_SystemClockRead(&clock\_source, &clock);

### **Special Notes:**



### 3.7 R\_CGC\_ClockHzGet()

This function returns the frequency of the selected internal clock in Hz.

### Format

uint32\_t R\_CGC\_ClockHzGet(cgc\_system\_clocks\_t clock)

### Parameters

clock

Specify the internal clock source. This argument is of type cgc\_system\_clocks\_t which is listed below: typedef enum \_cgc\_system\_clocks{

CGC\_PCLKD, CGC\_PCLKB, CGC\_BCLK, CGC\_ICLK, CGC\_FCLK }cgc\_system\_clocks\_t;

### **Return Values**

Uint32\_t: CGC\_ERR\_ILL\_PARAM: CGC\_ERR\_NOT\_OPEN: clock frequency in Hz One of the parameters specifies an invalid clock R\_CGC\_Open() has not yet been called.

### Properties

Prototyped in file "r\_cgc\_rx210\_if.h"

### Description

Returns the clock frequency of the specified internal clock

#### Reentrant

Function is re-entrant.

### Example

uint32\_t pclkb\_freq; pclkb\_freq = R\_CGC\_ClockHzGet(*CGC\_PCLKB*);

### **Special Notes:**

This function calculates the clock frequency of the requested clock at runtime by reading the clock registers so that even if any automatic system clock modifications made without the knowledge of the CGC module (by an oscillation stop detect event for example) will be reflected in the return value.



### 3.8 R\_CGC\_ClockCheck()

This function checks to see if a particular clock source is stabilized and returns an appropriate status.

#### Format

cgc\_err\_t R\_CGC\_ClockCheck(cgc\_clocks\_t clock\_source)

### **Parameters**

*Clock\_source* Specify clock source to check stabilization status.

### **Return Values**

CGC\_ERR\_STABILIZED: CGC\_ERR\_NOT\_STABILIZED: CGC\_ERR\_CLOCK\_INACTIVE: CGC\_ERR\_ILL\_PARAM: CGC\_ERR\_NOT\_OPEN:

The clock source has stabilized The clock source has not stabilized after being turned on The clock source is not turned on Stabilization check is not supported for this clock source  $R\_CGC\_Open()$  has not yet been called.

### **Properties**

Prototyped in file "r\_cgc\_rx210\_if.h"

### Description

This function will check the specified clock for stabilization by looking at the state of the software overflow flag. This function will return CGC\_ERR\_CLOCK\_INACTIVE if the clock is not active and CGC\_ERR\_ILL\_PARAM for illegal arguments.

### Reentrant

Function is re-entrant.

#### Example

cgc\_err\_t err; err = R\_CGC\_ClockCheck (CGC\_HOCO);

### **Special Notes:**



### 3.9 R\_CGC\_Control()

This function allows the configuration and control of the RX210 BCLK output.

#### Format

cgc\_err\_t R\_CGC\_Control(cgc\_cmd\_t const cmd, void \*p\_cfg)

#### Parameters

cmd

Command to run (see enumeration below)

p\_cfg

Pointer to sometimes optional configuration structure (see below). FIT\_NO\_PTR/NULL for enable/disable commands.

typedef enum e\_cgc\_cmd

{
 CGC\_CMD\_BCLK\_CONFIGURE, // configure BCLK divider
 CGC\_CMD\_BCLK\_ENABLE, // enable BCLK
 CGC\_CMD\_BCLK\_DISABLE, // disable BCLK
} cgc\_cmd\_t;

p\_cfg points to a pointer to a cgc\_bclk\_settings\_t structure when paired with a CGC\_CMD\_BCLK\_CONFIGURE command.

ENABLE/DISABLE commands do not require a p\_cfg paramter and FIT\_NO\_PTR/NULL may be provided.

The enums and typedefs for the RX210 are shown below:

typedef enum \_cgc\_bclk\_dividers{
 CGC\_BCLK\_DIV\_1 = 0x00,
 CGC\_BCLK\_DIV\_2 = 0x01
}cgc\_bclk\_dividers\_t;

typedef struct \_cgc\_bclk\_settings{
 cgc\_bclk\_dividers\_t divider;
 bool enable;
}cgc\_bclk\_settings\_t;

typedef struct \_cgc\_config\_t{
 cgc\_bclk\_settings\_t bclk;
}cgc\_config\_t;

### **Return Values**

CGC\_SUCCESS: CGC\_ERR\_ILL\_PARAM: CGC\_ERR\_BCLK\_EXCEEDED: CGC\_ERR\_NOT\_OPEN: Request successfully executed Illegal parameter passed Request results in an BCLK output clock exceeding allowable limit R\_CGC\_Open() has not yet been called.

### **Properties**

Prototyped in file "r\_cgc\_rx210\_if.h"

### Description

This function implements the functionality defined for the supplied command and argument(if any). This is either a configuration command which configures the BCLK to use the divider values provided, or a clock enable/disable command. In addition the structure enable parameter if true, will enable the BCLK output subsequent to configuring it. While the external bus frequency (BCLK) is set by the R\_CGC\_SystemClockSet() function, this function can be used to further divide it by 1 or 2 and set that as the output on the BCLK pin.



Reentrant

Function is re-entrant.

#### **Examples**

cgc\_bclk\_settings\_t BCLKConfig; cgc\_err\_t err; // Configure but don't yet enable the BCLK output BCLKConfig.divider = CGC\_BCLK\_DIV\_1; BCLKConfig.enable = false; cgc\_request\_status = R\_CGC\_Control(CGC\_CMD\_BCLK\_CONFIGURE, (void \*)&BCLKConfig);

```
// Enable the already configured BCLK.
cgc_request_status = R_CGC_Control(CGC_CMD_BCLK_ENABLE, FIT_NO_PTR);
```

#### **Special Notes:**

The max clock that can be output on the BCLK pin is dependent on the current operating mode and Vcc. The function will check to see if the limits are exceeded.



### 3.10 R\_CGC\_OscStopDetect()

This function enables or disables the oscillation stop detection function for the Main Clock (External Oscillator) and assigns the interrupt callback.

### Format

cgc\_err\_t R\_CGC\_OscStopDetect(void (\*pcallback)(void\* pdata), bool enable)

### **Parameters**

*void* (\**pcallback*)(*void*\* *pdata*), callback function pointer for oscillation stop detection interrupt. This can be null if the next argument is "*false*". *bool enable* 

Enables or disables the oscillation stop detection function and interrupt.

### **Return Values**

 CGC\_SUCCESS:
 Successful; Oscillation stop detection is configured

 CGC\_ERR\_OSC\_STOP\_DETECTED:
 Operation cannot be disabled if an oscillation stop event was detected and not cleared.

 CGC\_ERR\_NOT\_OPEN:
 R\_CGC\_Open() has not yet been called.

 CGC\_ERR\_NULL\_PTR:
 a null pointer as passed for the call back function when attempting to enable

 Oscillation
 Stop Detection

### **Properties**

Prototyped in file "r\_cgc\_rx210\_if.h"

### Description

This function configures the oscillation stop detection function for the external oscillator. If the "*enable*" argument is "*false*", then passing a null for the first argument is accepted. In this case, the function will attempt to disable the oscillation stop detection function and interrupt. If however, the status register indicates that an oscillation stop has occurred, then the function will return with *CGC\_ERR\_OSC\_STOP\_DETECTED* without modifying any of the registers. This is because the oscillation stop detection function cannot be disabled if the status register indicates that an oscillation stop event has been detected. In this case, it is necessary to call the R\_CGC\_OscStopStatusClear() function to clear the register after handling the oscillation stop detection event.

To enable the Oscillation Stop Detection function and interrupt, pass "*true*" to the "*enable*" argument and pass the callback function pointer as well.

### Reentrant

Function is re-entrant

### Example

cgc\_err\_t err; err = R\_CGC\_OscStopDetect(&Osc\_int\_handler, true);

### **Special Notes:**

After disabling the Oscillation Stop Detection function, at least two PCLKB cycles have to pass before re-enabling. This function does not account for the wait period.

If the Main Clock is selected as the system clock when the oscillation stop is detected, the MCU will automatically switch the system clock to the LOCO. If the PLL is selected as the system clock when the oscillation stop is detected, then the clock source is not switched and the PLL free running frequency (approximately 1MHz) is the system clock frequency.



#### 3.11 R\_CGC\_OscStopStatusClear()

This function clears the status of the Oscillation Stop Detection Unit. It is important to call this function once an oscillation stop detection event occurs.

### Format

cgc\_err\_t R\_CGC\_OscStopStatusClear(void)

### **Parameters**

None

### **Return Values**

CGC\_SUCCESS: CGC\_ERR\_NOT\_OPEN: PLL is set

Successful; Status register cleared *R\_CGC\_Open()* has not yet been called. CGC\_ERR\_OSC\_STOP\_CLOCK\_ACTIVE: The Oscillation Detect Status flag cannot be cleared if the Main OCO or

as the system clock.

### **Properties**

Prototyped in file "r\_cgc\_rx210\_if.h"

### Description

This function will clear the Oscillation Stop Detection Status register if an oscillation stop condition was detected. This register is not cleared automatically if the stopped clock is restarted. Since it takes a minimum of 3 ICLK cycles until the status register is cleared, nops are inserted to account for this time. The function will return an error code (CGC\_ERR\_OSC\_STOP\_CLOCK\_ACTIVE) if the PLL or Main Oscillator is set as the system clock while this function is called. Change the system clock before attempting to clear this bit.

### Reentrant

Function is re-entrant.

Example cgc\_err\_t err; err = R\_CGC\_OscStopStatusClear();

### **Special Notes:**



### 3.12 R\_CGC\_GetVersion()

This function returns the driver version number at runtime.

#### Format

uint32\_t R\_CGC\_GetVersion(void)

#### **Parameters**

None

### Return Values

Version number.

### **Properties**

Prototyped in file "r\_cgc\_rx210\_if.h"

### Description

Returns the version of this module. The version number is encoded such that the top two bytes are the major version number and the bottom two bytes are the minor version number.

#### Reentrant

Yes

# Example uint32\_t version; version = R\_CGC\_GetVersion();

### **Special Notes:**

This function is inlined using the "#pragma inline" directive



# Website and Support

Renesas Electronics Website <u>http://www.renesas.com/</u>

Inquiries

http://www.renesas.com/inquiry

All trademarks and registered trademarks are the property of their respective owners.



# **Revision Record**

|      |           | Description |                 |  |
|------|-----------|-------------|-----------------|--|
| Rev. | Date      | Page        | Summary         |  |
| 1.00 | Feb 19.14 |             | Initial release |  |
|      |           |             | •               |  |
|      |           |             | •               |  |

# **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

- The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

 The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

- The reserved addresses are provided for the possible future expansion of functions. Do not access
  these addresses; the correct operation of LSI is not guaranteed if they are accessed.
- 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal.
   Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

— The characteristics of an MPU or MCU in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical intendences of a system section are active products or systems, surgical intendences of a system section are active products or systems and a system section are active products or systems and a system section are active products or systems are active products or systems.

- implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.
- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and mafunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and maffunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### SALES OFFICES

### **Renesas Electronics Corporation**

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information. Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-308-588-1441, Fax: +1-905-589-3220 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-162-585-100, Fax: +44-1625-585-900 Renesas Electronics Europe Cimited Renesas Electronics Europe Cimited Renesas Electronics Europe Cimited Renesas Electronics Europe Limited Renesas Electronics Europe Limited Renesas Electronics Europe Cimited Renesas Electronics Europe Lind Renesas Electronics Europe Cimited Renesas Electronics Europe Cimited Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No. 277 ZhiChuntu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1135, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Room 1709, Quantum Plaza, No. 277 ZhiChuntu Haidian District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-22-2226-0999 Renesas Electronics Hong Kong Limited Nuni 301, Tover A, Centital Tovers, S; 55 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-232-2326-3902 Renesas Electronics Hong Kong Limited 137, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +862-2475-9600, Fax: +862-915-9507 Renesas Electronics Singapore Pte. Ltd. 80 Bendemer Road, Unit 90-02 Hyfluk Innovation Centre, Singapore 339949 Tel: +865-0213-0200, Fax: +66-213-0300, Fax: +66-2