

### APPLICATION NOTE

### RL78/G14, R8C/36M Group

Migration Guide from R8C to RL78: Power Control

### Introduction

This document describes how to migrate the power control (setting CPU clock operation mode) of the R8C/36M Group to setting CPU clock operation mode of the RL78/G14 (a 64-pin product is taken as an example in this document).

### **Target Device**

RL78/G14, R8C/36M Group

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.



R01AN4386EJ0100 Rev.1.00 Sep. 05, 2018

### Contents

| 1. | Mig   | ration Method from R8C Family to RL78 Family | .3  |
|----|-------|----------------------------------------------|-----|
| 1  | .1 Di | ifferences in Low Power Consumption Setting  | .7  |
|    | 1.1.1 | Differences between Wait Mode and HALT Mode  | .7  |
|    | 1.1.2 | Differences in STOP Mode                     | . 9 |
| 1  | .2 R  | educing Power Consumption                    | 11  |
| 2. | Ref   | erence Application Note                      | 12  |
| 3. | Ref   | erence Documents                             | 12  |



#### 1. Migration Method from R8C Family to RL78 Family

The following sections describe how to implement the power control of the R8C/36M group by using the CPU clock operation mode setting of the RL78/G14. This application note only summarizes the operation modes to which transition is possible. For the specific conditions for operation mode transition, refer to the relevant user's manual.

Table 1.1 shows Power Control in R8C/36M Group (Summary). Figure 1.1 shows Power Control Status Transition in R8C/36M Group (Summary).

Table 1.2 shows Setting CPU Clock Operation Mode in RL78/G14 (Summary). Figure 1.2 shows CPU Clock Status Transition in RL78/G14 (Summary).

For more detailed status transition diagram than Figure 1.1 and Figure 1.2, refer to the following user's manuals and application notes.

R8C/36M Group User's Manual: Hardware (R01UH0259)
Figure "State Transitions in Power Control Mode" in chapter "Clock Generation Circuit"
RL78/G14 User's Manual: Hardware (R01UH0186)
Figure "CPU Clock Status Transition Diagram" in chapter "Clock Generator"
Application Note
RL78/G13 CPU Clock Changing and Standby Settings (C Language) CC-RL (R01AN3128)

With the R8C/36M group, the low-speed on-chip oscillator is selected as the CPU clock source immediately after a reset release, whereas the high-speed on-chip oscillator clock is selected with the RL78/G14.

With the RL78/G14, the low-speed on-chip oscillator clock cannot be used as the CPU clock source (it can only be uses as the clock for the watchdog timer, real-time clock, 12-bit interval timer, and timer RJ).

Table 1.3 shows the Correspondences between Power control in R8C/36M Group and Setting CPU Clock Operation Mode in RL78/G14.



|                                                                              | Power Control in R8C/36M Group                                                                                                                                                                                                                                                                     |
|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mode                                                                         | Function                                                                                                                                                                                                                                                                                           |
| Standard Operating Mode<br>(All modes other than wait mode<br>and stop mode) | Standard operating mode is separated into four modes (high-/low-speed clock mode, high-/low-speed on-chip oscillator mode). In standard operating mode, the CPU clock and peripheral function clock (fi (i = 1, 2, 4, 8, 32)) are supplied to operate the CPU and the peripheral functions.        |
| Wait Mode                                                                    | Since the CPU clock stops in wait mode, the CPU operating with the CPU clock and the watchdog timer when count source protection mode is disabled stop. Since the XIN clock, XCIN clock, and on-chip oscillator clock do not stop, the peripheral functions using these clocks continue operating. |
| Stop Mode                                                                    | Since all oscillator circuits except fOCO-WDT stop in stop mode, the CPU and peripheral function clocks stop and the CPU and the peripheral functions operating with these clocks also stop. The least power required to operate the MCU is in stop mode.                                          |





Figure 1.1 Power Control Status Transition in R8C/36M Group (Summary)



| Setti                                                                  | Setting CPU Clock Operation Mode in RL78/G14                                                                                                                                                                                                                                                                                     |  |  |
|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Mode                                                                   | Function                                                                                                                                                                                                                                                                                                                         |  |  |
| Normal operation mode<br>(All modes other than<br>HALT mode, STOP mode | In normal operation mode, the main system clock (high-speed on-chip oscillator clock, high-speed system clock) or subsystem clock can be used as the CPU clock.                                                                                                                                                                  |  |  |
| and SNOOZE mode)                                                       | To use the peripheral functions after a reset release, set the pertinent bits<br>in the PER0 and PER1 registers to enable clock supply to the<br>corresponding peripheral functions. After a reset release, each bit in the<br>PER0 and PER1 register is 0 (clock supply to each peripheral function is<br>disabled).            |  |  |
| HALT mode                                                              | The CPU operation clock is stopped. If the high-speed system clock<br>oscillator, high-speed on-chip oscillator, or subsystem clock oscillator is<br>operating before the HALT mode is set, oscillation of each clock<br>continues. If WDSTBYON bit of the option byte is 0, the watchdog timer<br>stops operation.              |  |  |
| STOP mode                                                              | The high-speed system clock oscillator and high-speed on-chip oscillator stop, stopping the whole system. If WDSTBYON bit of the option byte is 0, the watchdog timer stops operation.                                                                                                                                           |  |  |
| SNOOZE mode                                                            | In the case of CSI or UART data reception, an A/D conversion request by the timer trigger signal (the interrupt request signal (INTRTC/INTIT) or ELC event input), and DTC start source, the STOP mode is exited, the CSI or UART data is received without operating the CPU, A/D conversion is performed, and DTC start source. |  |  |

#### Table 1.2 Setting CPU Clock Operation Mode in RL78/G14 (Summary)



#### Figure 1.2 CPU Clock Status Transition in RL78/G14 (Summary)



# Table 1.3 Correspondences between Power control in R8C/36M Group and Setting CPU Clock Operation Mode in RL78/G14

| Power cont                                     | rol in R8C/36M Group                  | Setting CPU Clock Operation Mode in RL78/G14                               |
|------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------|
| Operat                                         | tion mode name                        | Operation mode name                                                        |
| Standard Operating<br>Mode<br>(All modes other | High-speed clock mode                 | Normal operation mode           (All modes other than HALT mode, STOP mode |
| than wait mode oscilla                         | High-speed on-chip<br>oscillator mode | and SNOOZE mode)                                                           |
| and stop mode)                                 | Low-speed on-chip<br>oscillator mode  |                                                                            |
| Wait Mode                                      |                                       | HALT mode                                                                  |
| Stop Mode                                      |                                       | STOP mode                                                                  |
| —                                              |                                       | SNOOZE mode                                                                |



#### 1.1 Differences in Low Power Consumption Setting

The R8C/36M group and RL78/G14 are provided with a specific function for reducing power consumption of a microcontroller. The following sections describe the differences between wait mode and stop mode of the R8C/36M group and HALT mode and STOP mode of the RL78/G14.

#### 1.1.1 Differences between Wait Mode and HALT Mode

In HALT mode of the RL78/G14, the CPU operation clock is halted without stopping the oscillation of the highspeed on-chip oscillator clock, high-speed system clock (X1 clock or external main system clock), subsystem clock (XT1 clock or external subsystem clock), and low-speed on-chip oscillator clock. This mode is equivalent to wait mode of the R8C/36M group.

Executing the HALT instruction sets HALT mode and issuing an interrupt request allows the CPU to exit HALT mode. Table 1.4 and Table 1.5 compare the functions of R8C/36M group wait mode and RL78/G14 HALT mode.

## Table 1.4 Comparison between Functions of R8C/36M Group Wait Mode and RL78/G14 HALT Mode (1/2)

| Item                                                                                                                                          | R8C/36M Group Wait Mode                                                                                                                                                                                                                                                                                                                                        | RL78/G14 HALT Mode                                                                                                                                                                                                                                                                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clocks stopped in wait mode/HALT mode                                                                                                         | Clock supply to the CPU is stopped.                                                                                                                                                                                                                                                                                                                            | Clock supply to the CPU is stopped.                                                                                                                                                                                                                                                            |
| Enabling/disabling clock<br>supply to peripheral<br>hardware<br>(setting possible in any<br>of wait, stop, HALT,<br>STOP, and SNOOZE<br>mode) | <ul> <li>Either enabling or disabling clock<br/>supply to peripheral functions is<br/>possible.</li> <li>[Setting method]</li> <li>Set the pertinent MSTCR register bits<br/>(corresponding to SSU, I<sup>2</sup>C bus, timer<br/>RD, timer RC, and timer RG).</li> </ul>                                                                                      | • Either enabling or disabling clock<br>supply to peripheral functions is<br>possible. (Note 1)<br>[Setting method]<br>Set the pertinent PER0 and PER1<br>register bits corresponding to the<br>peripheral functions.                                                                          |
| Setting operations of<br>peripheral function clocks<br>in wait mode/HALT mode                                                                 | <ul> <li>Clock supply can be stopped to the peripheral functions that use a peripheral function clock (f1, f2, f4, f8, or f32) as a clock source.</li> <li>[Setting method]<br/>Set the CM02 bit in the CM0 register to 1 (peripheral function clock stops in wait mode).</li> <li>Watchdog timer stops when count source protect mode is disabled.</li> </ul> | <ul> <li>Subsystem clock supply can be<br/>stopped to the peripheral functions<br/>except the real-time clock and 12-bit<br/>interval timer.</li> <li>[Setting method]<br/>Set the RTCLPC bit in the OSMC<br/>register to 1 when the CPU is operating<br/>with the subsystem clock.</li> </ul> |

Note 1. After a reset release, each bit in the PER0 and PER1 register is 0 (clock supply to the corresponding peripheral function is disabled).



| ltem                                                             | R8C/36M Group Wait Mode                                                                                                                                                                                                                                                                                                                                                                                                                                             | RL78/G14 HALT Mode                                                                                                                                                                                                                                                                                                                                     |
|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Method of entering wait<br>mode/HALT mode                        | <ul> <li>Either of the following two methods can be used.</li> <li>Execute the WAIT instruction (when exiting wait mode by using an interrupt).</li> <li>→ Set the I flag to 1 (enable maskable interrupts) and then execute the WAIT instruction.</li> <li>Write 1 to the CM30 bit in the CM3 register (when exiting wait mode by an interrupt request).</li> <li>→ Set the I flag to 0 (disable maskable interrupts) and then write 1 to the CM30 bit.</li> </ul> | <ul> <li>Execute the HALT instruction (Note 1)</li> <li>When exiting HALT mode by using an interrupt</li> <li>→ Set the IE flag to enable interrupts and then execute the HALT instruction.</li> <li>When exiting HALT mode by an interrupt request</li> <li>→ Set the IE flag to disable interrupts and then execute the HALT instruction.</li> </ul> |
| Method of exiting wait mode/HALT mode                            | <ul><li>Interrupt requests from peripheral functions</li><li>Reset</li></ul>                                                                                                                                                                                                                                                                                                                                                                                        | <ul> <li>Interrupt requests from peripheral functions</li> <li>Reset</li> </ul>                                                                                                                                                                                                                                                                        |
| Pin status in wait<br>mode/HALT mode                             | Remains the status before entering wait mode.                                                                                                                                                                                                                                                                                                                                                                                                                       | Remains the status before entering HALT mode.                                                                                                                                                                                                                                                                                                          |
| CPU clock source after<br>exiting wait mode/HALT<br>mode         | <ul> <li>CPU clock immediately before<br/>entering wait mode<br/>(CM37 and CM36 bits = 00b)</li> <li>XIN clock<br/>(CM37 and CM36bits = 11b)</li> </ul>                                                                                                                                                                                                                                                                                                             | <ul> <li>CPU/peripheral hardware clock<br/>immediately before entering HALT<br/>mode</li> </ul>                                                                                                                                                                                                                                                        |
| CPU clock division ratio<br>after exiting wait<br>mode/HALT mode | <ul> <li>No division (CM35 bit = 1)</li> <li>Division ratio set with the CM06,<br/>CM16, and CM17 bits<br/>(CM35 bit = 0)</li> </ul>                                                                                                                                                                                                                                                                                                                                | <ul> <li>Continues to use the division ratio<br/>immediately before entering HALT<br/>mode.</li> </ul>                                                                                                                                                                                                                                                 |

# Table 1.5 Comparison between Functions of R8C/36M Group Wait Mode and RL78/G14 HALT Mode (2/2)

Note 1. For the interrupt to be used as the source of exiting HALT mode, the pertinent interrupt mask flag register should be set to enable the interrupt processing before entering HALT mode.



#### 1.1.2 Differences in STOP Mode

In STOP mode of the RL78/G14, the high-speed on-chip oscillator clock and high-speed system clock (X1 clock or external main system clock) are stopped to stop the entire system. This mode is equivalent to stop mode of the R8C/36M group.

Executing the STOP instruction sets STOP mode and issuing an interrupt request allows the CPU to exit STOP mode. Table 1.6 and Table 1.7 compare the functions of R8C/36M group stop mode and RL78/G14 STOP mode.

## Table 1.6 Comparison between Functions of R8C/36M Group Stop Mode and RL78/G14 STOP Mode (1/2)

| Item                                      | R8C/36M Group Stop Mode                                                                                                                                                                  | RL78/G14 STOP Mode                                                                                                                                                                                                                                                                                                                                     |
|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clocks stopped in stop<br>mode/STOP mode  | All the oscillators stop except fOCO-<br>WDT.                                                                                                                                            | High-speed system clock oscillator and high-speed on-chip oscillator stop.                                                                                                                                                                                                                                                                             |
| Method of entering stop<br>mode/STOP mode | <ul> <li>Write 1 to the CM10 bit.</li> <li>→ Since an interrupt is used to exit stop mode, set the I flag to 1 (enable maskable interrupts) and then write 1 to the CM10 bit.</li> </ul> | <ul> <li>Execute the STOP instruction (Note 1)</li> <li>When exiting STOP mode by using an interrupt</li> <li>→ Set the IE flag to enable interrupts and then execute the STOP instruction.</li> <li>When exiting STOP mode by an interrupt request</li> <li>→ Set the IE flag to disable interrupts and then execute the STOP instruction.</li> </ul> |
| Method of exiting stop mode/STOP mode     | <ul><li>Interrupt requests from peripheral functions</li><li>Reset</li></ul>                                                                                                             | <ul><li>Interrupt requests from peripheral functions</li><li>Reset</li></ul>                                                                                                                                                                                                                                                                           |

Note 1. For the interrupt to be used as the source of exiting STOP mode, the pertinent interrupt mask flag register should be set to enable the interrupt processing before entering STOP mode.



| Item                                                                                 | R8C/36M Group Stop Mode                                                                                                                                       | RL78/G14 STOP Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin status in stop<br>mode/STOP mode                                                 | Remains the status before entering stop mode.                                                                                                                 | Remains the status before entering STOP mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CPU clock source after<br>exiting stop mode/STOP<br>mode                             | <ul> <li>Clock immediately before entering<br/>stop mode (Note 1)<br/>(CM37 and CM36 bits = 00b)</li> <li>XIN clock<br/>(CM37 and CM36 bits = 11b)</li> </ul> | Main system clock immediately<br>before entering STOP mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| CPU clock division ratio<br>after exiting stop<br>mode/STOP mode                     | • Divide by 8<br>(When entering stop mode, the CM06<br>bit is set to 1 (divide-by-8 mode).)                                                                   | • Continues to use the division ratio<br>immediately before entering STOP<br>mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Main clock oscillation<br>stabilization time after<br>exiting stop mode/STOP<br>mode | • Create a loop counter with software to secure the oscillation stabilization time.                                                                           | • For the high-speed on-chip oscillator,<br>the oscillation stabilization time is<br>secured within the STOP mode release<br>time.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                      |                                                                                                                                                               | <ul> <li>For X1 oscillation <ul> <li>A dedicated timer is provided to measure the X1 clock oscillation stabilization time.</li> <li>[To secure the oscillation stabilization time that can be selected with the OSTS register] <ul> <li>Setting the OSTS register before entering STOP mode allows the oscillation stabilization time secured (the count can be checked with the OSTC register).</li> <li>[To secure the oscillation stabilization time that cannot be selected with the OSTS register] <ul> <li>Create a loop counter with software to secure the oscillation stabilization time.</li> </ul> </li> </ul></li></ul></li></ul> |

# Table 1.7 Comparison between Functions of R8C/36M Group Stop Mode and RL78/G14 STOP Mode (2/2)

Note 1. If the high-speed on-chip oscillator mode is selected as the system clock, do not enter stop mode with the CM37 and CM36 bits set to 00b.



#### **1.2** Reducing Power Consumption

For reduction of power consumption of the R8C/36M group and the RL78/G14, refer to the relevant sections in the following user's manuals and consider the suitable implementation for your system.

R8C/36M Group User's Manual: Hardware (R01UH0259) Section "Power Control" in chapter "Clock Generation Circuit" Chapter "Reducing Power Consumption"

RL78/G14 User's Manual: Hardware (R01UH0186) Chapter "Standby Function"



#### 2. Reference Application Note

RL78/G13 CPU Clock Changing and Standby Settings (C Language) CC-RL (R01AN3128) RL78/G14, R8C/36M Group Migration Guide from R8C to RL78: Clock Generator (R01AN1386) The latest versions can be downloaded from the Renesas Electronics website.

#### 3. Reference Documents

User's Manual: Hardware

RL78/G14 User's Manual: Hardware (R01UH0186) R8C/36M Group User's Manual: Hardware (R01UH0259) The latest versions can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.



### Website and Support

Renesas Electronics Website <u>http://www.renesas.com/</u>

#### Inquiries

http://www.renesas.com/contact/

All trademarks and registered trademarks are the property of their respective owners.



### **Revision History**

|      |               | Description |                      |  |  |
|------|---------------|-------------|----------------------|--|--|
| Rev. | Date          | Page        | Summary              |  |  |
| 1.00 | Sep. 05, 2018 | -           | First edition issued |  |  |

#### General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

- The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

 The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

- The reserved addresses are provided for the possible future expansion of functions. Do not access
  these addresses; the correct operation of LSI is not guaranteed if they are accessed.
- 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal.
   Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

— The characteristics of Microprocessing unit or Microcontroller unit products in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below
  - "Standard": Computers: office equipment: communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment: industrial robots: etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics

(Rev.4.0-1 November 2017)

http://www.renesas.com



#### SALES OFFICES

Renesas Electronics America Inc.

**Renesas Electronics Corporation** 

Murphy Ranch Road, Milpitas, CA 95035, U.S.A. +1-408-432-8888, Fax: +1-408-434-5351 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-651-700 **Renesas Electronics Europe GmbH** 

Refer to "http://www.renesas.com/" for the latest and detailed information.

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd.

13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Si

No.777C, 100 Feet Road, HAL 2nd Stage, Indiranagar, Bangalore 560 038, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tel: +82-2-558-3737, Fax: +82-2-558-5338