## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



## **H8SX Family**

### Input Capture by Using the Input-Output Multiplexing Function of TPU Pins

#### **Summary**

The input capture function of the 16-bit timer unit (TPU) is applied to measure the width at high level and period of an input pulse signal. By applying the TPU input-output multiplexing function of H8SX microcontrollers, input pins required for simultaneously measuring the width at high level and period can be reduced to one from the conventional two.

#### **Target Device**

H8SX/1663F, H8SX/1638F

#### Introduction

Descriptions in this application note are in line with those in the hardware manual for the H8SX/1663 group, and the program is usable on the above device for which operation has been confirmed.

However, since some functions and the set of included functions will vary with the actual device in use, only apply the program after full evaluation with confirmation against the relevant hardware manual.

#### Contents

| 1. | Specifications           | 2  |
|----|--------------------------|----|
| 2. | Applicable Conditions    | 2  |
| 3. | Description of Operation | 3  |
| 4. | Description of Software  | 7  |
| 5. | Documents for Reference  | 16 |
| 6  | Point for Caution        | 16 |



#### 1. Specifications

The TPU functions for multiplexing of input-output pins and input-capture are applied to measure the width at high level and period of an input pulse signal by using a single TIOC input pin.

#### 2. Applicable Conditions

#### Table 1 Applicable Conditions

| Item                  | Details                                                                      |
|-----------------------|------------------------------------------------------------------------------|
| Operating frequencies | EXTAL input clock: 12 MHz                                                    |
|                       | System clock (Iφ): 48 MHz (input clock frequency-multiplied by 4)            |
|                       | Peripheral-module clock (Pφ): 24 MHz (input clock frequency-multiplied by 2) |
|                       | External-bus clock (Βφ): 48 MHz (input clock frequency-multiplied by 4)      |
| MD_CLK pin            | MD_CLK = 0                                                                   |
| Operating mode        | Mode 7 (single-chip mode)                                                    |
|                       | Mode-pin setting: MD2 = 1, MD1 = 1, MD0 = 1                                  |



#### 3. Description of Operation

#### 3.1 Multiplexing of TPU Input-Output Pins

Figure 1 shows an example of the usual configuration for pulse measurement. Figure 2 shows an example of the configuration when the multiplexing function for TPU input—output pins is applied. The input pins for input capture are determined by the selection bits for the multiplexing function of TPU input—output pins in register PFCR9. The TPUMS0A bit of PFCR9 is set to 1 in this example so that the TIOCA0 input pin for TGRA\_0 and the TIOCB0 input pin for TGRB\_0 is the same pin (P31). In this way, the input for input capture to TGRA\_0 and TGRB\_0 becomes the input on the single P31/TIOCA0/TIOCB0 pin.

Note: The multiplexing function for TPU input—output pins is only applicable to input settings. Common application is not possible when the TIOCA0 pin has been set as an output.



Figure 1 Example of the Usual form of Connection for Pulse Measurement



Figure 2 Example of the Connection for Pulse Measurement when the Multiplexing Function for TPU Input-Output Pins is Applied



#### 3.2 Example of the Setting Procedure

An example of the settings for measuring the width at high level and period of a pulse signal by using the input-output multiplexing function for TPU pins is shown in Figure 3. The settings below are for transfer of the number counted while the input pulse is at the high level to TGRA\_0 and of the number counted during one period of the input pulse signal to TGRB 0.

- 1. This setting is for clearing of the TCNT\_0 counter by input capture in TGRB\_0.
- 2. TIORH\_0 is used to set TGRA\_0 and TGRB\_0 as input-capture registers. Falling is selected as the input edge on the TIOCA0 input that causes input capture. Rising is selected as the input edge on the TIOCB0 input that causes input capture.
- 3. The multiplexed-pin function setting for the P31/TIOCA0/TIOCB0 pin is made. Setting the TPUMS0A bit in PFCR9 to 1 selects common operation of the P31/TIOCA0/TIOCB0 pin for TIOCA0 input and TIOCB0 input.
- 4. Setting the CST0 in TSTR to 1 starts counter operation.



Figure 3 Example of Settings to Apply the Input-Output Multiplexing Function of a TPU Pin for Measuring the Width at High Level and Period of a Pulse Signal



# 3.3 Example of Measurement of the Width at High Level and Period of the Pulse Signal

Figure 4 illustrates operations for measuring the width at high level and period of the pulse signal. Table 2 gives detailed descriptions of points (1) to (4) in the figure. Please refer to the combination of figure 4 and table 2.



Figure 4 Example of Operation to Measure the Width at High Level and Period of a Pulse Signal by Using the Input-Output Multiplexing Function of a TPU Pin

| Tab | Table 2 Details of Processing               |                                                     |  |  |  |  |  |
|-----|---------------------------------------------|-----------------------------------------------------|--|--|--|--|--|
|     | Hardware Processing                         | Software Processing                                 |  |  |  |  |  |
| (1) | No processing                               | Initial settings                                    |  |  |  |  |  |
|     |                                             | For details, see "3.2 Example of the Setting        |  |  |  |  |  |
|     |                                             | Procedure" and "4. Description of Software".        |  |  |  |  |  |
| (2) | (a) Generation of input-capture to TGRA_0   | (a) Poll until the value of the TGFB in TSR_0       |  |  |  |  |  |
|     | (b) Transfer of value from TCNT_0 to TGRA_0 | becomes 1.                                          |  |  |  |  |  |
|     | (c) Setting the TGFA bit in TSR_0 to 1      |                                                     |  |  |  |  |  |
| (3) | (a) Generation of input-capture to TGRB_0   | (a) Clear (to 0) the TGFA and TGFB bits in TSR_0.   |  |  |  |  |  |
|     | (b) Transfer of value from TCNT_0 to TGRB_0 |                                                     |  |  |  |  |  |
|     | (c) Setting the TGFB bit in TSR_0 to 1      |                                                     |  |  |  |  |  |
|     | (d) Clearing TCNT_0 (to 0)                  |                                                     |  |  |  |  |  |
| (4) | (a) Generation of input-capture to TGRB_0   | (a) Copy the value for pulse width at high level in |  |  |  |  |  |
|     | (b) Transfer of value from TCNT_0 to TGRB_0 | TGRA_0 to RAM (plshigh).                            |  |  |  |  |  |
|     | (c) Setting the TGFB bit in TSR_0 to 1      | (b) Copy the value for pulse-signal period in       |  |  |  |  |  |
|     | (d) Clearing TCNT_0 (to 0)                  | TGRB_0 to RAM (plsperiod).                          |  |  |  |  |  |

#### [Legend]

TGRA\_0: Timer general register A\_0 TGRB\_0: Timer general register B\_0

TCNT\_0: Timer counter 0
TSR\_0: Timer status register 0

#### 3.4 Formulae for Calculating Measured Values for the Pulse Signal

The width at high level and period of the input pulse signal are calculated from the values of the counter clock for TCNT\_0, and of TGRA\_0 and TGRB\_0. Calculation of the width at high level and period of the pulse signal is shown below.

When P $\phi$  = 24 MHz and TGRA\_0 = H'0317 pulse width at high level = (TGRA\_0 + 1)/P $\phi$ /1 = (H'0317 + 1)/24 MHz = 33  $\mu$ s.

When  $P\phi = 24$  MHz and TGRB\_0 = H'0FA2

pulse period = (TGRB\_0 + 1)/P $\phi$ /1 = (H'0FA2 + 1)/24 MHz = 166.79...  $\mu$ s  $\cong$  166.8  $\mu$ s.



#### 4. Description of Software

### 4.1 Operating Environment

#### **Table 3 Operating Environment**

| Item                                                             | Details                                                               |  |  |
|------------------------------------------------------------------|-----------------------------------------------------------------------|--|--|
| Development tool High-performance Embedded Workshop Ver. 4.03.00 |                                                                       |  |  |
| C/C++ compiler                                                   | H8, H8/300 Series C/C++ Compiler Ver. 6.02.00 from Renesas Technology |  |  |
|                                                                  | Option settings:                                                      |  |  |
|                                                                  | -cpu=h8sxa:24:md, -code = machinecode, -optimize=1, -regparam=3       |  |  |
|                                                                  | -speed=(register, shift, struct, expression)                          |  |  |
| Optimizing linkage                                               | Optimizing Linkage Editor Ver. 9.03.00 from Renesas Technology        |  |  |
| editor                                                           | Option settings:                                                      |  |  |
|                                                                  | None                                                                  |  |  |

#### **Table 4 Section Settings**

| Address  | Section Name | Description                          |
|----------|--------------|--------------------------------------|
| H'001000 | Р            | Program area                         |
| H'FF2000 | В            | Non-initialized data area (RAM area) |

#### Table 5 Exception-processing vector table

| Requesting Source | Vector Number | Vector Table Address | Destination Processing Function |
|-------------------|---------------|----------------------|---------------------------------|
| Reset             | 0             | H'000000             | init                            |



#### 4.2 List of Functions

#### Table 6 List of Functions

| Function Name | Description                                                                                                                                                |  |  |  |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| init          | Initialization routine                                                                                                                                     |  |  |  |  |
|               | Releases required modules from the module-stop state, makes clock settings, and calls function main.                                                       |  |  |  |  |
| main          | Main routine                                                                                                                                               |  |  |  |  |
|               | Sets the TPU input-capture function and input—output pin multiplexing function, and measures the width at high level and period of the input pulse signal. |  |  |  |  |

#### 4.3 RAM Usage

#### Table 7 RAM Usage

| Туре           | Variable<br>Name | Description                                                      | Used in (Function) |
|----------------|------------------|------------------------------------------------------------------|--------------------|
| unsigned short | plshigh          | Pulse width at high level                                        | main               |
|                |                  | Storage for the width at high level of the input pulse (2 bytes) |                    |
| unsigned short | plsperiod        | Pulse period                                                     | main               |
|                |                  | Storage for the input pulse period (2 bytes)                     |                    |



#### 4.4 Description of Functions

#### 4.4.1 Function init

1. Functionality in outline

Initialization routine. Releases the required modules from module-stop mode, makes clock settings, and calls the main function.

2. Arguments

None

3. Return value

None

4. Description of internal registers used

The internal registers used in the sample application are listed below. Note that the settings below are for this sample task and are not the initial values.

| • Mo | <ul> <li>Mode control register (MDCR)</li> </ul> |         |     | Number of bits: 16 Address: H'FFFDC0                        |
|------|--------------------------------------------------|---------|-----|-------------------------------------------------------------|
| Bit  | Bit Name                                         | Setting | R/W | Description                                                 |
| 15   | MDS7                                             | *       | R   | Indicates the value set by mode pin (MD3).                  |
|      |                                                  |         |     | When MDCR is read, the input level on the MD3 pin is        |
|      |                                                  |         |     | latched. This latching is released by a reset.              |
| 11   | MDS3                                             | *       | R   | Mode Select 3 to 0                                          |
| 10   | MDS2                                             | *       | R   | These bits indicate the operating mode selected by the mode |
| 9    | MDS1                                             | *       | R   | pins (MD2 to MD0) (see table 8).                            |
| 8    | MDS0                                             | *       | R   | When MDCR is read, the signal levels input on pins MD2 to   |
|      |                                                  |         |     | MD0 are latched into these bits. These latches are released |
|      |                                                  |         |     | by a reset.                                                 |

Note: \* Determined by pins MD3 to MD0.

Table 8 Setting of Bits MDS3 to MDS0

| MCU            | Pins |     |     | MDCR |      |      |      |
|----------------|------|-----|-----|------|------|------|------|
| Operating Mode | MD2  | MD1 | MD0 | MDS3 | MDS2 | MDS1 | MDS0 |
| 2              | 0    | 1   | 0   | 1    | 1    | 0    | 0    |
| 4              | 1    | 0   | 0   | 0    | 0    | 1    | 0    |
| 5              | 1    | 0   | 1   | 0    | 0    | 0    | 1    |
| 6              | 1    | 1   | 0   | 0    | 1    | 0    | 1    |
| 7              | 1    | 1   | 1   | 0    | 1    | 0    | 0    |



| System clock control register (SCKCR) |          |         |     | Number of bits: 16 Address: H'FFFDC4                            |
|---------------------------------------|----------|---------|-----|-----------------------------------------------------------------|
| Bit                                   | Bit Name | Setting | R/W | Description                                                     |
| 10                                    | ICK2     | 0       | R/W | System Clock (I  ) Select                                       |
| 9                                     | ICK1     | 0       | R/W | These bits select the frequency of the system clock provided to |
| 8                                     | ICK0     | 0       | R/W | the CPU, DMAC, and DTC.                                         |
|                                       |          |         |     | 000: Input clock × 4                                            |
| 6                                     | PCK2     | 0       | R/W | Peripheral Module Clock (Pφ) Select                             |
| 5                                     | PCK1     | 0       | R/W | These bits select the frequency of the peripheral module clock. |
| 4                                     | PCK0     | 1       | R/W | 001: Input clock × 2                                            |
| 2                                     | BCK2     | 0       | R/W | External Bus Clock (Βφ) Select                                  |
| 1                                     | BCK1     | 0       | R/W | These bits select the frequency of the external bus clock.      |
| 0                                     | BCK0     | 0       | R/W | 000: Input clock × 4                                            |

• MSTPCRA, MSTPCRB, and MSTPCRC set the module stop function. Setting a bit to 1 makes the corresponding module enter the module stop state, while clearing the bit to 0 clears the module stop state.

| <ul> <li>Mod</li> </ul> | lule stop contro | ol register A | (MSTPCF | RA) Number of bits: 16 Address: H'FFFDC8                          |
|-------------------------|------------------|---------------|---------|-------------------------------------------------------------------|
| Bit                     | Bit Name         | Setting       | R/W     | Target Module                                                     |
| 15                      | ACSE             | 0             | R/W     | All-Module-Clock-Stop Mode Enable                                 |
|                         |                  |               |         | Enables/disables all-module-clock-stop mode for reducing current  |
|                         |                  |               |         | consumption by stopping the bus controller and I/O ports          |
|                         |                  |               |         | operations when the CPU executes the SLEEP instruction after      |
|                         |                  |               |         | the module stop state has been set for all the on-chip peripheral |
|                         |                  |               |         | modules controlled by MSTPCR.                                     |
|                         |                  |               |         | 0: All-module-clock-stop mode disabled.                           |
|                         |                  |               |         | 1: All-module-clock-stop mode enabled.                            |
| 13                      | MSTPA13          | 1             | R/W     | DMA controller (DMAC)                                             |
| 12                      | MSTPA12          | 1             | R/W     | Data transfer controller (DTC)                                    |
| 9                       | MSTPA9           | 1             | R/W     | 8-bit timers (TMR_3 and TMR_2)                                    |
| 8                       | MSTPA8           | 1             | R/W     | 8-bit timers (TMR_1 and TMR_0)                                    |
| 5                       | MSTPA5           | 1             | R/W     | D/A converter (channels 1 and 0)                                  |
| 3                       | MSTPA3           | 1             | R/W     | A/D converter (unit 0)                                            |
| 0                       | MSTPA0           | 0             | R/W     | 16-bit timer pulse unit (TPU channels 5 to 0)                     |

| • N | <ul> <li>Module stop control register B (MSTPCRB)</li> </ul> |         |                                       | Number of bits: 16                        | Address: H'FFFDCA |
|-----|--------------------------------------------------------------|---------|---------------------------------------|-------------------------------------------|-------------------|
| Bit | Bit Name                                                     | Setting | R/W                                   | Target Module                             |                   |
| 15  | MSTPB15                                                      | 1       | R/W                                   | Programmable pulse generator (PPG)        |                   |
| 12  | MSTPB12                                                      | 1       | R/W                                   | Serial communications interface_4 (SCI_4) |                   |
| 10  | MSTPB10                                                      | 1       | R/W                                   | Serial communications interface_2 (SCI_2) |                   |
| 9   | MSTPB9                                                       | 1       | R/W                                   | Serial communications interface_1 (SCI_1) |                   |
| 8   | MSTPB8                                                       | 1       | R/W                                   | Serial communications interface_0 (SCI_0) |                   |
| 7   | MSTPB7                                                       | 1       | R/W                                   | I <sup>2</sup> C bus interface 1 (IIC_1)  |                   |
| 6   | MSTPB6                                                       | 1       | R/W                                   | I <sup>2</sup> C bus interface 0 (IIC_0)  |                   |
|     | •                                                            | ·       | · · · · · · · · · · · · · · · · · · · |                                           |                   |



| • Mod | dule stop contro | ol register C | (MSTPCR | Number of bits: 16 Address: H'FFFDCC              |
|-------|------------------|---------------|---------|---------------------------------------------------|
| Bit   | Bit Name         | Setting       | R/W     | Target Module                                     |
| 15    | MSTPC15          | 1             | R/W     | Serial communications interface_5 (SCI_5), (IrDA) |
| 14    | MSTPC14          | 1             | R/W     | Serial communications interface_6 (SCI_6)         |
| 13    | MSTPC13          | 1             | R/W     | 8-bit timer (TMR_4, TMR_5)                        |
| 12    | MSTPC12          | 1             | R/W     | 8-bit timer (TMR_6, TMR_7)                        |
| 11    | MSTPC11          | 1             | R/W     | Universal serial bus interface (USB)              |
| 10    | MSTPC10          | 1             | R/W     | Cyclic redundancy check                           |
| 4     | MSTPC4           | 0             | R/W     | On-chip RAM_4 (H'FF2000 to H'FF3FFF)              |
| 3     | MSTPC3           | 0             | R/W     | On-chip RAM_3 (H'FF4000 to H'FF5FFF)              |
| 2     | MSTPC2           | 0             | R/W     | On-chip RAM_2 (H'FF6000 to H'FF7FFF)              |
| 1     | MSTPC1           | 0             | R/W     | On-chip RAM_1 (H'FF8000 to H'FF9FFF)              |
| 0     | MSTPC0           | 0             | R/W     | On-chip RAM_0 (H'FFA000 to H'FFBFFF)              |

#### 5. Flowchart



#### 4.4.2 Function main

1. Functionality in outline

Main routine. Sets the TPU's input capture and input—output pin multiplexing functions, and measures the width at high level and period of the input pulse signal.

2. Arguments

None

3. Return value

None

4. Description of internal registers used

The internal registers used in the sample application are listed below. Note that the settings below are for this sample task and are not the initial values.

| • Po | ort 3 Data Directi | on Register (P | (3DDR) | Number of bits: 8                | Address: HTFFB82 |
|------|--------------------|----------------|--------|----------------------------------|------------------|
| Bit  | Bit Name           | Setting        | R/W    | Description                      |                  |
| 1    | P31DDR             | 0              | R/W    | 0: Sets pin P31 as an input pin  |                  |
|      |                    |                |        | 1: Sets pin P31 as an output pin |                  |
|      |                    |                |        |                                  |                  |
|      |                    |                |        |                                  |                  |

| <ul> <li>Por</li> </ul> | rt 3 Input Buffer | Control Re | gister (P3 | 31CR)               | Number of bits: 8                                      | Address: H'FFFB92        |
|-------------------------|-------------------|------------|------------|---------------------|--------------------------------------------------------|--------------------------|
| Bit                     | Bit Name          | Setting    | R/W        | Description         |                                                        |                          |
| 1                       | P31ICR            | 1          | R/W        | 0: Disables the inp | ut buffer on pin P31. The e high level.                | input signal from the    |
|                         |                   |            |            | •                   | ut buffer on pin P31. The i<br>peripheral module side. | nput signal reflects the |

| <ul> <li>Por</li> </ul> | rt Function Conti | rol Register | 9 (PFCF | Number of bits: 8 Address: H'FFFBC9                               |
|-------------------------|-------------------|--------------|---------|-------------------------------------------------------------------|
| Bit                     | Bit Name          | Setting      | R/W     | Description                                                       |
| 1                       | TPUMS0A           | 1            | R/W     | TPU I/O Pin Multiplex Function Select                             |
| S                       |                   |              |         | Selects TIOCA0 function                                           |
|                         |                   |              |         | 0: Specifies P30 as output compare output and input capture       |
|                         |                   |              |         | 1: Specifies P31 as input capture input and P30 as output compare |

| • Tin | • Timer start register (TSTR) |         |     | Number of bits: 8 Address: H'FFFFBC               |
|-------|-------------------------------|---------|-----|---------------------------------------------------|
| Bit   | Bit Name                      | Setting | R/W | Description                                       |
| 5     | CST5                          | 0       | R/W | Counter Start 5 to 0                              |
| 4     | CST4                          | 0       | R/W | These bits select operation or stoppage for TCNT. |
| 3     | CST3                          | 0       | R/W | 0: TCNT_5 to TCNT_0 count operation is stopped    |
| 2     | CST2                          | 0       | R/W | 1: TCNT_5 to TCNT_0 performs count operation      |
| 1     | CST1                          | 0       | R/W |                                                   |
| 0     | CST0                          | 0       | R/W |                                                   |



| • Tin | Timer control register (TCR) |         |     | Number of bits: 8 Address: H'FFFFC0                 |  |
|-------|------------------------------|---------|-----|-----------------------------------------------------|--|
| Bit   | Bit Name                     | Setting | R/W | Description                                         |  |
| 7     | CCLR2                        | 0       | R/W | Counter Clear 2 to 0                                |  |
| 6     | CCLR1                        | 1       | R/W | These bits select the TCNT counter clearing source. |  |
| 5     | CCLR0                        | 0       | R/W | 010: TGRB_0 compare match/input capture             |  |
| 4     | CKEG1                        | 0       | R/W | Clock Edge 1 and 0                                  |  |
| 3     | CKEG0                        | 0       | R/W | These bits select the input clock edge.             |  |
|       |                              |         |     | 00: Counted on falling edge                         |  |
| 2     | TPSC2                        | 0       | R/W | Timer Prescaler 2 to 0                              |  |
| 1     | TPSC1                        | 0       | R/W | These bits select the TCNT counter clock.           |  |
| 0     | TPSC0                        | 0       | R/W | 000: Internal clock: counts on Pφ/1                 |  |

| • Tir | ner mode registe | er_0 (TMDF | R_0) | Number of bits: 8             | Address: H'FFFFC1 |
|-------|------------------|------------|------|-------------------------------|-------------------|
| Bit   | Bit Name         | Setting    | R/W  | Description                   |                   |
| 3     | MD3              | 0          | R/W  | Modes 3 to 0                  |                   |
| 2     | MD2              | 0          | R/W  | Set the timer operating mode. |                   |
| 1     | MD1              | 0          | R/W  | 0000: Normal operation        |                   |
| 0     | MD0              | 0          | R/W  |                               |                   |

| <ul> <li>Tim</li> </ul> | er I/O control 1 | register H_0 | (TIORH_0 | Number of bits: 8 Address: H'FFFFC2                      |  |
|-------------------------|------------------|--------------|----------|----------------------------------------------------------|--|
| Bit                     | Bit Name         | Setting      | R/W      | Description                                              |  |
| 7                       | IOB3             | 1            | R/W      | I/O Control B3 to B0                                     |  |
| 6                       | IOB2             | 0            | R/W      | R/W Specify the function of TGRB_0.                      |  |
| 5                       | IOB1             | 0            | R/W      | 10000: TGRB_0 functions as input capture register. Input |  |
| 4                       | IOB0             | 0            | R/W      | capture occurs on the rising edge of                     |  |
|                         |                  |              |          | P31/TIOCA0/TIOCB0 pin.                                   |  |
| 3                       | IOA3             | 1            | R/W      | I/O Control A3 to A0                                     |  |
| 2                       | IOA2             | 0            | R/W      | Specify the function of TGRA_0.                          |  |
| 1                       | IOA1             | 0            | R/W      | 10001: TGRA_0 functions as input capture register. When  |  |
| 0                       | IOA0             | 1            | R/W      | TPUMS0A in PFCR9 = 1, input capture occurs on the        |  |
|                         |                  |              |          | falling edge of P31/TIOCA0/TIOCB0 pin.                   |  |



| • Time | • Timer status register_0 (TSR_0) |         |        | Number of bits: 8 Address: H'FFFFC5                            |
|--------|-----------------------------------|---------|--------|----------------------------------------------------------------|
| Bit    | Bit Name                          | Setting | R/W    | Description                                                    |
| 1      | TGFB                              | 0       | R/(W)* | Input Capture/Output Compare Flag B                            |
|        |                                   |         |        | When TGRB_0 is functioning as input capture                    |
|        |                                   |         |        | [Setting conditions]                                           |
|        |                                   |         |        | When TCNT value is transferred to TGRB by input capture signal |
|        |                                   |         |        | [Clearing conditions]                                          |
|        |                                   |         |        | When 0 is written to TGFB after reading TGFB = 1               |
| 0      | TGFA                              | 0       | R/(W)* | Input Capture/Output Compare Flag A                            |
|        |                                   |         |        | When TGRA_1 is functioning as input capture                    |
|        |                                   |         |        | [Setting conditions]                                           |
|        |                                   |         |        | When TCNT value is transferred to TGRA by input capture signal |
|        |                                   |         |        | [Clearing conditions]                                          |
|        |                                   |         |        | When 0 is written to TGFA after reading TGFA = 1               |

Note: \* Only 0 can be written to clear the flag.

• Timer general register A\_0 (TGRA\_0)

Number of bits: 16

Address: H'FFFFC8

Function: TGRA\_0 is used as an input capture register. Setting: H'0000

• Timer general register B\_0 (TGRB\_0)

Number of bits: 16

Address: H'FFFFCA

Function: TGRB\_0 is used as an input-capture register.

Setting: H'0000



#### 5. Flowchart





#### 5. Documents for Reference

 Hardware Manual H8SX/1663 Group Hardware Manual H8SX/1638 Group Hardware Manual

The most up-to-date versions of these documents are available on the Renesas Technology Website.

• Technical News/Technical Update
The most up-to-date information is available on the Renesas Technology Website.

#### 6. Point for Caution

When a pin of the device is used as an input pin for a peripheral module, be sure to set the corresponding bit of the input buffer control register (PnICR) to 1.

See the hardware manual for details.



### **Website and Support**

Renesas Technology Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

#### **Revision Record**

|        | 4.    |
|--------|-------|
| Descri | ntion |
| DC3011 | Puon  |

|      |           | Descript | non                  |
|------|-----------|----------|----------------------|
| Rev. | Date      | Page     | Summary              |
| 1.00 | Mar.21.08 | _        | First edition issued |
|      |           |          |                      |
|      |           |          |                      |
|      |           |          |                      |
|      |           |          |                      |

All trademarks and registered trademarks are the property of their respective owners.

#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life
  - Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.
- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.