# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8S Family

DTMF Signal Output (DTMF Generation Circuit)

# Introduction

The internal DTMF generation circuit is used to output the DTMF signals. A 4 x 4 keypad is externally connected.

# Target Device

H8S/2268

# Contents

| 1. | Specifications          | 2  |
|----|-------------------------|----|
| 2. | Functions Used          | 2  |
| 3. | Principles of Operation | 6  |
| 4. | Description of Software | 8  |
| 5. | Flowchart1              | 10 |
| 6. | Program Listings 1      | 11 |
| 7. | Link Addresses 1        | 13 |



## 1. Specifications

(1) The DTMF generation circuit is used to output DTMF signals.

(2) A  $4 \times 4$  keypad is connected to the H8S/2268 and DTMF signals corresponding to the depressed keys are output.

(3) The DTMF signals are output from the TONED pin.

(4) The configuration for this sample task is shown in figure 1.



Figure 1 Configuration for Sample Task

# 2. Functions Used

(1) Block Diagram of Functions Used

A block diagram of functions used for this sample task is shown in figure 2.



Figure 2 Block Diagram of H8S/2268 Functions Used



#### (2) Functions of DTMF Generation Circuit

A block diagram of the DTMF generation circuit is shown in figure 3.



Figure 3 Block Diagram of DTMF Generation Circuit

In this sample task the DTMF generation circuit is used to output DTMF signals. A description of the block diagram of the DTMF generation circuit is given below.

- System clock (φ) This 10-MHz clock signal is the reference clock used for operation of the CPU and peripheral functions.
- DTMF control register (DTCR) Used to control the DTMF generation circuit and DTMF signal output. A DTMF signal is output from the TONED pin when output values are written to DTCR, enabling output.
- DTMF load register (DTLR)
   Bits 5 to 0 of DTLR are used. DTLR specifies the system clock division ratio to produce a 400-kHz clock signal to be supplied to the DTMF generation circuit. In this sample task bits 5 to 0 are set to a value of 011001 (binary) to specify a clock division ratio of 25, since the main clock (\$\phi\$) frequency is 10 MHz.

#### • DTMF signal output pin (TONED) TONED is the output pin for the DTMF signal. A DTMF signal specified in DTCR is output.



#### (3) Functions of Port 7

A block diagram of the key input circuit using port 7 is shown in figure 4.



Figure 4 Block Diagram of Key Input Circuit Using Port 7

In this sample task port 7 is used for key input. A description of the block diagram of the key input circuit is given below.

• Port 7 data direction register (P7DDR)

Specifies input or output settings for port 7 pins. Setting P7DDR to a value of H'F0 sets P77 to P74 as outputs and P73 to P70 as inputs.

- Port 7 data register (P7DR) Stores data for output port pins P77 to P74. P73 to P70 reflect the state of the key column set to a low level among P77 to P74.
- Port 7 register (PORT7)

The lower 4 bits of PORT7 are designated as PORT7L and reflect the values of input port pins P73 to P70. The value stored in PORT7L shows the state of the key column selected by P7DR.



#### (4) Assignment of Functions

Table 1 shows the assignment of functions in this sample task. Using functions assigned as shown in table 1, DTMF signals are output using the DTMF generation circuit.

#### Table 1 Assignment of Functions

| Elements | Description                                                     |
|----------|-----------------------------------------------------------------|
| PSS      | 13-bit up-counter with system clock (10 MHz) as input           |
| DTCR     | Controls DTMF generation circuit and DTMF signal output         |
| DTLR     | Generates 400-kHz clock signal input to DTMF generation circuit |
| P7DDR    | Sets P77 to P74 as output pins and P73 to P70 as input pins     |
| P7DR     | Selects the read-in key column                                  |
| P0RT7L   | Stores state of key column selected by P7DR                     |
| MSTPCTC  | Clears module stop mode of DTMF generation circuit              |



# 3. Principles of Operation

#### (1) Output Waveforms of DTMF Generation Circuit

The DTMF generation circuit of the H8S/2268 outputs from the TONED pin either composite row and column group output waveforms or single sine waveforms (DTMF signals) for the row or column group alone. These signals are generated by a high-precision resistor-ladder-type D/A converter. The output frequency is set in DTCR. The equivalent circuit for TONED pin output is illustrated in figure 5, and a single output waveform for the row group or column group alone is shown in figure 6. Each cycle of the output waveform is divided into 32 parts, achieving low-distortion and stable output.



Figure 5 Equivalence Circuit for Output from the TONED Pin



Figure 6 Output Waveform of the TONED Pin (Row Group or Column Group Alone)



(2) Frequency Deviation between Output Signals of DTMF Generation Circuit and Reference Signals

# Table 2 Frequency Deviation between Signals Output from DTMF Generation Circuit and Reference Signals

| Symbol | Reference Signal [Hz] | DTMF Output Signal [Hz] | Frequency Deviation [%] |
|--------|-----------------------|-------------------------|-------------------------|
| R1     | 697                   | 694.44                  | -0.37                   |
| R2     | 770                   | 769.23                  | -0.10                   |
| R3     | 852                   | 851.06                  | -0.11                   |
| R4     | 941                   | 938.97                  | -0.22                   |
| C1     | 1209                  | 1212.12                 | 0.26                    |
| C2     | 1336                  | 1333.33                 | -0.20                   |
| C3     | 1477                  | 1481.48                 | 0.30                    |
| C4     | 1633                  | 1639.34                 | 0.39                    |



## 4. Description of Software

#### (1) Modules

Table 3 shows the modules used in this sample task.

#### Table 3 Modules

| Module       | Label | Description                                                                      |
|--------------|-------|----------------------------------------------------------------------------------|
| Main routine | main  | Sets DTMF generation circuit and specifies ports to be used as key input<br>pins |

#### (2) Arguments

No arguments are used in this sample task.

#### (3) Internal Registers Used

The internal registers used in this sample task are shown below.

#### Table 4 Internal Registers Used

| Register | Bit Name | Description                                                       | Address  | Set Value |
|----------|----------|-------------------------------------------------------------------|----------|-----------|
| DTCR     |          | DTMF control register                                             | H'FFFC68 | —         |
|          | DTEN     | DTMF generation circuit operation control                         | Bit 7    | 1         |
|          |          | <ul> <li>DTEN = 0: DTMF generation circuit halted</li> </ul>      |          |           |
|          |          | <ul> <li>DTEN = 1: DTMF generation circuit operates</li> </ul>    |          |           |
|          | CLOE     | Column output control                                             | Bit 5    | 0         |
|          |          | <ul> <li>CLOE = 0: Column DTMF signal output disabled</li> </ul>  |          |           |
|          |          | <ul> <li>CLOE = 1: Column DTMF signal output enabled</li> </ul>   |          |           |
|          | RWOE     | Row output control                                                | Bit 4    | 0         |
|          |          | <ul> <li>RWOE = 0: Row DTMF signal output disabled</li> </ul>     |          |           |
|          |          | <ul> <li>RWOE = 1: Row DTMF signal output enabled</li> </ul>      |          |           |
|          | CLF1     | Column DTMF signal output frequency 1 and 0                       | Bit 3    | —         |
|          | CLF0     | These bits select the column DTMF signal output                   | Bit 2    |           |
|          |          | frequency.                                                        |          |           |
|          |          | <ul> <li>CLF1, CLF0 = 00: 1,209 Hz (C1)</li> </ul>                |          |           |
|          |          | <ul> <li>CLF1, CLF0 = 01: 1,336 Hz (C2)</li> </ul>                |          |           |
|          |          | <ul> <li>CLF1, CLF0 = 10: 1,447 Hz (C3)</li> </ul>                |          |           |
|          |          | • CLF1, CLF0 = 11: 1,633 Hz (C4)                                  |          |           |
|          | RWF1     | Row DTMF signal output frequency 1 and 0                          | Bit 1    | —         |
|          | RWF0     | These bits select the row DTMF signal output                      | Bit 0    |           |
|          |          | frequency.                                                        |          |           |
|          |          | • RWF1, RWF0 = 00: 697 Hz (R1)                                    |          |           |
|          |          | <ul> <li>RWF1, RWF0 = 01: 770 Hz (R2)</li> </ul>                  |          |           |
|          |          | • RWF1, RWF0 = 10: 852 Hz (R3)                                    |          |           |
|          |          | • RWF1, RWF0 = 11: 941 Hz (R4)                                    |          |           |
| DTLR     |          | DTMF load register                                                | H'FFFC69 | H'D9      |
|          | DTL5     | Main clock division ratio                                         | Bit 5    |           |
|          | to       | <ul> <li>DTL5 to DTL0 = 011001 (binary): 400-kHz clock</li> </ul> | to       |           |
|          | DILO     | signal generated by division of the 10-MHz main                   | Bit 0    |           |
|          |          | clock frequency by 25                                             |          |           |



#### Table 4 Internal Registers Used (cont)

| Register | Bit Name | Description                                                       | Address  | Set Value |
|----------|----------|-------------------------------------------------------------------|----------|-----------|
| P7DDR    |          | Port 7 data direction register                                    | H'FFFF36 | H'F0      |
|          |          | <ul> <li>P7DDR = H'F0: P77 to P74 set as output ports,</li> </ul> |          |           |
|          |          | P73 to P70 set as input ports                                     |          |           |
| P7DR     |          | Port 7 data register                                              | H'FFFF06 | —         |
|          |          | Stores data for output ports P77 to P74. P73 to P70               |          |           |
|          |          | reflect the state of the key column set to a low level            |          |           |
|          |          | among P77 to P74                                                  |          |           |
|          |          | • P7DR = H'E0: P74 key column (1, 4, 7, *) selected               |          |           |
|          |          | • P7DR = H'D0: P75 key column (2, 5, 8, 0) selected               |          |           |
|          |          | • P7DR = H'B0: P76 key column (3, 6, 9, #) selected               |          |           |
|          |          | • P7DR = H'70: P77 key column (A. B. C. D)                        |          |           |
|          |          | selected                                                          |          |           |
| P0RT7    |          | Port 7 register                                                   | H'FFFFB6 | _         |
|          | P0RT7L   | The lower 4 bits of PORT7 are designated as                       | Bit 3    | -         |
|          |          | PORT7L and reflect the values of input ports P73                  | to       |           |
|          |          | to P70                                                            | Bit 0    |           |
| MSTPCRC  | ;        | Module stop control register C                                    | H'FFFDEA | H'FB      |
|          | MSTPC2   | • MSTPC2 = 0: DTMF generation circuit module stop                 | Bit 2    | 0         |
|          |          | mode is cleared                                                   |          |           |
|          |          | • MSTPC2 = 1: DTMF generation circuit module stop                 |          |           |
|          |          | mode is set                                                       |          |           |

#### (4) RAM Usage

The RAM usage in this sample task is shown in table 5.

#### Table 5 RAM Usage

|           |                                  | Amount of   |         |
|-----------|----------------------------------|-------------|---------|
| Label     | Description                      | Memory Used | Used in |
| dtmftable | DTMF output value                | 16 bytes    | main    |
| keyselect | Selects key column for key input | 4 bytes     | main    |



## 5. Flowchart

#### Main Routin





# 6. Program Listings

INIT. SRC program listing

| .export _INIT                  |
|--------------------------------|
| import main                    |
|                                |
| ,                              |
| .section P,CODE,ALIGN=2        |
| _INIT:                         |
| <pre>mov.l #h'ffefc0,er7</pre> |
| ldc.b #b'10000000,ccr          |
| ldc.b #0,exr                   |
| jmp @_main                     |
| ;                              |
| .end                           |

| / * * * * * * * * * * * * * * * * * * *                     | *****                     |    |
|-------------------------------------------------------------|---------------------------|----|
| /*                                                          | * /                       |    |
| /<br>/* H8S/2000 Series -H8S/2268-                          | * /                       |    |
| /* Application Note                                         | * /                       |    |
| /*                                                          | * /                       |    |
| /<br>/* 'DTMF Waveform Output'                              | * /                       |    |
| /*                                                          | * /                       |    |
| /<br>/* Function                                            | * /                       |    |
| /* : DTMF Generation Circuit                                | * /                       |    |
| /*                                                          | * /                       |    |
| /* External Clock : 10MHz                                   | * /                       |    |
| /* Internal Clock : 10MHz                                   | * /                       |    |
| /* Sub Clock : 32.768kHz                                    | * /                       |    |
| /*                                                          | */                        |    |
| ·<br>/************************************                  | *****                     |    |
| <pre>#include <machine.h></machine.h></pre>                 |                           |    |
| /**************************************                     | ***********/              |    |
| /* Symbol Definition                                        | */                        |    |
| /**************************************                     | ******                    |    |
| struct BIT {                                                |                           |    |
| unsigned char b7:1;                                         | /* bit7                   | */ |
| unsigned char b6:1;                                         | /* bit6                   | */ |
| unsigned char b5:1;                                         | /* bit5                   | */ |
| unsigned char b4:1;                                         | /* bit4                   | */ |
| unsigned char b3:1;                                         | /* bit3                   | */ |
| unsigned char b2:1;                                         | /* bit2                   | */ |
| unsigned char bl:1;                                         | /* bit1                   | */ |
| unsigned char b0:1;                                         | /* bit0                   | */ |
| };                                                          |                           |    |
| struct P4BIT {                                              |                           |    |
| unsigned char H:4;                                          | /* bit7-bit4              | */ |
| unsigned char L:4;                                          | /* bit3-bit0              | */ |
| };                                                          |                           |    |
| <pre>#define DTCR *(volatile unsigned char *)0xFFFC68</pre> | /* DTMF Control Register  | */ |
| <pre>#define DTCR_BIT (*(struct BIT *)0xFFFC60)</pre>       | /* DTMF Control Register  | */ |
| #define DTEN DTCR_BIT.b7                                    | /* DTMF generation        | */ |
| #define CLOE DTCR_BIT.b5                                    | /* Column section outputs | */ |
| #define RWOE DTCR_BIT.b4                                    | /* Column section outputs | */ |
| #define DTLR *(volatile unsigned char *)0xFFFC69            | /* DTMF Load Register     | */ |

# RENESAS

# H8S Family DTMF Signal Output (DTMF Generation Circuit)

#define P7DDR \*(volatile unsigned char \*)0xFFFE36 /\* Port 7 Data Direction Register \* / #define P7DR \*(volatile unsigned char \*)0xFFFF06 /\* Port 7 Data Register \*/ #define PORT7 \*(volatile unsigned char \*)0xFFFFB6 /\* Port 7 Register \*/ #define PORT7\_BIT (\*(struct P4BIT \*)0xFFFFB6) \*/ /\* Port 7 Register #define PORT7H PORT7\_BIT.H /\* P77-P74 \*/ \*/ #define PORT7L PORT7\_BIT.L /\* P73-P70 #define MSTPCRC \*(volatile unsigned char \*)0xFFFDEA /\* Module Stop Control Registers C \*/ /\* Function define \* / /\*\*\*\*\*\* extern void INIT ( void ); \*/ /\* SP Set void main ( void ); /\* DTMF Waveform Output Table \*/ unsigned char dtmftable[4][4] = { 0xF0,0xF4,0xF8,0xFC, /\* R1 C1,C2,C3,C4 \*/ 0xF1, 0xF5, 0xF9, 0xFD/\* R2 C1,C2,C3,C4 \* / /\* R3 C1,C2,C3,C4 \*/ 0xF2,0xF6,0xFA,0xFE, /\* R4 C1,C2,C3,C4 \* / 0xF3,0xF7,0xFB,0xFF, }; unsigned char keyselect[4] = { 0xE0, 0xD0, 0xB0, 0x70, }; \* / /\* Vector Address /\* VECTOR SECTOIN SET \* / #pragma section V1 void (\*const VEC\_TBL1[])(void) = { /\* 0x00 - 0x0f \*/ TNTT /\* 00 Reset \* / }; \*/ /\* P #pragma section /\* Main Program \*/ void main ( void ) { unsigned char i, j, keydt; \*/ set\_imask\_ccr(1); /\* Interrupt Disable MSTPCRC = 0xFB;/\* module stop mode is cleared \*/ \*/ /\* Make 400kHz for DTMF Circuit DTLR = 0xD9;\*/ P7DDR = 0xF0;/\* Set P77-40utput, P73-0Input Port \*/ P7DR = 0xF0;/\* P77-4 Port 1set while(1){ for(j = 0; j < 4; j++){</pre> \*/ P7DR = keyselect[j]; /\* Set Key Select if(PORT7L != 0x0F){ /\* Touch Key? \*/ \*/ /\* What Key? keydt = PORT7L>>1; keydt = 0x07 - keydt;for(i = 0; keydt != 0; i++){ keydt = keydt>>1; } DTCR = dtmftable[i][j]; /\* DTMF Data Set \* / do{



| keydt = PORT7L;                   |
|-----------------------------------|
| <pre>}while(keydt != 0x0F);</pre> |
| DTCR = 0xC0;                      |
| }                                 |
| }                                 |
| }                                 |
| }                                 |

| Touch Key? | * | / |
|------------|---|---|
| Stop DTMF  | * | / |

# 7. Link Addresses

| Section | Address   |
|---------|-----------|
| CV1     | H' 000000 |
| Р       | H' 000100 |

/\*

/\*



# **Revision Record**

| Rev. | Date      | Description |                      |  |
|------|-----------|-------------|----------------------|--|
|      |           | Page        | Summary              |  |
| 1.00 | Mar.09.05 | —           | First edition issued |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |



Keep safety first in your circuit designs!

**(ENESAS** 

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.