# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/38602R Group

# A/D Conversion Using Subclock

#### Introduction

This application note discusses A/D conversion in subactive mode. The subclock is generated by the subclock oscillator circuit that uses a 32.768-kHz crystal resonator. A variable resistor is connected to analog input pin 0 (AN0) and A/D conversion is carried out every 0.5 seconds, with the results of the A/D conversion being stored to on-chip RAM.

## **Target Device**

H8/38602R

#### **Contents**

| 1. | Specifications           | 2 |
|----|--------------------------|---|
|    | Description of Functions |   |
|    | Principles of Operation  |   |
|    | Description of Software  |   |
|    |                          | 0 |



## 1. Specifications

A/D conversion is carried out in subactive mode. The subclock is generated by the subclock oscillator circuit that uses a 32.768-kHz crystal resonator. A variable resistor is connected to analog input pin 0 (AN0) and A/D conversion is carried out every 0.5 seconds, with the results of A/D conversion being stored to on-chip RAM. The 0.5-second periodic interrupt function of the RTC is used to provide the 0.5-second periodic timing. Figure 1 shows a block diagram of the A/D conversion operation with subclock.



Figure 1 A/D Conversion with Subclock



## 2. Description of Functions

## 2.1 Functions

This sample task performs A/D conversion in subactive mode. The subclock is generated by the subclock oscillator circuit that uses a 32.768 kHz crystal resonator. A variable resistor is connected to analog input pin 0 (AN0) and A/D conversion is carried out every 0.5 seconds, with the results of the A/D conversion being stored in the on-chip RAM. The 0.5-second periodic interrupt function of the RTC is used to provide the 0.5-second periodic timing.

#### 2.1.1 A/D Converter Function

The H8/38602R includes a successive approximation type 10-bit A/D converter that allows up to six analog input channels to be selected. A block diagram of the A/D converter is shown in figure 2.

- A/D Result Register (ADRR)
  - ADRR is a 16-bit read-only register that stores the result of A/D conversion. The upper 10 bits of the data are stored in ADRR. ADRR can be read by the CPU at any time, but the ADRR value during A/D conversion is undefined. When A/D conversion is completed, the conversion result is stored as 10-bit data, and this data is retained until the next conversion starts. The initial value of ADRR is undefined. ADRR must be read in a word unit.
- A/D Mode Register (AMR)
   AMR specifies the A/D conversion time, and selects the external trigger and analog input pins.
- A/D Start Register (ADSR)
   ADSR controls the start/stop of A/D conversion, and selects whether ladder resistor operates or is halted.



Figure 2 Block Diagram of A/D Converter



## 2.1.2 Module Standby Function

The module standby function places the A/D converter in the module standby mode after the reset is released. The module standby mode of the A/D converter can be cleared by setting the ADCKSTP bit in clock halt register 1 (CKSTPR1) to 1.

Clock Halt Register 1 (CKSTPR1)
 CKSTPR1 allows the on-chip peripheral modules to enter standby mode in module units.

## 2.1.3 Watchdog Timer Function

The H8/38602R includes a watchdog timer. The watchdog timer is active after reset. The timer counter WD (TCWD) is incremented and, if the TCWD overflows, the H8/38602R is internally reset. This sample task does not use the watchdog timer function, and thus stops this timer.

Timer Control/Status Register WD1 (TCSRWD1)
 TCSRWD1 controls writing to TCSRWD1 and TCWD. TCSRWD1 also controls the watchdog timer operation and indicates the operating status. TCSRWD1 must be rewritten by using the MOV instruction. Bit manipulation instructions cannot be used to change the setting value.

## 2.1.4 Power-Down Mode (Subactive Mode) Function

In subactive mode, the system clock oscillator stops but on-chip peripheral modules except for the IIC2 operate. As long as a required voltage is applied, the contents of some registers of the on-chip peripheral modules are retained.

Subactive mode is cleared by the SLEEP instruction. When subactive mode is cleared, a transition to subsleep mode, active mode, or watch mode is made, depending on the combination of bits SSBY, LSON, and TMA3 in SYSCR1 and bits MSON and DTON in SYSCR2. Subactive mode will not be cleared if the I bit in CCR is set to 1 or the associated interrupt is disabled by the interrupt enable register.

The operating frequency of subactive mode is selected from among  $\phi w$  (watch clock),  $\phi w/2$ ,  $\phi w/4$ , and  $\phi w/8$  by the SA1 and SA0 bits in SYSCR2. After the SLEEP instruction is executed, the operating frequency changes to the frequency that is set before the execution.

In this sample task, a direct transition is made from active (high-speed) mode to subactive mode. The CPU can execute programs in two modes: active and subactive mode. A direct transition is a transition between these two modes without stopping program execution. A direct transition is made by executing a SLEEP instruction while the DTON bit in SYSCR2 is set to 1. The direct transition can also be used to change the operating frequency in active or subactive mode. After the mode transition, direct transition interrupt exception handling starts. Note that if a direct transition is attempted while the I bit in CCR is set to 1, sleep or watch mode will be entered, and the resulting mode cannot be cleared by means of an interrupt.

When a SLEEP instruction is executed in active (high-speed) mode while the SSBY, TMA3, and LSON bits in SYSCR1 are set to 1 and the DTON bit in SYSCR2 is set to 1, a transition is made to subactive mode via watch mode.

Figure 3 shows a block diagram of direct transition from active (high-speed) mode to subactive mode.

- System Control Register 1 (SYSCR1)
   SYSCR1 controls the power-down modes, in combination with SYSCR2.
- System Control Register 2 (SYSCR2) SYSCR2 controls the power-down modes, in combination with SYSCR1.





Figure 3 Direct Transition from Active (High-Speed) Mode to Subactive Mode

#### 2.1.5 RTC Clock Output Function

This sample task uses the 0.5-second periodic interrupts generated by the RTC to perform A/D conversion with use of subclock.

- RTC Control Register 1 (RTCCR1)
   RTCCR1 controls the start/stop of the clock timer, selects 12-hour/24-hour mode, controls reset of the RTC, and sets the interrupt generation timing.
- RTC Control Register 2 (RTCCR2)
   RTCCR2 controls the RTC's periodic interrupts which are generated at intervals of a week, day, hour, minute, one second, 0.5 seconds, and 0.25 seconds. If these interrupts are enabled, the corresponding flag in the RTC interrupt flag register (RTCFLG) is set to 1 when the interrupt occurs.
- Clock Source Select Register (RTCCSR) RTCCSR selects the clock source.
- RTC Interrupt Flag Register (RTCFLG)
  When an RTC interrupt occurs, the corresponding flag in this register is set. Each flag is not cleared automatically even if the interrupt is accepted. To clear the flag, 0 should be written to the flag.

## 2.1.6 Exception Handling Function

In this sample task, A/D conversion with subclock takes place as the interrupt service processing for the 0.5-second periodic interrupt from the RTC.

• Interrupt Enable Register 1 (IENR1) IENR1 enables the RTC interrupts.



# 2.2 Assignment of Functions

Table 1 lists the function assignment for this sample task. By assigning the functions as shown in table 1, the H8/38602R performs A/D conversion with use of a subclock.

## **Table 1 Assignment of Functions**

| Register | Description                                                                       |
|----------|-----------------------------------------------------------------------------------|
| ADRR     | Stores 10-bit A/D conversion result.                                              |
| AMR      | Selects AN0 as the analog input channel and φw/2 as the clock source for A/D      |
|          | conversion.                                                                       |
| ADSR     | Starts/stops the A/D conversion.                                                  |
| CKSTPR1  | Clears module standby mode of the A/D converter.                                  |
| TCSRWD1  | Stops the watchdog timer.                                                         |
| SYSCR1   | Controls direct transition to subactive mode in combination with SYSCR2.          |
| SYSCR2   | Controls direct transition to subactive mode in combination with SYSCR1.          |
| RTCCR1   | Controls the start/stop and reset of the clock timer.                             |
| RTCCR2   | Enables 0.5-second periodic interrupt requests.                                   |
| RTCCSR   | Selects 32.768-kHz RTC operation.                                                 |
| RTCFLG   | Register containing the status flag for the 0.5-second periodic interrupt request |
| IENR1    | Enables RTC interrupt requests.                                                   |



## 3. Principles of Operation

This sample task performs A/D conversion in subactive mode. The subclock is generated by the subclock oscillator circuit that uses a 32.768-kHz crystal resonator. A variable resistor is connected to analog input pin 0 (AN0) and A/D conversion is carried out every 0.5 seconds, with the results of A/D conversion being stored in on-chip RAM. The 0.5-second periodic interrupt function of the RTC is used to provide the 0.5-second periodic timing. Figure 4 illustrates the A/D conversion operation with use of subclock.



Figure 4 Principles of Operation



## 4. Description of Software

## 4.1 Modules

Table 2 describes the modules of this sample task.

Table 2 Description of Modules

| Function Name | Description                                                                                                                                                                    |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| main          | Stops the watchdog timer, clears A/D converter module standby mode, configures the RTC and A/D converter, enables interrupts, and makes a direct transition to subactive mode. |
| int_rtc       | 0.5-second periodic interrupt processing: starts A/D conversion on the AN0 pin and stores the A/D converted-result in on-chip RAM.                                             |
| int_sleep     | Direct transition interrupt processing                                                                                                                                         |

## 4.2 Arguments

This sample task does not use arguments.

## 4.3 Internal Registers

The following describes internal registers used in this sample task.

• A/D Result Register (ADRR)

Address H'FFBC

| Bit | Bit Name | Setting | R/W | Function                                                                 |
|-----|----------|---------|-----|--------------------------------------------------------------------------|
| 15  | ADR9     | _       | R   | ADRR is a 16-bit read-only register that stores the result of A/D        |
| 14  | ADR8     |         | R   | conversion. The upper 10 bits of the data are stored in ADRR.            |
| 13  | ADR7     | _       | R   | ADRR can be read by the CPU at any time, but the ADRR value              |
| 12  | ADR6     | _       | R   | during A/D conversion is undefined. When A/D conversion is               |
| 11  | ADR5     |         | R   | completed, the conversion result is stored as 10-bit data, and this      |
| 10  | ADR4     |         | R   | data is retained until the next conversion is started. The initial value |
| 9   | ADR3     |         | R   | of ADRR is undefined. This register must be read in a word unit.         |
| 8   | ADR2     |         | R   |                                                                          |
| 7   | ADR1     | _       | R   |                                                                          |
| 6   | ADR0     |         | R   |                                                                          |



• A/D Mode Register (AMR)

## Address H'FFBE

| Bit | Bit Name | Setting | R/W | Function                                                             |
|-----|----------|---------|-----|----------------------------------------------------------------------|
| 5   | CKS1     | 1       | R/W | Clock Select                                                         |
| 4   | CKS0     | 1       | R/W | These bits select the clock source for A/D conversion.               |
|     |          |         |     | 00: φ/8                                                              |
|     |          |         |     | (conversion time = 124 states (Max) (reference clock = $\phi$ )      |
|     |          |         |     | 01: φ/4                                                              |
|     |          |         |     | (conversion time = 62 states (Max) (reference clock = $\phi$ )       |
|     |          |         |     | 10: φ/2                                                              |
|     |          |         |     | (conversion time = 31 states (Max) (reference clock = $\phi$ )       |
|     |          |         |     | 11: φw/2                                                             |
|     |          |         |     | (conversion time = 31 states (Max) (reference clock = $\phi_{SUB}$ ) |
|     |          |         |     | In subactive or subsleep mode with CKS1 and CKS0 set to b'11,        |
|     |          |         |     | the A/D converter can only be used when the CPU operating clock      |
|     |          |         |     | is φw.                                                               |
| 3   | CH3      | 0       | R/W | Channel Select 3 to 0                                                |
| 2   | CH2      | 1       | R/W | These bits select the analog input channel.                          |
| 1   | CH1      | 0       | R/W | 00xx: No channel selected                                            |
| 0   | CH0      | 0       | R/W | 0100: AN0                                                            |
|     |          |         |     | 0101: AN1                                                            |
|     |          |         |     | 0110: AN2                                                            |
|     |          |         |     | 0111: AN3                                                            |
|     |          |         |     | 1000: AN4                                                            |
|     |          |         |     | 1001: AN5                                                            |
|     |          |         |     | 101x: No channel selected                                            |
|     |          |         |     | 11xx: No channel selected                                            |
|     |          |         |     | The channel selection should be changed while the ADSF bit is 0.     |

[Legend] x: Don't care.

• A/D Start Register (ADSR)

## Address H'FFBF

| Bit | Bit Name | Setting | R/W | Function                                                                                                                                                                                                                                                                           |
|-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ADSF     | 1       | R/W | When this bit is set to 1, A/D conversion is started. When conversion is completed, the result of conversion is stored to ADRR and at the same time this bit is cleared to 0. A/D conversion can be forcibly terminated by writing 0 to this bit.                                  |
| 6   | LADS     | 0       | R/W | Ladder Resistor Select  0: Ladder resistor is connected while the A/D converter is idle.  1: Ladder resistor is disconnected while the A/D converter is idle.  The ladder resistor is always disconnected in standby mode, watch mode, or module standby mode, and during a reset. |



• Clock Halt Register 1 (CKSTPR1)

Address H'FFFA

| Bit | Bit Name | Setting | R/W | Function                                                         |
|-----|----------|---------|-----|------------------------------------------------------------------|
| 4   | ADCKSTP  | 1       | R/W | A/D Converter Module Standby                                     |
|     |          |         |     | A/D converter enters standby mode when this bit is cleared to 0. |

• Timer Control/Status Register WD1 (TCSRWD1)

Address H'FFB1

| Bit | Bit Name | Setting | R/W | Function                                                                                                                                      |
|-----|----------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | B6WI     | 1       | R/W | Bit 6 Write Disable                                                                                                                           |
|     |          |         |     | Writing to the TCWE bit is only enabled when 0 is written to the B6WI bit. This bit is always read as 1.                                      |
| 6   | TCWE     | 0       | R/W | Timer Counter WD Write Enable                                                                                                                 |
|     |          |         |     | Writing to the timer counter WD (TCWD) is enabled when the TCWE bit is set to 1. When writing to this bit, 0 must be written to the B6WI bit. |
| 5   | B4WI     | 1       | R/W | Bit 4 Write Disable                                                                                                                           |
|     |          |         |     | Writing to the TCSRWE bit is only enabled when 0 is written to the B4MI bit. The B4WI bit is always read as 1.                                |
| 4   | TCSRWE   | 0       | R/W | Timer Control/Status Register WD1 Write Enable                                                                                                |
|     |          |         |     | Writing to the WDON and WRST bits are enabled when the TCSRWE bit is set to 1. When writing to this bit, 0 must be written to the B4WI bit.   |
| 3   | B2WI     | 1       | R/W | Bit 2 Write Disable                                                                                                                           |
|     |          |         |     | Writing to the WDON is only enabled when 0 is written to the B2WI bit. This bit is always read as 1.                                          |
| 2   | WDON     | 0       | R/W | Watchdog Timer On                                                                                                                             |
|     |          |         |     | The TDWD starts counting up when the WDON bit is set to 1 and stops counting when the WDON bit is cleared to 0. [Setting condition]           |
|     |          |         |     | <ul> <li>If 0 is written to the B2WI bit and 1 to the WDON bit while the<br/>TCSRWE bit is 1.</li> </ul>                                      |
|     |          |         |     | Reset                                                                                                                                         |
|     |          |         |     | [Clearing condition]                                                                                                                          |
|     |          |         |     | <ul> <li>If 0 is written to the B2WI and WDON bits while the TCSRWE bit<br/>is 1.</li> </ul>                                                  |
| 1   | B0WI     | 1       | R/W | Bit 0 Write Disable                                                                                                                           |
|     |          |         |     | Writing to the WRST bit is only enabled when 0 is written to the B0WI bit. This bit is always read as 1.                                      |
| 0   | WRST     | 0       | R/W | Watchdog Timer Reset                                                                                                                          |
|     |          |         |     | [Setting condition]                                                                                                                           |
|     |          |         |     | <ul> <li>When the TCWD overflows and an internal reset signal is<br/>generated.</li> </ul>                                                    |
|     |          |         |     | [Clearing condition]                                                                                                                          |
|     |          |         |     | Reset by the RES pin                                                                                                                          |
|     |          |         |     | <ul> <li>If 0 is written to both the BOWI and WRST bits while the<br/>TCSRWE bit is 1.</li> </ul>                                             |



| • Sy  | stem Control R | tegister 1 (SY | (SCR1)     | Address H'FFF0                                                                                                                                                                                                                                                                                      |
|-------|----------------|----------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit   | Bit Name       | Setting        | R/W        | Function                                                                                                                                                                                                                                                                                            |
| 7     | SSBY           | 1              | R/W        | Software Standby Selects the mode to which the transition is made after the SLEEP instruction is executed.  0: Transition is made to sleep mode or subsleep mode.  1: Transition is made to standby mode or watch mode.                                                                             |
| 3     | LSON           | 1              | R/W        | Low Speed on Flag Selects the system clock (φ) or subclock (φSUB) as the CPU operating clock after watch mode is cleared. 0: The CPU operates on the system clock (φ). 1: The CPU operates on the subclock (φSUB).                                                                                  |
| 2     | TMA3           | 1              | R/W        | Selects the mode to which the transition is made after the SLEEP instruction is executed, in combination with bits SSBY and LSON in SYSCR1 and bits DTON and MSON in SYSCR2.                                                                                                                        |
| • Sy: | stem Control R | legister 2 (SY | (SCR2)     | Address H'FFF1                                                                                                                                                                                                                                                                                      |
| Bit   | Bit Name       | Setting        | R/W        | Function                                                                                                                                                                                                                                                                                            |
| 3     | DTON           | 1              | R/W        | Direct Transfer ON Flag Selects the mode to which the transition is made after the SLEEP instruction is executed, in combination with bits SSBY, TMA3, and LSON in SYSCR1 and bit MSON in SYSCR2.                                                                                                   |
| 2     | MSON           | 0              | R/W        | Medium Speed ON Flag Selects whether the chip operates in active (high-speed) or active (medium-speed) mode after standby, watch, or sleep mode is cleared.  0: Active (high-speed) mode 1: Active (medium-speed) mode                                                                              |
| 1 0   | SA1<br>SA0     | 1              | R/W<br>R/W | Subactive Mode Clock Select 1 and 0 These bits select the operating clock frequency in subactive and subsleep modes. The operating clock frequency changes to the set frequency after the SLEEP instruction is executed.  00: \( \phi w/8 \) 01: \( \phi w/4 \) 10: \( \phi w/2 \) 11: \( \phi w \) |



• RTC Control Register 1 (RTCCR1)

Address H'F06C

| Bit | Bit Name | Setting | R/W | Function                                                                                                                              |
|-----|----------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RUN      | 1       | R/W | RTC Operation Start                                                                                                                   |
|     |          |         |     | 0: Stops RTC operation.                                                                                                               |
|     |          |         |     | 1: Starts RTC operation.                                                                                                              |
| 4   | RST      | 0       | R/W | Reset                                                                                                                                 |
|     |          |         |     | 0: Normal operation                                                                                                                   |
|     |          |         |     | 1: Resets all the registers and control circuits of the RTC except RTCCSR and this bit. This bit must be cleared to 0 after set to 1. |

• RTC Control Register 2 (RTCCR2)

Address H'F06D

| Bit | Bit Name | Setting | R/W | Function                                    |
|-----|----------|---------|-----|---------------------------------------------|
| 1   | 05SEIE   | 1       | R/W | 0.5-Second Periodic Interrupt Enable        |
|     |          |         |     | 0: Disables 0.5-second periodic interrupts. |
|     |          |         |     | 1: Enables 0.5-second periodic interrupts.  |

• Clock Source Select Register (RTCCSR)

Address H'F06F

| Bit | Bit Name | Setting | R/W | Function                                      |
|-----|----------|---------|-----|-----------------------------------------------|
| 3   | RCS3     | 1       | R/W | Clock Source Selection                        |
| 2   | RCS2     | 0       | R/W | 0000: φ/8 (Free running counter operation)    |
| 1   | RCS1     | 0       | R/W | 0001: φ/32 (Free running counter operation)   |
| 0   | RCS0     | 0       | R/W | 0010: φ/128 (Free running counter operation)  |
|     |          |         |     | 0011: φ/256 (Free running counter operation)  |
|     |          |         |     | 0100: φ/512 (Free running counter operation)  |
|     |          |         |     | 0101: φ/2048 (Free running counter operation) |
|     |          |         |     | 0110: φ/4096 (Free running counter operation) |
|     |          |         |     | 0111: φ/8192 (Free running counter operation) |
|     |          |         |     | 1xxx: 32.768 kHz (RTC operation)              |

[Legend] x: Don't care.

• RTC Interrupt Flag Register (RTCFLG)

Address H'F067

| Bit | Bit Name | Setting | R/W    | Function                                     |
|-----|----------|---------|--------|----------------------------------------------|
| 1   | 05SEIFG  | 0       | R/(W)* | [Setting condition]                          |
|     |          |         |        | When a 0.5-second periodic interrupt occurs. |
|     |          |         |        | [Clearing condition]                         |
|     |          |         |        | 0 is written to 05SEIFG when 05SEIFG = 1     |

Note: \* Only 0 can be written to clear the flag.



• Interrupt Enable Register 1 (IENR1)

Address H'FFF3

| Bit | Bit Name | Setting | R/W | Function                                                      |
|-----|----------|---------|-----|---------------------------------------------------------------|
| 7   | IENRTC   | 1       | R/W | RTC Interrupt Request Enable                                  |
|     |          |         |     | RTC interrupt requests are enabled when this bit is set to 1. |

## 4.4 RAM Usage

Table 3 describes the RAM usage in this sample task.

## Table 3 Description of RAM

| Label Name | Function                                       | Size   | Used In       |
|------------|------------------------------------------------|--------|---------------|
| ad_rslt    | Stores the A/D-converted result as 10-bit data | 1 word | main, int_rtc |

• A/D Conversion Result (ad\_rslt) Address H'FB80

| Bit    | Bit Name | Setting | Function                                       |
|--------|----------|---------|------------------------------------------------|
| 15     | ad_rslt9 | 0       | Result of A/D Conversion                       |
| 14     | ad_rslt8 | 0       | Stores the A/D-converted result as 10-bit data |
| 13     | ad_rslt7 | 0       |                                                |
| 12     | ad_rslt6 | 0       |                                                |
| 11     | ad_rslt5 | 0       |                                                |
| 10     | ad_rslt4 | 0       |                                                |
| 9      | ad_rslt3 | 0       |                                                |
| 8      | ad_rslt2 | 0       |                                                |
| 7      | ad_rslt1 | 0       |                                                |
| 6      | ad_rslt0 | 0       |                                                |
| 5 to 0 | _        | 0       | Not used                                       |



#### 5. Flowchart

## 5.1 main







## 5.2 int\_rtc



## 5.3 int\_sleep



## 5.4 Link Address Specification

| <b>Section Name</b> | Address |
|---------------------|---------|
| CVECT               | H'0000  |
| Р                   | H'0100  |
| В                   | H'FB80  |



## **Revision Record**

|      |           | Descript | ion                  |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Mar.18.05 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |



#### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

## Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.