# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/38602R Group

# **AECPWM Output**

# Introduction

The H8/38602R outputs a PWM waveform from the AECPWM pin by using the event-counter PWM function of the Asynchronous Event Counter (ACE).

# **Target Device**

H8/38602R

### **Contents**

| 1. | Specifications           | 2  |
|----|--------------------------|----|
|    | Description of Functions |    |
|    | Principles of Operation  |    |
| 4. | Description of Software  | 6  |
| 5. | Flowchart                | 10 |



# 1. Specifications

The H8/38602R outputs a PWM waveform with a fixed duty cycle of 93.75% from the AECPWM pin, using the event-counter PWM function of the AEC. The AEC is used as a single-channel independent 16-bit event counter and an internal clock of  $\phi/8$  is selected as the clock source for the event-counter PWM. The period of the output PWM waveform is 6.5536 ms, and the low pulse width is 409.6  $\mu$ s. Figure 1 shows a block diagram of the AECPWM output operation.



Figure 1 AECPWM Output Operation

## 2. Description of Functions

#### 2.1 Functions

This sample task outputs a PWM waveform with a fixed duty cycle of 93.75% from the AECPWM pin using the event-counter PWM function of the AEC. An internal clock,  $\phi/8$ , is used as the input clock for the event-counter PWM. The functions used by this sample task are described below.

#### 2.1.1 Event-Counter PWM Function of AEC

Figure 2 shows a block diagram of the event-counter PWM function of the AEC.

- Event Counter PWM Compare Register (ECPWCR)
   ECPWCR is used to specify one conversion period of the event-counter PWM waveform. When the ECPWME bit in AEGSR is 1, the event-counter PWM is in operation, and therefore ECPWCR must not be modified. To change the conversion period, the event-counter PWM must be halted by clearing the ECPWME bit in AEGSR to 0 before modifying ECPWCR.
- Event Counter PWM Data Register (ECPWDR)
   ECPWDR is used to specify the low-pulse width of the PWM waveform. When the ECPWME bit in AEGSR is 1, the event-counter PWM is in operation, and therefore ECPWDR must not be modified. To change the low-pulse width, the event-counter PWM must be halted by clearing the ECPWME bit in AEGSR to 0 before modifying ECPWCR.
- Input Pin Edge Select Register (AEGSR)
   AEGSR is used to control IRQAEC/IECPWM.
- Event Counter Control Register (ECCR)
   ECPWDR is used to select the clock for the event-counter PWM.





Figure 2 Event-Counter PWM Function of AEC

#### 2.1.2 Module Standby Function

The module standby function places the AEC in module standby mode after a reset is released. Module standby mode of the AEC can be cancelled by setting the AECCKSTP bit in CKSTPR2 to 1.

Clock Halt Register 2 (CKSTPR2)
 CKSTPR2 allows the on-chip peripheral modules to enter standby mode in module units.

# 2.1.3 Watchdog Timer Function

The H8/38602R includes a watchdog timer. The watchdog timer is active after reset. The timer counter WD (TCWD) is incremented and, if the TCWD overflows, the H8/38602R is internally reset. This sample task does not use the watchdog timer function, and thus stops this timer.

Timer Control/Status Register WD1 (TCSRWD1)
 TCSRWD1 controls writing to TCSRWD1 and TCWD. TCSRWD1 also controls the watchdog timer operation and indicates the operating status. TCSRWD1 must be rewritten by using the MOV instruction. Bit manipulation instructions cannot be used to change the setting value.

#### 2.1.4 I/O Port Function

In this sample task, the P12/IRQAEC/AECPWM pin is set to be used as the IRQAEC input or AECPWM output pin.

Port Mode Register 1 (PMR1)
 PMR1 is used to select the functions of port 1 pins.



# 2.2 Setting PWM Waveform Period and Duty Cycle

Figure 3 shows how to specify the period and duty cycle of the PWM waveform generated by this sample task. This sample task uses a 10-MHz system clock.



Figure 3 Setting the Period and Duty Cycle of the PWM Waveform

# 2.3 Assignment of Functions

Table 1 lists the function assignment for this sample task. By assigning the functions as shown in table 1, the H8/38602R outputs a PWM waveform from the AECPWM pin using the event-counter PWM function of the AEC.

Table 1 Assignment of Functions

| Register | Description                                                                |  |  |  |  |  |  |
|----------|----------------------------------------------------------------------------|--|--|--|--|--|--|
| ECPWCR   | Specifies the period of the PWM waveform.                                  |  |  |  |  |  |  |
| ECPWDR   | Specifies the low pulse width of the PWM waveform.                         |  |  |  |  |  |  |
| AEGSR    | Enables event-counter PWM operation and disables IRQAEC.                   |  |  |  |  |  |  |
| ECCR     | Selects an internal clock of φ/8 as the input clock for event-counter PWM. |  |  |  |  |  |  |
| CKSTPR2  | Cancels AEC module standby mode.                                           |  |  |  |  |  |  |
| TCSRWD1  | Stops the watchdog timer.                                                  |  |  |  |  |  |  |
| PMR1     | Sets so that the P12/IRQAEC/AECPWM pin is used as the AECPWM output pin.   |  |  |  |  |  |  |



### 3. Principles of Operation

This sample task outputs a waveform with a fixed duty cycle of 93.75% using the event-counter PWM function of the ACE. An internal clock of  $\phi/8$  is used as the input clock for the event-counter PWM. Figure 4 illustrates the AECPWM output operation.



Figure 4 AECPWM Output Operation



# 4. Description of Software

## 4.1 Module

Table 2 shows the module of this sample task.

# Table 2 Description of Module

| <b>Function Name</b> | Description                                                                     |
|----------------------|---------------------------------------------------------------------------------|
| main                 | Stops the watchdog timer, selects the AECPWM pin function, cancels AEC's module |
|                      | standby mode, initialize the AEC, and controls interrupts.                      |

# 4.2 Arguments

This sample task does not use arguments.

# 4.3 Internal Registers

The internal registers used in this sample task are described below.

• Event Counter PWM Compare Register (ECPWCR) Address:H'FF8C

| Bit | Bit Name | Setting | R/W | Function                                                                 |
|-----|----------|---------|-----|--------------------------------------------------------------------------|
| 15  | ECPWCR15 | 0       | R/W | One Conversion Period of Event Counter PWM Waveform                      |
| 14  | ECPWCR14 | 0       | R/W | When the ECPWME bit in AEGSR is 1, the event-counter PWM is              |
| 13  | ECPWCR13 | 0       | R/W | in operation and therefore ECPWCR should not be modified. To             |
| 12  | ECPWCR12 | 1       | R/W | change the conversion period, the event-counter PWM must be              |
| 11  | ECPWCR11 | 1       | R/W | halted by clearing the ECPWME bit in AEGSR to 0 before modifying ECPWCR. |
| 10  | ECPWCR10 | 1       | R/W |                                                                          |
| 9   | ECPWCR9  | 1       | R/W | Setting value of ECPWCR = H'1FFF (8191)                                  |
| 8   | ECPWCR8  | 1       | R/W |                                                                          |
| 7   | ECPWCR7  | 1       | R/W |                                                                          |
| 6   | ECPWCR6  | 1       | R/W |                                                                          |
| 5   | ECPWCR5  | 1       | R/W |                                                                          |
| 4   | ECPWCR4  | 1       | R/W |                                                                          |
| 3   | ECPWCR3  | 1       | R/W |                                                                          |
| 2   | ECPWCR2  | 1       | R/W |                                                                          |
| 1   | ECPWCR1  | 1       | R/W |                                                                          |
| 0   | ECPWCR0  | 1       | R/W |                                                                          |



• Event Counter PWM Data Register (ECPWDR) Address:H'FF8E

| Bit | Bit Name | Setting | R/W | Function                                                      |
|-----|----------|---------|-----|---------------------------------------------------------------|
| 15  | ECPWDR15 | 0       | W   | Data Control of Event Counter PWM Waveform Generator          |
| 14  | ECPWDR14 | 0       | W   | When the ECPWME bit in AEGSR is 1, the event-counter PWM is   |
| 13  | ECPWDR13 | 0       | W   | in operation, and therefore ECPWDR should not be modified. To |
| 12  | ECPWDR12 | 0       | W   | modify the value of ECPWDR, the event-counter PWM must be     |
| 11  | ECPWDR11 | 0       | W   | halted by clearing the ECPWME bit in AEGSR to 0 in advance.   |
| 10  | ECPWDR10 | 0       | W   | 0.11                                                          |
| 9   | ECPWDR9  | 0       | W   | Setting value of ECPWDR = H'01FF (511)                        |
| 8   | ECPWDR8  | 1       | W   |                                                               |
| 7   | ECPWDR7  | 1       | W   |                                                               |
| 6   | ECPWDR6  | 1       | W   |                                                               |
| 5   | ECPWDR5  | 1       | W   |                                                               |
| 4   | ECPWDR4  | 1       | W   |                                                               |
| 3   | ECPWDR3  | 1       | W   |                                                               |
| 2   | ECPWDR2  | 1       | W   |                                                               |
| 1   | ECPWDR1  | 1       | W   |                                                               |
| 0   | ECPWDR0  | 1       | W   |                                                               |

• Event Counter Control Register (ECCR) Address: H'FF94

| Bit | Bit Name | Setting | R/W | Function                                                     |
|-----|----------|---------|-----|--------------------------------------------------------------|
| 3   | PWCK2    | 0       | R/W | Event Counter PWM Clock Select                               |
| 2   | PWCK1    | 1       | R/W | These bits select the input clock for the event-counter PWM. |
| 1   | PWCK0    | 0       | R/W | 000: φ/2                                                     |
|     |          |         |     | 001: φ/4                                                     |
|     |          |         |     | 010: φ/8                                                     |
|     |          |         |     | 011: φ/16                                                    |
|     |          |         |     | 100: φ/32                                                    |
|     |          |         |     | 101: φ/64                                                    |
|     |          |         |     | 110: φw/16                                                   |
|     |          |         |     | 111: Setting prohibited                                      |

Note: To change the clock for the event-counter PWM, the event-counter PWM must be halted by clearing the ECPWME bit in AEGSR to 0 before modifying ECCR.



• Input Pin Edge Select Register (AEGSR) Address: H'FF92

| Bit | Bit Name | Setting | R/W | Function                                                                 |
|-----|----------|---------|-----|--------------------------------------------------------------------------|
| 1   | ECPWME   | 1       | R/W | Event Counter PWM Enable                                                 |
|     |          |         |     | Controls the operation of the event-counter PWM and selection of IRQAEC. |
|     |          |         |     | 0: Event-counter PWM operation is halted and IRQAEC is selected.         |
|     |          |         |     | 1: Event-counter PWM operation is enabled and IRQAEC is not selected.    |
|     |          |         |     |                                                                          |

Clock Halt Register 2 (CKSTPR2)
 Address: H'FFFB

| Bit | Bit Name | Setting | R/W | Function                                 |
|-----|----------|---------|-----|------------------------------------------|
| 3   | AECCKSTP | 1       | R/W | AEC Module Standby                       |
|     |          |         |     | 0: AEC is placed in module standby mode. |
|     |          |         |     | 1: AEC module standby mode is canceled.  |

• Timer Control/Status Register WD1 (TCSRWD1) Address H'FFB1

| Bit | Bit Name | Setting | R/W | Function                                                                                                                                      |
|-----|----------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | B6WI     | 1       | R/W | Bit 6 Write Disable                                                                                                                           |
|     |          |         |     | Writing to the TCWE bit is only enabled when 0 is written to the B6WI bit. This bit is always read as 1.                                      |
| 6   | TCWE     | 0       | R/W | Timer Counter WD Write Enable                                                                                                                 |
|     |          |         |     | Writing to the timer counter WD (TCWD) is enabled when the TCWE bit is set to 1. When writing to this bit, 0 must be written to the B6WI bit. |
| 5   | B4WI     | 1       | R/W | Bit 4 Write Disable                                                                                                                           |
|     |          |         |     | Writing to the TCSRWE bit is only enabled when 0 is written to the B4MI bit. The B4WI bit is always read as 1.                                |
| 4   | TCSRWE   | 0       | R/W | Timer Control/Status Register WD1 Write Enable                                                                                                |
|     |          |         |     | Writing to the WDON and WRST bits are enabled when the TCSRWE bit is set to 1. When writing to this bit, 0 must be written to the B4WI bit.   |
| 3   | B2WI     | 1       | R/W | Bit 2 Write Disable                                                                                                                           |
|     |          |         |     | Writing to the WDON is only enabled when 0 is written to the B2WI bit. This bit is always read as 1.                                          |



| Bit                         | Bit Name | Setting | R/W | Function                                                                                                                                                                                                                                                                                                                               |
|-----------------------------|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2                           | WDON     | 0       | R/W | Watchdog Timer On The TDWD starts counting up when the WDON bit is set to 1 and stops counting when the WDON bit is cleared to 0. [Setting condition] If 0 is written to the B2WI bit and 1 to the WDON bit while the TCSRWE bit is 1. Reset [Clearing condition] If 0 is written to the B2WI and WDON bits while the TCSRWE bit is 1. |
| 1                           | B0WI     | 1       | R/W | Bit 0 Write Disable Writing to the WRST bit is only enabled when 0 is written to the B0WI bit. This bit is always read as 1.                                                                                                                                                                                                           |
| 0                           | WRST     | 0       | R/W | Watchdog Timer Reset [Setting condition]  • When the TCWD overflows and an internal reset signal is generated. [Clearing condition]  • Reset by the RES pin  • If 0 is written to both the BOWI and WRST bits while the TCSRWE bit is 1.                                                                                               |
| Port Mode Register 1 (PMR1) |          |         |     | Address: H'FFC0                                                                                                                                                                                                                                                                                                                        |

| Bit | Bit Name | Setting | R/W | Function                                                     |
|-----|----------|---------|-----|--------------------------------------------------------------|
| 5   | IRQAEC   | 1       | R/W | R12/IRQAEC/AECPWM Pin Function Select                        |
|     |          |         |     | 0: The pin functions as a P12 I/O pin.                       |
|     |          |         |     | 1: The pin functions as an IRQAEC input pin or AECPWM output |
|     |          |         |     | pin.                                                         |

# 4.4 RAM Usage

This sample task does not use on-chip RAM.



#### 5. Flowchart

### 5.1 main



## 5.2 Link Address Specification

| Section Name | Address |
|--------------|---------|
| CVECT        | H'0000  |
| P            | H'0100  |



# **Revision Record**

| ח                  | esc        | rir     | ٦ti | Λn  |
|--------------------|------------|---------|-----|-----|
| $\boldsymbol{\nu}$ | <b>636</b> | , 1 1 1 | JU  | UII |

| Rev. | Date      | Page | Summary              |  |  |
|------|-----------|------|----------------------|--|--|
| 1.00 | Mar.18.05 | _    | First edition issued |  |  |
|      |           |      |                      |  |  |
|      |           |      |                      |  |  |
|      |           |      |                      |  |  |
|      |           |      |                      |  |  |



#### Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.