## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300H SLP Series

### Multiple Interrupt Operation Using Interrupt Priority Function

#### Introduction

The interrupt priority function is used to generate TPU compare match interrupt processing during IRQ0 interrupt processing.

#### **Target Device**

H8/38076R

#### Contents

| 1. | Specifications          | 2  |
|----|-------------------------|----|
| 2. | Functions Used          | 2  |
| 3. | Principles of Operation | 5  |
| 4. | Description of Software | 6  |
| 5. | Flowcharts              | 11 |



#### 1. Specifications

- 1. An LED connected to P93 of port 9 is made to blink at 0.05 second intervals by means of compare match interrupt processing using the cycle counting function of the TPU.
- 2. An IRQ0 interrupt is generated by the on-state of switch input connected to the IRQ0 pin, and within the interrupt processing function priority level 0 interrupt requests are masked and multiple interrupts are enabled. In this sample task, the IRQ0 interrupt processing period is set to one second or more.
- 3. Normally, a TPU interrupt has a priority level of 0, and therefore a TPU interrupt is not generated during IRQ0 interrupt processing, and LED blinking is suspended for approximately one second until IRQ0 interrupt processing ends. (This applies when PB1 of port B is 1.)
- 4. When PB1 of port B is 0, on the other hand, the interrupt level of the TPU is set to 1 using the interrupt priority function.
- 5. In this case, the TPU interrupt priority level is higher than the mask level, and therefore multiple interrupts are generated and LED blinking can be performed at 0.05 second intervals.
- 6. A sample connection diagram is shown in figure 1.



Figure 1 Example of Connections for This Sample Task

#### 2. Functions Used

#### 2.1 Functions

In this sample task, the interrupt priority function is used to generate TPU compare match interrupt processing during IRQ0 interrupt processing. A block diagram of the interrupt controller is shown in figure 2.

• Interrupt priority registers (IPRA to IPRE)

The interrupt priority registers set interrupt priorities (level 2 to 0) for interrupts other than an address break. Priority level 0 is the lowest, and priority level 2 the highest.

• Interrupt mask register (INTM)

INTM is an 8-bit readable/writable register that controls masking of the three interrupt levels set by the interrupt priority registers.



#### H8/300H SLP Series Multiple Interrupt Operation Using Interrupt Priority Function



Figure 2 Block Diagram of Interrupt Controller



#### 2.2 Assignment of Functions

Table 1 shows the assignment of functions in this sample task. Using functions assigned as shown in table 1, TPU compare match interrupt processing is performed during IRQ0 interrupt processing by means of the interrupt priority function.

#### Table 1 Assignment of Functions

| Elements | Description                                                                                                                                 |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------|
| IERG0    | IRQ0 pin input edge selection                                                                                                               |
| IENR1    | Enables IRQ0 pin interrupt request                                                                                                          |
| IRR1     | IRQ0 interrupt request flag                                                                                                                 |
| IPRA     | IRQ0 interrupt priority selection                                                                                                           |
| PMRB     | IRQ0, IRQ1 pin/port selection                                                                                                               |
| PDRB     | Register that stores port B data                                                                                                            |
| INTM     | 3-level interrupt mask control                                                                                                              |
| IPRC     | TPU interrupt priority selection                                                                                                            |
| TCR_1    | Sets TGRA_1 compare match as TCNT_1 counter clearing source, rising edge as input clock edge, and internal clock $\phi/256$ as clock source |
| TMDR_1   | Sets normal operation mode as TPU channel 1 operating mode                                                                                  |
| TIER_1   | Enables or disables interrupt request                                                                                                       |
| TSR_1    | Indicates timer status                                                                                                                      |
| TCNT_1   | 16-bit counter using internal clock $\phi/256$ as clock source                                                                              |
| TGRA_1   | 16-bit compare match register                                                                                                               |
| TSTR     | Sets TCNT_1 count operation                                                                                                                 |



#### 3. Principles of Operation

The principles of operation of this sample task are illustrated in figure 3. Using the hardware and software processing shown in figure 3, interrupt priority based multiple interrupts is performed. (A TPU interrupt has priority when PBI is 0, and an IRQ0 interrupt when PBI is 1.)



Figure 3 Principles of Operation



#### 4. Description of Software

#### 4.1 Modules

Table 2 shows the modules used in this sample task.

#### Table 2 Modules

| Function Name | Description                                                                                                                                            |  |  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| main          | IRQ0 interrupt setting, sets P93 as output pin, outputs 0 (LED on)                                                                                     |  |  |  |  |
| Irq0_int      | IRQ0 interrupt request flag clearing, sets masking of interrupts of interrupt priority level 0, clears I bit to 0 in CCR to enable multiple interrupts |  |  |  |  |
| tgia1int      | Status flag clearing, inverts P93 output                                                                                                               |  |  |  |  |
| init_tpu      | TPU interrupt setting, interrupt priority level setting                                                                                                |  |  |  |  |

#### 4.2 Arguments

The arguments used in this sample task are shown in table 3.

#### Table 3 Arguments Used

| Label                | Description                               | Used in  |
|----------------------|-------------------------------------------|----------|
| unsigned short cycle | Specifies compare match generation cycle. | init_tpu |
| unsigned char level  | Specifies interrupt priority level.       | init_tpu |

#### 4.3 Internal Registers Used

The internal registers used in this sample task are shown below.

| • TSTR Timer start register |          | Address: H'F030 |     |                                           |
|-----------------------------|----------|-----------------|-----|-------------------------------------------|
| Bit                         | Bit Name | Set Value       | R/W | Description                               |
| 1                           | CST1     | 1               | R/W | Counter start 1                           |
|                             |          |                 |     | Selects TCNT_1 operation or stopping.     |
|                             |          |                 |     | CST1 = 1: TCNT_1 performs count operation |

# RENESAS

| •   | TCR_1 Timer | control register | Add | ress: H'F040                                                         |
|-----|-------------|------------------|-----|----------------------------------------------------------------------|
| Bit | Bit Name    | Set Value        | R/W | Description                                                          |
| 6   | CCLR1       | 0                | R/W | Counter clear 1, 0                                                   |
| 5   | CCLR0       | 1                | R/W | Select the TCNT_1 counter clearing source.                           |
|     |             |                  |     | CCLR1 = 0, CCLR0 = 1: TCNT_1 cleared by TGRA_1 compare<br>match      |
| 4   | CKEG1       | 0                | R/W | Clock edge 1, 0                                                      |
| 3   | CKEG0       | 0                | R/W | Select the TCNT_1 input clock edge.                                  |
|     |             |                  |     | CKEG1 = 0, CKEG0 = 0: Counts at the rising edge                      |
| 2   | TPSC2       | 1                | R/W | Timer prescaler 2, 1, 0                                              |
| 1   | TPSC1       | 1                | R/W | Select the TCNT_1 clock source.                                      |
| 0   | TPSC0       | 0                | R/W | TPSC2 = 1, TPSC1 = 1, TPSC0 = 0: Counts on internal clock $\phi/256$ |

| •   | TMDR_1 T | imer mode registe | r Ad | ldress: H'F041                                       |
|-----|----------|-------------------|------|------------------------------------------------------|
| Bit | Bit Name | Set Value         | R/W  | Description                                          |
| 1   | MD1      | 0                 | R/W  | Mode 1, 0                                            |
| 0   | MD0      | 0                 | R/W  | Select the TPU_1 operating mode.                     |
|     |          |                   |      | MD1 = 0, MD0 = 0: TPU_1 set to normal operation mode |

| • TIER_1 Timer interrupt enable register_1 |          |           |     | Address: H'F044                                                                            |
|--------------------------------------------|----------|-----------|-----|--------------------------------------------------------------------------------------------|
| Bit                                        | Bit Name | Set Value | R/W | Description                                                                                |
| 0                                          | TGIEA    | 1         | R/W | TGR interrupt enable A                                                                     |
|                                            |          |           |     | Enables or disables TGFA flag interrupt request (TGI1A) when TGFA flag is set to 1 in TSR. |
|                                            |          |           |     | TGIEA = 1: TGFA flag interrupt request (TGI1A) enabled                                     |

| • 7 | TSR_1 Timer | status register_ | 1 Add  | lress: H'F045                                                                                                                                                   |
|-----|-------------|------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name    | Set Value        | R/W    | Description                                                                                                                                                     |
| 0   | TGFA        | 0                | R/(W)* | Input capture/output compare flag A                                                                                                                             |
|     |             |                  |        | Status flag indicating generation of TGRA_1 input capture or compare match                                                                                      |
|     |             |                  |        | [Setting conditions]                                                                                                                                            |
|     |             |                  |        | <ul> <li>When TCNT_1 = TGRA_1 while TGRA_1 is functioning as output<br/>compare register</li> </ul>                                                             |
|     |             |                  |        | <ul> <li>When TCNT_1 value is transferred to TGRA_1 in response to<br/>input capture signal when TGRA_1 is functioning as input capture<br/>register</li> </ul> |
|     |             |                  |        | [Clearing condition]                                                                                                                                            |
|     |             |                  |        | When 0 is written to TGFA after TGFA is read while set to 1                                                                                                     |
|     |             |                  |        | When o is whiteh to TGFA alter TGFA is read while set to T                                                                                                      |

Note: \* Only 0 can be written to clear the flag.



| • [ | TGRA_1 Tim | er general regis | ter A_1 | Address: H'F048                                                                                                                          |
|-----|------------|------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name   | Set Value        | R/W     | Description                                                                                                                              |
| 15  | Bit 15     | _                | R/W     | Timer general register A_1                                                                                                               |
| 14  | Bit 14     | —                | R/W     | A 16-bit readable/writable register, functioning as either output                                                                        |
| 13  | Bit 13     | —                | R/W     | compare or input capture register. TGRA_1 is initialized to H'FFFF at a reset. TGRA 1 cannot be accessed in 8-bit units, and must always |
| 12  | Bit 12     | —                | R/W     | be accessed in 16-bit units.                                                                                                             |
| 11  | Bit 11     | —                | R/W     |                                                                                                                                          |
| 10  | Bit 10     | —                | R/W     |                                                                                                                                          |
| 9   | Bit 9      | —                | R/W     |                                                                                                                                          |
| 8   | Bit 8      | —                | R/W     |                                                                                                                                          |
| 7   | Bit 7      | —                | R/W     |                                                                                                                                          |
| 6   | Bit 6      | —                | R/W     |                                                                                                                                          |
| 5   | Bit 5      | —                | R/W     |                                                                                                                                          |
| 4   | Bit 4      | —                | R/W     |                                                                                                                                          |
| 3   | Bit 3      | —                | R/W     |                                                                                                                                          |
| 2   | Bit 2      | —                | R/W     |                                                                                                                                          |
| 1   | Bit 1      | _                | R/W     |                                                                                                                                          |
| 0   | Bit 0      | _                | R/W     |                                                                                                                                          |
|     |            |                  |         |                                                                                                                                          |

| • 11 | PRA Interrup | t priority regist | er A | Address: H'F080                   |
|------|--------------|-------------------|------|-----------------------------------|
| Bit  | Bit Name     | Set Value         | R/W  | Description                       |
| 7    | IPRA7        | 0                 | R/W  | Interrupt source priority setting |
| 6    | IPRA6        | 0                 |      | 00: Priority level 0 (lowest)     |
|      |              |                   |      | 01: Priority level 1              |
|      |              |                   |      | 1*: Priority level 2 (highest)    |

| • IF | PRC Interrup | t priority registe | er C | Address: H'F082                   |
|------|--------------|--------------------|------|-----------------------------------|
| Bit  | Bit Name     | Set Value          | R/W  | Description                       |
| 7    | IPRC7        | 0                  | R/W  | Interrupt source priority setting |
| 6    | IPRC6        | —                  |      | 00: Priority level 0 (lowest)     |
|      |              | (Argument)         |      | 01: Priority level 1              |
|      |              |                    |      | 1*: Priority level 2 (highest)    |
|      |              |                    |      |                                   |

| • I | PMRB Port m | ode register B | Addr | ess: H'FFCA                                                                |
|-----|-------------|----------------|------|----------------------------------------------------------------------------|
| Bit | Bit Name    | Set Value      | R/W  | Description                                                                |
| 0   | IRQ0        | 1              | R/W  | PB0/AN0/IRQ0 pin switching                                                 |
|     |             |                |      | Sets whether PB0/AN0/IRQ0 pin is to be used as PB0/AN0 pin or as IRQ0 pin. |
|     |             |                |      | 1: Functions as IRQ0 input pin                                             |



| •        | PDR9 Port dat | a register 9     | Addres          | s: H'FFDC                                                                                                                                                                                                                 |
|----------|---------------|------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit      | Bit Name      | Set Value        | R/W             | Description                                                                                                                                                                                                               |
| 3        | P93           | 0                | R/W             | P93 data register                                                                                                                                                                                                         |
|          |               |                  |                 | Register that stores P93 data. If P93 is read while PCR93 bit is set to 1, the value stored in P93 is read, regardless of the actual pin state. If P93 is read while PCR93 bit is cleared to 0, the pin state are read.   |
| •        | PDRB Port da  | ta register B    | Addre           | ss: H'FFDE                                                                                                                                                                                                                |
| Bit      | Bit Name      | Set Value        | R/W             | Description                                                                                                                                                                                                               |
| 1        | PB1           | 0                | R               | When PDRB is read the pin states are always returned. However, when a pin for which an analog input channel is selected by CH3 to CH0 in AMR of the A/D converter is read, 0 is returned regardless of the input voltage. |
| •        | PCR9 Port cor | ntrol register 9 | Add             | ress: H'FFEC                                                                                                                                                                                                              |
| Bit      | Bit Name      | Set Value        | R/W             | Description                                                                                                                                                                                                               |
| 3        | PCR93         | 1                | W               | P93 control register                                                                                                                                                                                                      |
|          |               |                  |                 | Controls P93 input/output. P93 is an output pin when PCR93 is set to 1, and an input pin when PCR93 is cleared to 0. This is a write-only register, and will always return a value of 1 if read.                          |
|          |               |                  |                 |                                                                                                                                                                                                                           |
| •        | IEGR Interrup | t edge select re | gister          | Address: H'FFF2                                                                                                                                                                                                           |
| Bit      | Bit Name      | Set Value        | R/W             | Description                                                                                                                                                                                                               |
| 0        | IEG0          | 0                | R/W             | IRQ0 edge select                                                                                                                                                                                                          |
|          |               |                  |                 | 0: IRQ0 pin input falling edge detected                                                                                                                                                                                   |
|          |               |                  |                 |                                                                                                                                                                                                                           |
| •        | IENR1 Interru | pt enable regist | er 1            | Address: H'FFF3                                                                                                                                                                                                           |
| Bit      | Bit Name      | Set Value        | R/W             | Description                                                                                                                                                                                                               |
| 0        | IEN0          | 1                | R/W             | IRQ0 interrupt request enable                                                                                                                                                                                             |
|          |               |                  |                 | 1: IRQ0 interrupt requests enabled                                                                                                                                                                                        |
|          |               |                  |                 |                                                                                                                                                                                                                           |
| •        | INTM Interrup | ot mask register | · Ad            | dress: H'FFF5                                                                                                                                                                                                             |
| Bit      | Bit Name      | Set Value        | R/W             | Description                                                                                                                                                                                                               |
| 0        | INTM0         | 1                | R/W             | Sets the interrupt mask level.                                                                                                                                                                                            |
|          |               |                  |                 | 1: Priority level 0 interrupts are masked                                                                                                                                                                                 |
| •        | IRR1 Interrup | t flag register  | م ما ما ما<br>م | ess: H'FFF6                                                                                                                                                                                                               |
| •<br>Bit | Bit Name      | Set Value        | R/W             | Description                                                                                                                                                                                                               |
|          |               |                  |                 |                                                                                                                                                                                                                           |
| 0        | IRRI0         | 0                | R/W             | IRQ0 interrupt request flag                                                                                                                                                                                               |
|          |               |                  |                 | 0: When the specified edge has not been detected                                                                                                                                                                          |
|          |               |                  |                 | 1: When the specified edge is detected                                                                                                                                                                                    |



#### 4.4 Constants Used

The constants used in this sample task are shown in table 4.

#### Table 4 Constants Used

| Label | Description                               | Used in        |
|-------|-------------------------------------------|----------------|
| CYCLE | Specifies compare match generation cycle. | main, int_wkp0 |

#### 4.5 RAM Usage

No RAM is used in this sample task.



#### 5. Flowcharts

#### 5.1 main





#### 5.2 int\_irq0





#### 5.3 init\_tpu



#### 5.4 tgia1int



• Link Address Specifications

| Section Name | Address |
|--------------|---------|
| CV1          | H'0000  |
| CV2          | H'000C  |
| CV3          | H'003A  |
| Р            | H'0100  |



#### **Revision Record**

| Rev. |           | Descripti | Description          |   |  |
|------|-----------|-----------|----------------------|---|--|
|      | Date      | Page      | Summary              |   |  |
| 1.00 | Sep.16.04 |           | First edition issued |   |  |
|      |           |           |                      |   |  |
|      |           |           |                      |   |  |
|      |           |           |                      | - |  |
|      |           |           |                      |   |  |



#### Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.