# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300H SLP Series

# Count Start by the IRQ Interrupt

## Introduction

A change in an external signal is identified using the external interrupt function, and incrementing of a 16-bit counter is started.

# **Target Device**

H8/38076R

#### **Contents**

| 1. | Specifications          | 2 |
|----|-------------------------|---|
| 2. | Functions Used          | 3 |
| 3. | Principles of Operation | 6 |
| 4. | Description of Software | 7 |
| 5  | Flowcharts              | 9 |



## 1. Specifications

- 1. Turning on switch input connected to the <u>IRQ0</u> pin generates an IRQ interrupt and starts incrementing of a 16-bit counter set in a variable ("counter").
- 2. An IRQ0 interrupt is requested by falling edge detection of  $\overline{IRQ0}$  pin input.
- 3. An LED is switched on and off each time the 16-bit counter set in the variable ("counter") overflows.
- 4. The LED is connected to the P93 output pin of port 9.
- 5. A sample connection diagram is shown in figure 1.



Figure 1 Example of Connections for This Sample Task



#### 2. Functions Used

#### 2.1 Functions

In this sample task, the external interrupt function is used to start a count by an IRQ0 external interrupt.

- There are 14 external interrupt sources: NMI, IRQ0, IRQ1, IRQ3, IRQ4, IRQAEC, and WKP0 to WKP7.
- An NMI interrupt is requested by signal input from the NMI pin. Rising/falling edge sensing can be specified for NMI interrupts by setting the NMIEG in the interrupt edge select register (IEGR).
- An NMI interrupt request has the highest priority, and is always acknowledged irrespective of the value of the I bit in CCR.
- IRQ0, IRQ1, IRQ3, and IRQ4 interrupts are requested by signals input from the IRQ0, IRQ1, IRQ3, and IRQ4 pins. Rising/falling edge sensing can be specified for IRQ0, IRQ1, IRQ3, and IRQ4 interrupts by setting IEG0, IEG1, IEG3, and IEG4 in the interrupt edge select register (IEGR).
- When a specified edge is input while the  $\overline{IRQ0}$ ,  $\overline{IRQ1}$ ,  $\overline{IRQ3}$ , and  $\overline{IRQ4}$  pin functions are selected by port mode registers (PMR9, PMRB), corresponding bit IRRI0, IRRI1, IRRI3, or IRRI4 is set to 1 in interrupt flag register 1 (IRR1), and an interrupt request is generated.
- Interrupt requests can be disabled by clearing bits IEN0, IEN1, IEN3, and IEN4 to 0 in interrupt enable register 1 (IENR1).
- The interrupt priority level can be set by setting the interrupt priority register (IPR).
- A WKP interrupt is requested by signals input from one of pins WKP0 to WKP7. Rising/falling edge sensing can be specified for WKP interrupts by setting WKEGS0 to WKEGS7 in the wakeup edge select register (WEGR).
- When a specified edge is input while the WKP0 to WKP7 pin functions are selected by port mode register 5 (PMR5), corresponding bit IWPF0 to IWPF7 is set to 1 in the wakeup interrupt request register (IWPR), and an interrupt request is generated.
- Interrupt requests can be disabled by clearing IENWP to 0 in interrupt enable register 1 (IENR1).
- The interrupt priority level can be set by setting the interrupt priority register (IPR).
- An IRQAEC interrupt is input by setting IRQAEC pin input and IECPWM (AEC PWM output).
- When IRQAEC pin input is used as an external interrupt pin, ECPWME is cleared to 0 in AEGSR.
- When IRQAEC pin input is used as an external interrupt, rising-, falling-, or both-edge sensing can be specified by setting AIEGS1 and AIEGS0 in AEGSR.
- When a specified edge is input while IENEC2 is set to 1 in IENR1, the corresponding bit is set to 1 in IRR1 and an interrupt is generated.
- The interrupt priority level can be set by setting the interrupt priority register (IPR).
- The above IRQ, WKP, and IRQAEC interrupts can all be disabled by setting the I bit to 1 in the condition code register (CCR).
- Interrupt operation is described below.
  - (1) When an interrupt source occurs while the corresponding bit is set to 1 in the interrupt enable register, an interrupt request signal is sent to the interrupt controller.
  - (2) When interrupt request signals are sent to the interrupt controller, the interrupt with the highest level according to the interrupt levels set in IPR is selected, and lower-level interrupts are held pending.
  - (3) If interrupt priority levels are the same, the higher-level interrupt request according to an order predetermined by hardware is selected.



- (4) Bits INTM1 and INTM0 in the interrupt mask register (INTM), and the I bit in CRR, are referenced, and if the I bit is set to 1, interrupt requests are held pending. When the I bit is cleared to 0 and the INTM1 bit is set to 1, an interrupt of priority level 1 or below is held pending. When the I bit is cleared to 0, the INTM1 bit is cleared to 0, and the INTM0 bit is set to 1, an interrupt of priority level 0 is held pending. When the I, INTM1, and INTM0 bits are all cleared to 0, all interrupts are accepted.
- (5) When an interrupt is accepted by the CPU, after the instruction being executed at that time is completed, the contents of the program counter (PC) and condition code register (CCR) are saved to a stack area. The stacked PC indicates the address of the first instruction to be executed after returning from interrupt processing.
- (6) The I bit is set to 1 in CCR. This masks all interrupts except NMI and an address break.
- (7) The vector address corresponding to the accepted interrupt is generated, and interrupt processing routine execution is started from the indicated address.
- Disabling interrupts by clearing the interrupt enable register, or when clearing the interrupt flag register, or clearing the interrupt flag register must be done in the interrupt masked state (I-1). If such an operation is carried out when I = 0, and conflict occurs between execution of the relevant manipulation instruction and generation of the relevant interrupt, exception handling for the generated interrupt will be executed after execution of the manipulation instruction.
- Port mode register B (PMRB)
   Sets PB0 to the IRQ0 input pin function.
- Interrupt edge select register (IEGR)
   Sets the direction of an edge that generates an IRQ0 pin interrupt request.
- Interrupt enable register 1 (IENR1)
   Enables IRQ0 pin interrupts.
- Interrupt flag register 1 (IRR1)

  The IRQ0 interrupt request status register





Figure 2 Block Diagram of Interrupt Controller

## 2.2 Assignment of Functions

Table 1 shows the assignment of functions in this sample task. Using functions assigned as shown in table 1, counter incrementing is performed by means of WKP interrupts.

Table 1 Assignment of Functions

| Elements | Description                         |  |
|----------|-------------------------------------|--|
| IEGR     | IRQ0 pin input edge selection       |  |
| IENR1    | Enables IRQ0 pin interrupt requests |  |
| IRR1     | IRQ0 interrupt request flag         |  |
| PMRB     | IRQ0 pin/port selection             |  |
| ĪRQ0     | IRQ0 interrupt input pin            |  |



## 3. Principles of Operation

The principles of operation of this sample task are illustrated in figure 3. Using the hardware and software processing shown in figure 3, counter incrementing is performed by means of WKP interrupts.



Figure 3 Principles of Operation



## 4. Description of Software

### 4.1 Modules

Table 2 shows the modules used in this sample task.

#### Table 2 Modules

| <b>Function Name</b> | Description                                                                  |
|----------------------|------------------------------------------------------------------------------|
| main                 | IRQ0 interrupt setting, sets P93 as output pin, outputs 1 (LED off)          |
|                      | After IRQ0 interrupt generation, inverts P93 output due to counter overflow  |
| irq0int              | IRQ0 interrupt processing, clears IRRI0, disables IRQ0, and sets irq0_f to 1 |

# 4.2 Arguments

No arguments are used in this sample task.

# 4.3 Internal Registers Used

The internal registers used in this sample task are shown below.

| •   | PMRB  | Port mo   | ode register B  | Addres   | ss: H'FFCA                                                                                                                                                                                                              |
|-----|-------|-----------|-----------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit N | lame      | Set Value       | R/W      | Description                                                                                                                                                                                                             |
| 0   | IRQ   | )         | 1               | R/W      | PB0/AN0/IRQ0 pin switching                                                                                                                                                                                              |
|     |       |           |                 |          | Sets whether PB0/AN0/ $\overline{\text{IRQ0}}$ pin is to be used as PB0/AN0 pin or as $\overline{\text{IRQ0}}$ pin.                                                                                                     |
|     |       |           |                 |          | 1: Functions as IRQ0 input pin                                                                                                                                                                                          |
| ,   |       |           |                 |          |                                                                                                                                                                                                                         |
| •   | PDR9  | Port data | a register 9    | Address: | H'FFDC                                                                                                                                                                                                                  |
| Bit | Bit N | lame      | Set Value       | R/W      | Description                                                                                                                                                                                                             |
| 3   | P93   |           | 1               | R/W      | P93 data register                                                                                                                                                                                                       |
|     |       |           |                 |          | Register that stores P93 data. If P93 is read while PCR93 bit is set to 1, the value stored in P93 is read, regardless of the actual pin state. If P93 is read while PCR93 bit is cleared to 0, the pin state are read. |
|     |       |           |                 |          |                                                                                                                                                                                                                         |
| •   | PCR9  | Port con  | trol register 9 | Addres   | ss: H'FFEC                                                                                                                                                                                                              |
| Bit | Bit N | lame      | Set Value       | R/W      | Description                                                                                                                                                                                                             |
| 3   | PCR   | 93        | 1               | W        | P93 control register                                                                                                                                                                                                    |
|     |       |           |                 |          | Controls P93 input/output. P93 is an output pin when PCR93 is set to 1, and an input pin when PCR93 is cleared to 0. This is a write-only register, and will always return a value of 1 if read.                        |



| •   | IEGR Interrup  | t edge select re  | gister | Address: H'FFF2                                                                                 |
|-----|----------------|-------------------|--------|-------------------------------------------------------------------------------------------------|
| Bit | Bit Name       | Set Value         | R/W    | Description                                                                                     |
| 0   | IEG0           | 0                 | R/W    | IIRQ0 edge select                                                                               |
|     |                |                   |        | 0: IRQ0 pin input falling edge detected                                                         |
| •   | IENR1 Interru  | pt enable regis   | ter 1  | Address: H'FFF3                                                                                 |
| Bit | Bit Name       | Set Value         | R/W    | Description                                                                                     |
| 0   | IEN0           | 1                 | R/W    | IRQ0 interrupt request enable                                                                   |
|     |                |                   |        | 0: IRQ0 interrupt requests disabled                                                             |
|     |                |                   |        | 1: IRQ0 interrupt requests enabled                                                              |
| •   | IRR1 Interrupt | t flag register 1 | Add    | lress: H'FFF6                                                                                   |
| Bit | Bit Name       | Set Value         | R/W    | Description                                                                                     |
| 0   | IRRI0          | 0                 | R/W    | IRQ0 interrupt request flag                                                                     |
|     |                |                   |        | [Setting condition]                                                                             |
|     |                |                   |        | When $\overline{\mbox{IRQ0}}$ pin is set as interrupt input pin, and specified edge is detected |
|     |                |                   |        | [Clearing condition]                                                                            |
|     |                |                   |        | When 0 is written to this bit                                                                   |

### 4.4 Constants Used

No constants are used in this sample task.

## 4.5 RAM Usage

Table 3 describes RAM usage in this sample task.

Table 3 RAM Usage

| Label  | Description                                                                      | <b>Amount of Memory Used</b> | Used in       |
|--------|----------------------------------------------------------------------------------|------------------------------|---------------|
| irq0_f | Indicates that IRQ0 interrupt has been generated. Performs main program control. | 1 byte                       | main, irq0int |
|        | 0: Not generated                                                                 |                              |               |
|        | 1: Generated                                                                     |                              |               |



## 5. Flowcharts

#### 5.1 main





# 5.2 irq0int



## • Link Address Specifications

| Section Name | Address |
|--------------|---------|
| CV1          | H'0000  |
| CV2          | H'000C  |
| Р            | H'0100  |
| В            | H'F780  |



# **Revision Record**

| _    |           | 4.    |
|------|-----------|-------|
| 1100 | crir      | ntian |
| Des  | 3 U I I I | otion |

| Rev. | Date      | Page | Summary              |
|------|-----------|------|----------------------|
| 1.00 | Sep.16.04 | _    | First edition issued |
|      |           |      |                      |
|      |           |      |                      |
|      |           |      |                      |
|      |           |      |                      |



## Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.