

# Renesas Synergy™ Platform

# **Differences between R7FS7G2 Early Samples and Mass Production Devices**

R01AN3030EU0101 Rev.1.01 Nov 18, 2016

### Introduction

This application note describes the differences between early samples and mass production devices in the R7FS7G2 group.

#### **Target Devices**

The part numbers affected by this app note are marked as shown below. For more marking details see section 3.

- R7F5A00Z03CBG: Early sample
- R7FS7G27H2A01CBD: Mass production

#### Table 1. Parts used in hardware development tools

| Tool Part Number | Device Marking/Part number | Revision     |
|------------------|----------------------------|--------------|
| DK-S7G2          | R7F5A00Z03CBG              | 1.x          |
| DK-S7G2          | R7F5A00Z03CBG              | 2.x          |
| DK-S7G2          | R7FS7G27H2A01CBD           | 3.0 or later |
| PE-HMI1          | R7F5A00Z03CBG              | 1.x          |
| PE-HMI1          | R7FS7G27H2A01CBD           | 2.0 or later |

#### **Contents**

| 1. | D   | ifferences from R7F5A00Z03CBG to R7FS7G27H2A01CBD | . 2 |
|----|-----|---------------------------------------------------|-----|
| 1  | .1  | Pixel clock                                       | . 2 |
| 1  | .2  | MPC for SDRAM                                     | . 2 |
| 1  | .3  | I/O port drive capability                         | . 3 |
| 1  | .4  | I/O pull-up control                               | . 4 |
| 1  | .5  | Bus access speed from CPU to SRAM                 | . 4 |
| 2. | R   | 7F5A00Z03CBG restrictions                         | . 4 |
| 2  | .1  | Flash programing restriction                      |     |
| 2  | .2  | PCNTR3 register reading restriction               |     |
| 2  | .3  | EEP blank check restriction                       |     |
| 2  | .4  | RTC time capture function restriction             | . 5 |
| 2  | .5  | Bus arbitration function restriction              |     |
| 2  | .6  | Software Standby restriction                      | . 5 |
| 2  | .7  | A/D group scan mode restriction                   | . 5 |
| 2  | .8  | SSI (I2S) operation restriction                   |     |
| 2  | .9  | JTAG or SWD operation restriction                 | . 5 |
| 2  | .10 | SDRAM pins in Standby Mode restriction            | . 6 |
| 3. | M   | arking information of R7F5A00Z03CBG               | .6  |
| 4. | R   | eference Documents                                | . 6 |

#### 1. Differences from R7F5A00Z03CBG to R7FS7G27H2A01CBD

#### 1.1 Pixel clock

The LCDC pixel clock source is PLCKB. Divider definition is different between R7F5A00Z03CBG and R7FS7G27H2A01CBD.

System Control Block Version and Panel Clock Control Register

(SYSCNT\_PANEL\_CLK)

Table 2. R7FS7G27H2A01CBD input clock division

|           |                | CLKSEL= 0     | CLKSEL = 1     |
|-----------|----------------|---------------|----------------|
| DCDR[5:0] | Division ratio | LCD_EXTCLK    | PLL output     |
|           |                | (≦ 60MHz)     | (120 to240MHz) |
| 000000b   | 1/2            | LCD_EXTCLK/2  | -              |
| 000001b   | 1/1            | -             | -              |
| 000010b   | 1/2            | LCD_EXTCLK/2  | -              |
| 000011b   | 1/3            | LCD_EXTCLK/3  | -              |
| 000100b   | 1/4            | LCD_EXTCLK/4  | -              |
| 000101b   | 1/5            | LCD_EXTCLK/5  | PLL output/5   |
| 000110b   | 1/6            | LCD_EXTCLK/6  | PLL output/6   |
| 000111b   | 1/7            | LCD_EXTCLK/7  | PLL output/7   |
| 001000b   | 1/8            | LCD_EXTCLK/8  | PLL output/8   |
| 001001b   | 1/9            | LCD_EXTCLK/9  | PLL output/9   |
| 001100b   | 1/12           | LCD_EXTCLK/12 | PLL output/12  |
| 010000b   | 1/16           | LCD_EXTCLK/16 | PLL output/16  |
| 011000b   | 1/24           | LCD_EXTCLK/24 | PLL output/24  |
| 100000b   | 1/32           | LCD_EXTCLK/32 | PLL output/32  |

Note: See S7 Series User's Manual: Microcontrollers Electrical Characteristics for details.

Table 3. R7F5A00Z03CBG input clock division

|           |                | CLKSEL= 0     | CLKSEL = 1 |
|-----------|----------------|---------------|------------|
| DCDR[5:0] | Division ratio | LCD_EXTCLK    | PCLKB      |
|           |                | (≦ 60MHz)     | (≦ 60MHz)  |
| 000000b   | 1/2            | LCD_EXTCLK/2  | -          |
| 000001b   | 1/1            | -             | -          |
| 000010b   | 1/2            | LCD_EXTCLK/2  | PCLKB/2    |
| 000011b   | 1/3            | LCD_EXTCLK/3  | PCLKB/3    |
| 000100b   | 1/4            | LCD_EXTCLK/4  | PCLKB/4    |
| 000101b   | 1/5            | LCD_EXTCLK/5  | PCLKB/5    |
| 000110b   | 1/6            | LCD_EXTCLK/6  | PCLKB/6    |
| 000111b   | 1/7            | LCD_EXTCLK/7  | PCLKB/7    |
| 001000b   | 1/8            | LCD_EXTCLK/8  | PCLKB/8    |
| 001001b   | 1/9            | LCD_EXTCLK/9  | PCLKB/9    |
| 001100b   | 1/12           | LCD_EXTCLK/12 | PCLKB/12   |
| 010000b   | 1/16           | LCD_EXTCLK/16 | PCLKB/16   |
| 011000b   | 1/24           | LCD_EXTCLK/24 | PCLKB/24   |
| 100000b   | 1/32           | LCD_EXTCLK/32 | PCLKB/32   |

### 1.2 MPC for SDRAM

Register settings for input/output pin function (PSEL[4:0]) have been changed.

#### R7FS7G27H2A01CBD:

| PSEL[4:0]<br>Settings | Function      |                   |                   |                   |                   |                   |                   |                   |                   | pin  |      |      |      |      |      |      |      |
|-----------------------|---------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------|------|------|------|------|------|------|------|
| Settings              | Function      | P100              | P101              | P102              | P103              | P104              | P105              | P106              | P107              | P108 | P109 | P110 | P111 | P112 | P113 | P114 | P115 |
| 01011b                | BUS           | D0:I/O<br>DQ0:I/O | D1:I/O<br>DQ1:I/O | D2:I/O<br>DQ2:I/O | D3:I/O<br>DQ3:I/O | D4:I/O<br>DQ4:I/O | D5:I/O<br>DQ5:I/O | D6:I/O<br>DQ6:I/O | D7:I/O<br>DQ7:I/O |      |      |      | A5:O | A4:O | A3:O | A2:O | A1:O |
| 11011b                | cannot<br>use |                   |                   |                   |                   |                   |                   |                   |                   |      |      |      |      |      |      |      |      |

| PSEL[4:0]<br>Settings | Function      |      |      |      |      |      |       |       |       | pin   |       |       |                  |                  |       |       |       |
|-----------------------|---------------|------|------|------|------|------|-------|-------|-------|-------|-------|-------|------------------|------------------|-------|-------|-------|
| Settings              | Function      | P300 | P301 | P302 | P303 | P304 | P305  | P306  | P307  | P308  | P309  | P310  | P311             | P312             | P313  | P314  | P315  |
| 01011b                | BUS           |      | A6:O | A7:O | A8:O | A9:O | A10:O | A11:O | A12:O | A13:O | A14:O | A15:O | CS2#:O<br>RAS#:O | CS3#:O<br>CAS#:O | A20:O | A21:O | A22:O |
| 11011b                | cannot<br>use |      |      |      |      |      |       |       |       |       |       |       |                  |                  |       |       |       |

| PSEL[4:0]             |               |       |                           |                    | _                   |                     |                     |      |      | pin                     | _               |                 |             | -                 | =                 | -                   |      |
|-----------------------|---------------|-------|---------------------------|--------------------|---------------------|---------------------|---------------------|------|------|-------------------------|-----------------|-----------------|-------------|-------------------|-------------------|---------------------|------|
| PSEL[4:0]<br>Settings | Function      | P600  | P601                      | P602               | P603                | P604                | P605                | P606 | P607 | P608                    | P609            | P610            | P611        | P612              | P613              | P614                | P615 |
| 01011b                | BUS           | RD#:O | WR#:O<br>WR0#:O<br>DQM0:O | EBCLK:O<br>SDCLK:O | D13:I/O<br>DQ13:I/O | D12:I/O<br>DQ12:I/O | D11:I/O<br>DQ11:I/O |      |      | A0:O<br>BC0:O<br>DQM1:O | CS1#:O<br>CKE:O | CS0#:O<br>WE#:O | SDCS#:<br>O | D8:I/O<br>DQ8:I/O | D9:I/O<br>DQ9:I/O | D10:I/O<br>DQ10:I/O |      |
| 11011b                | cannot<br>use |       |                           |                    |                     |                     |                     |      |      |                         |                 |                 |             |                   |                   |                     |      |

| PSEL[4:0]<br>Settings |               |                     |                     |      |      |      |      | •    |      | pin  | _    |      |      | =    | =    | • |  |
|-----------------------|---------------|---------------------|---------------------|------|------|------|------|------|------|------|------|------|------|------|------|---|--|
| Settings              | Function      | P800                | P801                | P802 | P803 | P804 | P805 | P806 | P807 | P808 | P809 | P810 | P811 | P812 | P813 |   |  |
| 01011b                | BUS           | D14:I/O<br>DQ14:I/O | D15:I/O<br>DQ15:I/O |      |      |      |      |      |      |      |      |      |      |      |      |   |  |
| 11011b                | cannot<br>use |                     |                     |      |      |      |      |      |      |      |      |      |      |      |      |   |  |

#### R7F5A00Z03CBG:

| PSEL[4:0] | Function |         |         |         |         |         |         |         | pin     |      |      |      |      |      |      |      |      |
|-----------|----------|---------|---------|---------|---------|---------|---------|---------|---------|------|------|------|------|------|------|------|------|
| Settings  | Function | P100    | P101    | P102    | P103    | P104    | P105    | P106    | P107    | P108 | P109 | P110 | P111 | P112 | P113 | P114 | P115 |
| 01011b    | BUS      | D0:I/O  | D1:I/O  | D2:I/O  | D3:I/O  | D4:I/O  | D5:I/O  | D6:I/O  | D7:I/O  |      |      |      | A5:O | A4:O | A3:O | A2:O | A1:O |
| 11011b    | SDRAM    | DQ0:I/O | DQ1:I/O | DQ2:I/O | DQ3:I/O | DQ4:I/O | DQ5:I/O | DQ6:I/O | DQ7:I/O |      |      |      | A5:O | A4:O | A3:O | A2:O | A1:O |

| PSEL[4:0]<br>Settings | Frantisa |      | -    |      |      | •    | •     |       | pin   |       |       | -     | -      |        |       | •     |       |
|-----------------------|----------|------|------|------|------|------|-------|-------|-------|-------|-------|-------|--------|--------|-------|-------|-------|
| Settings              | Function | P300 | P301 | P302 | P303 | P304 | P305  | P306  | P307  | P308  | P309  | P310  | P311   | P312   | P313  | P314  | P315  |
| 01011b                | BUS      |      | A6:O | A7:O | A8:O | A9:O | A10:O | A11:O | A12:O | A13:O | A14:O | A15:O | CS2#:O | CS3#:O | A20:O | A21:O | A22:O |
| 11011b                | SDRAM    |      | A6:O | A7:O | A8:O | A9:O | A10:O | A11:O | A12:O | A13:O | A14:O | A15:O | RAS#:O | CAS#:O |       |       |       |

| PSEL[4:0]<br>Settings | Function |       |                 |         |          |          |          |      | pin  |               |                 |        |       |         |         |          |      |
|-----------------------|----------|-------|-----------------|---------|----------|----------|----------|------|------|---------------|-----------------|--------|-------|---------|---------|----------|------|
| Settings              | Function | P600  | P601            | P602    | P603     | P604     | P605     | P606 | P607 | P608          | P609            | P610   | P611  | P612    | P613    | P614     | P615 |
| 01011b                | BUS      | RD#:O | WR#:O<br>WR0#:O | EBCLK:O | D13:I/O  | D12:I/O  | D11:I/O  |      |      | A0:O<br>BC0:O | CS1#:O<br>CKE:O | CS0#:O |       | D8:I/O  | D9:I/O  | D10:I/O  |      |
| 11011b                | SDRAM    | CKE:O | WE#:O           | SDCLK:O | DQ13:I/O | DQ12:I/O | DQ11:I/O |      |      | A0:O          | DQM1:O          | DQM0:O | SDCS# | DQ8:I/O | DQ9:I/O | DQ10:I/O |      |

| PSEL[4:0]<br>Settings | Frantisa |          | -        | -    | -    | -    | -    |      | pin  | -    | -    | •    | -    | -    | •    | • |  |
|-----------------------|----------|----------|----------|------|------|------|------|------|------|------|------|------|------|------|------|---|--|
| Settings              | Function | P800     | P801     | P802 | P803 | P804 | P805 | P806 | P807 | P808 | P809 | P810 | P811 | P812 | P813 |   |  |
| 01011b                | BUS      | D14:I/O  | D15:I/O  |      |      |      |      |      |      |      |      |      |      |      |      |   |  |
| 11011b                | SDRAM    | DQ14:I/O | DQ15:I/O |      |      |      |      |      |      |      |      |      |      |      |      |   |  |

#### I/O port drive capability 1.3

The DSCR[1:0] value of P1\_09 and P1\_08 after reset has been changed.

Table 3. DSCR[1:0] meaning

| DSCR[1:0] | Port Drive         |  |
|-----------|--------------------|--|
| 0 0       | Low drive          |  |
| 0 1       | Middle drive       |  |
| 1 0       | Setting prohibited |  |
| 11        | High drive         |  |

R7FS7G27H2A01CBD: DSCR[1:0] is "01" after reset R7F5A00Z03CBG: DSCR[1:0] is "00" after reset

#### 1.4 I/O pull-up control

R7FS7G27H2A01CBD: There is no effect on the port pull-up resistor when you select SDHI enable (PSEL= '10101b').

R7F5A00Z03CBG: When you select SDHI enable (PSEL= '10101b') for the pins below, the pull-up resistor is automatically ON, and the pull-up resistors cannot be cut by software.

**Table 4: Effected ports** 

| Port  | Function | I/O   |
|-------|----------|-------|
| P9_3  | SD0CD    | Input |
| P4_12 | SD0CMD   | I/O   |
| P4_11 | SD0DAT0  | I/O   |
| P4_10 | SD0DAT1  | I/O   |
| P2_6  | SD0DAT2  | I/O   |
| P2_5  | SD0DAT3  | I/O   |
| P2_4  | SD0DAT4  | I/O   |
| P2_3  | SD0DAT5  | I/O   |
| P2_2  | SD0DAT6  | I/O   |
| P3_13 | SD0DAT7  | I/O   |
| P4_14 | SD0WP    | Input |
| P5_6  | SD1CD    | Input |
| P5_1  | SD1CMD   | I/O   |
| P5_2  | SD1DAT0  | I/O   |
| P5_3  | SD1DAT1  | I/O   |
| P5_4  | SD1DAT2  | I/O   |
| P5_5  | SD1DAT3  | I/O   |
| P8_1  | SD1DAT4  | I/O   |
| P8_2  | SD1DAT5  | I/O   |
| P8_3  | SD1DAT6  | I/O   |
| P8_4  | SD1DAT7  | I/O   |
| P5_7  | SD1WP    | Input |

#### 1.5 Bus access speed from CPU to SRAM

R7FS7G27H2A01CBD can get faster bus access from the CPU to SRAM0 and SRAM1 than R7F5A00Z03CBG for continuous write and read.

#### R7F5A00Z03CBG restrictions 2.

#### 2.1 Flash programing restriction

When the LSI flash memory is being programmed, at least one of PCLKA and PLCKB and PCLKC and PCLKD is faster than FCLK. If ICLK >= FCLK > PCLKA/B/D, the FRDYI interrupt does not appear.

#### 2.2 PCNTR3 register reading restriction

POSRn in PCNTR3 cannot be accessed by 16-bit access. PCNTR3 register can only be accessed by 32-bit access.

#### 2.3 EEP blank check restriction

Blank check for EEP cannot be executed while EEP or FLI programming are suspended.

#### 2.4 RTC time capture function restriction

RTC time capture function might not work correctly after VCC resupply.

When output RTCIC-2=1, a power-on reset may occur.

Unexpected POR occurs when RTCIC[2:0] is toggled (0->1) as part of the wakeup function. A voltage surge during the toggle causes a voltage drop on VBATT resulting in POR.

The cause is insufficient current drive for VBATT regulator.

#### 2.5 Bus arbitration function restriction

This product does not support round-robin bus arbitration.

You can only use fixed arbitration when resource conflict occurs.

#### 2.6 Software Standby restriction

When SSTBY mode with port select uses USBHS, USBFS or Key interrupt and those interrupts are not permitted, an unexpected interrupt may occur after cancelling the SSTBY mode .

This occurs when all of the following conditions are met:

- SSTBY mode
- USB HS or USB FS or Key interrupt is selected for IO port by PSEL.
- USB HS or USB FS or Key interrupt (same as above (2) IP interrupt is not permitted

Under these conditions, an unexpected interrupt may occur after cancelling the SSTBY mode.

#### 2.7 A/D group scan mode restriction

When using higher priority Group A, with the Group B trigger and restart function of Group B at PCLK > ADCLK, Group B conversion might occur twice even if only one Group B trigger occurs..

Specification: A/D group scan mode (when group A is given priority). If a group A trigger is input during A/D conversion on group B, the A/D conversion on group B stops and A/D conversion is performed on group A. Restart of A/D conversion on group B after completion of group A can be set.

Issue: When a group A trigger occurs just before group B conversion is completed, the group B conversion will occur twice despite the single trigger on group B.

#### 2.8 SSI (I2S) operation restriction

A false interrupt occurs as a result of clearing the SSI FIFO Status Register Receive Data Full Flag (RDF) and Transmit Data Empty Flag (TDE).

The follow sequence of events will result in a false interrupt:

- 1. When either RDF or TDE flags are asserted one after another
- 2. Before the CPU is able to clear the first flag, DMA or DTC accesses the bus (second bus master)
- 3. When the CPU clears the first flag, it causes a second interrupt (duplicated) from the second flag

The cause for this is a design flaw on the address decoder for FIFO Status Register (SSIFSR).

#### 2.9 JTAG or SWD operation restriction

The pin function of JTAG or SWD may change unexpectedly after reset.

After reset, the system clock source is switched to MOCO. When a glitch occurs during this period, the PFS (Pin Function control register) may get corrupted.



## 2.10 SDRAM pins in Standby Mode restriction

In Software Standby Mode or Deep Software Standby Mode, even if SBYCR.OPE is set to 0, CKE, DQM0, DQM1 pins retain the output state instead of high-impedance state.

## 3. Marking information of R7F5A00Z03CBG

These are the markings for R7F5A00Z03CBG.

| SYNERGY       |
|---------------|
| R7F5A00Z03CBG |
| WS1           |
| 441A100       |

SYNERGY R7F5A00Z03CBG WS1 441A101 SYNERGY R7F5A00Z03CBG WS1 445A100 SYNERGY R7F5A00Z03CBG WS1 502A100

#### 4. Reference Documents

User's Manual: Microcontrollers:

S7 Series User's Manual: Microcontrollers (R01UH0582EU0080)

The latest version can be downloaded from the Renesas Electronics website: <a href="http://www.renesassynergy.com/docs">http://www.renesassynergy.com/docs</a>.

## **Website and Support**

https://synergygallery.renesas.com/support Support:

**Technical Contact Details:** 

• America:  $\underline{https://renesas.zendesk.com/anonymous\_requests/new}$ https://www.renesas.com/en-eu/support/contact.html • Europe: • Japan:  $\underline{https://www.renesas.com/ja-jp/support/contact.html}$ 

All trademarks and registered trademarks are the property of their respective owners.

RENESAS

# **Revision History**

## **Description**

| Rev. | Date         | Page | Summary              |
|------|--------------|------|----------------------|
| 1.00 | Sep 25, 2015 | -    | First Edition        |
| 1.01 | Nov 18, 2016 | -    | Minor format changes |

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information,
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment: and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

## Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Flectronics America Inc.

2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.

Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Ini Tel: +65-6213-0200, Fax: +65-6213-0300 Innovation Centre, Singapore 339949

Renesas Electronics Malaysia Sdn.Bhd.
Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd.
No.777C, 100 Feet Road, HALII Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2016 Renesas Electronics Corporation. All rights reserved.