# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<a href="http://www.renesas.com">http://www.renesas.com</a>)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SH7211 Group

# Data Transfer to On-chip Peripheral Modules with DMAC

#### Introduction

This application note provides an example of transferring data to on-chip peripheral modules with the direct memory access controller (DMAC) of the SH7211.

### **Target Device**

SH7211

#### **Contents**

| 1. | Introduction                      | 2    |
|----|-----------------------------------|------|
|    |                                   |      |
| 2. | Description of Sample Application | 3    |
| 3. | Sample Program                    | . 10 |
| 4  | Documents for Reference           | 15   |



#### 1. Introduction

#### 1.1 Specification

- DMAC channel 1 is used to transfer data from external memory to the transmit FIFO data register (SCFTDR) in the serial communication interface with FIFO (SCIF channel 1) in order to transmit character string data.
- SCIF transmit FIFO data empty transfer requests (on-chip peripheral module request) are used to request DMA transfer.

#### 1.2 Used Modules

- Direct memory access controller (DMAC channel 1)
- Serial communication interface with FIFO (SCIF channel1)

## 1.3 Applicable Conditions

• Microcontroller: SH7211

• Operating Frequency: Internal clock 160 MHz

Bus clock 40 MHz Peripheral clock 40 MHz

• C Compiler: SuperH RISC engine family C/C++ compiler package Ver.9.01, manufactured by

Renesas Technology

• Compile Option: -cpu = sh2a -include = "\$(WORKSPDIR)\inc"

-object = "\$(CONFIGDIR)\\$(FILELEAF).obj" -debug -gb r= auto -chgincpath

-errorpath -global\_volatile = 0 -opt\_range = all -infinite\_loop = 0 -del\_vacant\_loop = 0

 $-struct\_alloc = 1 - nologo$ 

#### 1.4 Related Application Note

• The sample program of this application note has been evaluated in the initial settings described in SH7211 Initialization Application Note. Refer to it for details.



#### 2. Description of Sample Application

In this sample application, the DMAC and on-chip peripheral module requests are used to transfer data from external memory to the SCIF.

## 2.1 Operational Overview of Used Module

When a DMA transfer request is made, the DMAC starts to transfer data in accordance with the priority order of channels, and continues the transfer operation until the transfer end condition is met. Transfer requests for the DMAC are of three kinds: auto requests, external requests, and on-chip peripheral module requests. The bus mode is selectable as burst mode or cycle-stealing mode.

An overview of the DMAC is given in table 1. Also, a block diagram of the DMAC is shown in figure 1.

Table 1 Overview of DMAC

| Item                                                    | Description                                                                                                                                              |
|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of channels                                      | 8 (CH0 to CH7)                                                                                                                                           |
|                                                         | Only 4 (CH0 to CH3) can receive external requests.                                                                                                       |
| Address space                                           | 4 Gbytes                                                                                                                                                 |
| Length of transfer data                                 | Byte, word (2 bytes), longword (4 bytes), and 16 bytes (longword $\times$ 4)                                                                             |
| Maximum transfer count                                  | 16,777,216 (24 bits) transfers                                                                                                                           |
| Address mode                                            | Single address mode and dual address mode                                                                                                                |
| Transfer request                                        | Auto request, external request, and on-chip peripheral module request (SCIF: 8 sources, IIC3: 2 sources, ADC: 1 source, MTU2: 5 sources, CMT: 2 sources) |
| Bus mode                                                | Cycle-stealing mode and burst mode                                                                                                                       |
| Priority level                                          | Channel priority fixed mode and round-robin mode                                                                                                         |
| Interrupt request                                       | An interrupt request to the CPU is made when half or all of a transfer process is completed.                                                             |
| External request detection                              | DREQ input low/high level detection, rising/falling edge detection                                                                                       |
| Transfer request acknowledge signal/transfer end signal | Active levels for DACK and TEND can be set independently                                                                                                 |

Note: For details on the DMAC, refer to the section on the direct memory access controller in the SH7211 Group Hardware Manual.





Figure 1 Block Diagram of DMAC



# 2.2 Procedure for Setting Used Modules

This section describes the procedure for making initial settings when the DMAC is to be used to transfer data from memory to on-chip peripheral modules. On-chip peripheral module requests are used for transfer requests. A flowchart of DMAC initialization is shown in figure 2. For details on registers, refer to the SH7211 Group Hardware Manual.





Figure 2 Flowchart of Initializing DMAC



#### 2.3 Operation of Sample Program

In this sample program, SCIF transmit FIFO data empty transfer requests are made to activate DMAC channel 1, and to transfer data from external memory to the transmit FIFO data register (SCFTDR) on SCIF channel 1. The data written to SCFTDR on SCIF channel are transmitted in UART mode. An operation timing of the sample program is shown in figure 3.



Figure 3 Operation Timing of Sample Application



# 2.4 Processing Procedure of Sample Program

In this sample program, character string data stored in external memory are transferred by DMA to the transmit FIFO data register (SCFTDR) on SCIF channel 1, and then are transmitted in UART mode.

The register settings for the sample program are listed in table 2. The macro definitions used in this sample program are also listed in table 3. A flowchart of the sample program is illustrated in figure 4.

Table 2 Register Settings for Sample Program

| Register Name                       | Address     | Setting Value    | Description                                 |
|-------------------------------------|-------------|------------------|---------------------------------------------|
| Standby control register 2 (STBCR2) | H'FFFE 0018 | H'00             | MSTP8="0": DMAC operates                    |
| DMA channel control                 | H'FFFE 101C | H'0000 0000      | DE="0": Disables DMA transfer               |
| register 1 (CHCR1)                  |             | H'0000 1800      | TC = "0": Transfers data once for each      |
|                                     |             |                  | DMA transfer request                        |
|                                     |             |                  | RLD = "0": Disable reload function          |
|                                     |             |                  | DM = "B'00": Fixes destination address      |
|                                     |             |                  | SM = "B'01": Increments source address      |
|                                     |             |                  | RS = "B'1000": Extension resource selector  |
|                                     |             |                  | TB = "0": Cycle-stealing mode               |
|                                     |             |                  | TS = "B'00": Byte transfer                  |
|                                     |             |                  | IE = "0": Disables interrupt request        |
|                                     |             | H'0000 1801      | DE = "1": Enables DMA transfer              |
| DMA source address                  | H'FFFE 1010 | Address where    | Start address of transfer source:           |
| register_1 (SAR1)                   |             | character string | Start address of character string stored in |
|                                     |             | data are stored  | external memory                             |
| DMA destination                     | H'FFFE 1014 | H'FFFE 800C      | Start address of transfer destination:      |
| address register_1                  |             |                  | Address of the SCIF transmit FIFO data      |
| (DAR1)                              |             |                  | register_1 (SCFTDR_1)                       |
| DMA transfer count                  | H'FFFE 1014 | Number of        | Transfer count: the number of character     |
| register_1 (DMATCR1)                |             | character string | string data                                 |
|                                     |             | data             |                                             |
| DMA operation register              | H'FFFE 1200 | H'0001           | DME = "1": Enables DMA transfer on all the  |
| (DMAOR)                             |             |                  | channels                                    |
| DMA extension                       | H'FFFE 1300 | H'8500           | MID = "B'100001"                            |
| resource selector                   |             |                  | RID = "B'01"                                |
| (DMARS0)                            |             |                  | Set to SCIF_1 transmit FIFO data empty      |
|                                     |             |                  | transfer request                            |



Table 3 Macro Definitions Used in Sample Program

| Macro Definition | Setting Value | e Description                       |  |
|------------------|---------------|-------------------------------------|--|
| DMA_SIZE_BYTE    | H'0000        | Byte transfer                       |  |
| DMA_SIZE_WORD    | H'0001        | Word transfer                       |  |
| DMA_SIZE_LONG    | H'0002        | Longword transfer                   |  |
| DMA_SIZE_LONGx4  | H'0003        | 16-byte transfer                    |  |
| DMA_INT_DISABLE  | H'0000        | DMA transfer end interrupt disabled |  |
| DMA_INT_ENABLE   | H'0010        | DMA transfer end interrupt enabled  |  |



Figure 4 Flowchart of Sample Program



#### 3. Sample Program

1. Sample Program Listing "main.c" (1)

```
3
              System Name : SH7211 Sample Program
              File Name : main.c
             Contents : Data transfer to on-chip peripheral module with DMAC
5
                       : 1.00.00
6
             Version
             Model
                       : M3A-HS11
                       : SH7211
            Compiler : SHC9.1.1.0
10
            note
                       : Data transfer to the SCIF is performed using the DMAC
11
             The information described here may contain technical inaccuracies or
12
             typographical errors. Renesas Technology Corporation and Renesas Solutions
14
              assume no responsibility for any damage, liability, or other loss rising
1.5
             from these inaccuracies or errors.
16
      *s
             Copyright (C) 2007 Renesas Technology Corp. All Rights Reserved
             AND Renesas Solutions Corp. All Rights Reserved
19
             history : 2007.12.27 ver.1.00.00
20
      21
      #include <string.h>
       #include "iodefine.h"
                              /* SH7211 iodefine */
      /* ==== symbol definition ==== */s
      /* ==== DMAC Settings ==== */
      #define DMA_SIZE_BYTE 0x0000u
      #define DMA_SIZE_WORD 0x0001u
      #define DMA_SIZE_LONG 0x0002u
29
       #define DMA_SIZE_LONGx4 0x0003u
30
31
       #define DMA_INT_DISABLE 0x0000u
32
       #define DMA_INT_ENABLE 0x0010u
33
      #define DMA_INT (DMA_INT_ENABLE >> 4u)
34
      /* ==== prototype declaration ==== */
35
      void main(void);
36
      void io_init_dmal(void *src, void *dst, size_t size, unsigned int mode);
38
      void io_dma1_stop(void);
39
      void io init scif(int);
40
       /* ==== RAM allocation variable declaration ==== */
      typedef struct {
43
          unsigned char scbrr;
44
          unsigned short scsmr;
      } SH_BAUD_SET;
45
47
      /* ---- baud rate ---- */
48
       enum{
49
         CBR 1200,
50
          CBR_2400,
          CBR_4800,
52
          CBR 9600,
         CBR 19200,
53
         CBR 31250.
54
         CBR_38400,
         CBR_57600,
57
          CBR_115200
   };
58
```



2. Sample Program Listing "main.c" (2) static SH\_BAUD\_SET sci\_baud[] = { { 64, 2}, /\* 1200bps \*/ {129, 1}, /\* 2400bps \*/ 61 { 64, 1}, /\* 4800bps \*/ 62 {129, 0}, /\* 9600bps \*/ { 64, 0}, /\* 19200bps \*/ 64 { 39, 0}, /\* 31250bps \*/ 65 { 32, 0}, /\* 38400bps \*/ 66 { 21, 0}, /\* 57600bps \*/ { 10, 0} /\*115200bps \*/ }; 69 70 71 /\* Transmission character string \*/ signed char data[] = "SCIF request DMAC Sample Software.\r\n"; 73 74 75 76 \* Outline : Sample Program Main 77 78 \* Include : #include "iodefine.h" 79 : #include <machine.h> 80 81 \* Declaration : void main(void); 82 83 \* Function : Sample Program Main \*-----84 \* Argument : void 85 \* Return Value: void 88 89 \* Notice 90 void main(void) 92 /\* ==== Setting of DMAC ==== \*/ 93 io\_init\_dma1(data, (void \*)&SCIF1.SCFTDR ,sizeof(data), 94 95 DMA\_SIZE\_BYTE | DMA\_INT\_DISABLE); /\* Transfer requests : SCIF1 transmitter \*/ 97 /\* RAM -> SCIF transmitter 98 /\* ==== Setting of SCIF ==== \*/ 99 io\_init\_scif(CBR\_9600); /\* UART mode /\* bit rate : 9600bps \*/ 102 103 /\* ==== DMA start ==== \*/ 104 DMAC1.CHCR.BIT.DE = 1ul; /\* DMA enable \*/ 106 /\* ==== DMA stop ==== \*/ 107 108 io\_dma1\_stop(); 109 while(1){ 110 111 /\* Program end \*/ 112 } 113 114



3. Sample Program Listing "main.c" (3)

```
117
      * Include
               : #include "iodefine.h"
118
120
      * Declaration : void io_init_dma(void *src, void *dst, size_t size, unsigned int mode);
121
      *-----
      * Function : The DMAC transfers the amount of data specified by "size".
122
                : from the source address "src" to the destination address "dst."
                : Transfer is performed using requests from the SCIF1.
125
                 : "mode" is specified for transfer size and interrupt used/not used.
126
      * Argument : void *src : Source address
127
                  : void *dst : Destination address
129
                  : size_t size: Transfer size (byte)
130
                  : unsigned int mode: Transfer mode, specifies the following with logical OR.
                 : DMA SIZE BYTE (0x0000) Byte transfer
131
132
                : DMA_SIZE_WORD (0x0001) Word transfer
                : DMA_SIZE_LONG (0x0002) Longword transfer
134
                : DMA_SIZE_LONGx4(0x0003) 16-byte transfer
                 :
135
                    DMA_INT_DISABLE(0x0000) DMA transfer end interrupt disabled
136
                    DMA_INT_ENABLE (0x0010) DMA transfer end interrupt enabled
                 :
137
138
      * Return Value: void
139
140
                 : Operation is not guaranteed when the alignment of the source/destination.
                : address is inconsistent.
141
142
                : When interrupts are used, interrupt routines must be registered.
143
      void io_init_dma(void *src, void *dst, size_t size, unsigned int mode)
144
145
        unsigned int ts;
146
147
        unsigned long ie;
148
       ts = mode & 0x3u;
149
150
        ie = (mode & 0x00f0u ) >> 4u;
151
        /* ==== Setting of power down mode ==== */
153
        STB.CR2.BIT._DMAC = 0x0;
                                  /* Release of the DMAC module standby mode */
154
        /* ==== Setting of DMAC ==== */
155
         /* ---- DMA Channel Control Register(CHCR) ---- */
        DMAC1.CHCR.BIT.DE = Oul;
                                  /* DMA disable */
158
        /* ---- DMA Source Address Register(SAR) ---- */
159
        DMAC1.SAR = (void *)src;
160
162
         /* ---- DMA Destination Address Register(DAR) ---- */
        DMAC1.DAR = (void *)dst;
163
164
```



4. Sample Program Listing "main.c" (4)

```
/* ---- DMA Transfer Count Register(DMATCR) ---- */
166
      switch(ts){
167
      case DMA_SIZE_BYTE:
168
          DMACO.DMATCR = size;
                                       /* Specify transfer count (1/1) */
           DMACO.RDMATCR = size;
170
          break;
171
     case DMA_SIZE_WORD:
                                       /* Specify transfer count (1/2) */
172
          DMACO.DMATCR = size >> lu;
173
          DMACO.RDMATCR = size >> 1u;
          break;
     case DMA_SIZE_LONG:
175
176
          DMACO.DMATCR = size >> 2u;
                                       /* Specify transfer count (1/4) */
177
          DMACO.RDMATCR = size >> 2u;
178
          break;
179
     case DMA_SIZE_LONGx4:
180
          DMACO.DMATCR = size >> 4u;
                                       /* Specify transfer count (1/16) */
          DMACO.RDMATCR = size >> 4u;
182
          break;
183
      default:
184
          break;
185
      }
186
          /* ---- DMA Channel Control Register(CHCR) ---- */
187
188
          DMAC1.CHCR.LONG = 0x00001800ul | (ts << 3u) | (ie << 2u) ;
189
                           /* Fixed destination address
                           /* Source address is incremented */
190
                           /* DMA extension resource selector */
                           /* Cycle steal mode
192
193
                           /* Transfer Size : Byte unit
194
195
          /* ---- DMA Extension Resource Selector O(DMARSO) ---- */
          DMAC.DMARSO.BIT.C1MID = 0x21; /* Transfer requests : SCIF1 transmitter */
197
          DMAC DMARSO BIT C1RID = 0x1;
198
          /* ---- DMA Operation Register(DMAOR) ---- */
199
200
         DMAC.DMAOR.WORD &= 0xfff9u;
                                   /* AE,NMIF clear */
          if(DMAC.DMAOR.BIT.DME == Oul){    /* DMA Master Enable */
202
203
             DMAC.DMAOR.BIT.DME = 1ul;
204
205
206
      207
       * Outline : DMAC stop
       *-----
209
210
       * Include : #include "iodefine.h"
211
       * Declaration : void io_dma1_stop(void);
212
213
       * Function : Stop DMA transfer
214
215
216
        * Argument : void
217
       *-----
       * Return Value: void
219
220
       221
222
      void io_dma1_stop(void)
223
          /* Transmission end detection */;
224
          while(DMAC1.CHCR.BIT.TE == Oul){
            /* wait for TE bit to be set */
226
227
228
          /* ---- DMA end ---- */
229
          DMAC1.CHCR.BIT.DE = Oul;
                                /* DMA disable */
230
      }
231
232
```



5. Sample Program Listing "main.c" (5)

```
* Outline : Setting of SCIF
235
       * Include : #include "iodefine.h"
238
       * Declaration : void io_init_scif(void);
239
       *-----
       * Function : Settings for the serial communication interface with FIFO.
240
       * Argument : int bps : Specified baud rate
243
       *_____
       * Return Value: void
244
245
       247
248
      void io_init_scif(int bps)
249
      {
250
          int i;
252
          /* ==== Setting of power down mode ==== */
         STB.CR4.BIT._SCIF1 = 0; /* Release of the SCIF1 module standby mode */
253
254
          /* ==== Setting of SCIF ==== */
          /* ---- Serial Control Register(SCSCR) ---- */
257
          SCIF1.SCSCR.WORD = 0x00; /* Transmitter/Receiver disabled */
          SCIF1.SCSCR.BIT.CKE = 0x0; /* Internal clock */
258
259
         /* ---- Serial Mode Register(SCSMR) ---- */
261
          SCIF1.SCSMR.WORD = sci_baud[bps].scsmr;
262
                                 /* Asynchronous mode
                                 /* 8-bit data
263
264
                                 /* Parity bit not added or checked */
265
266
         /* ---- Bit Rate Register(SCBRR) ---- */
267
         SCIF1.SCBRR = sci_baud[bps].scbrr;
268
269
270
         /* ==== Setting of PFC ==== */
271
          /* ---- Port A Control Register H3 (PACRH3) ---- */
272
          PFC.PACRH3.BIT.PA25MD = 5; /* Set TxD1 */
273
          /* ---- Serial Control Register(SCSCR) ---- */
          SCIF1.SCSCR.BIT.TIE = 1;  /* Transmit interrupt enabled */
SCIF1.SCSCR.BIT.TE = 1;  /* Transmitter enabled */
275
276
277
      }
278
      /* End of File */
279
```



#### 4. Documents for Reference

 Software Manual SH-2A, SH2A-FPU Software Manual The most up-to-date version of this document is available on the Renesas Technology Website.

 Hardware Manual SH7211 Group Hardware Manual The most up-to-date version of this document is available on the Renesas Technology Website.



# **Website and Support**

Renesas Technology Website http://www.renesas.com/

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

#### **Revision Record**

| _    |     |              |     |
|------|-----|--------------|-----|
| Desc | PIP | <b>\+</b> :~ | n   |
| DESC | HL  | JLIC         | ,,, |
|      |     |              |     |

|      |           | Description | прион                  |  |
|------|-----------|-------------|------------------------|--|
| Rev. | Date      | Page        | Summary                |  |
| 1.00 | Mar.21.08 | _           | First edition issued   |  |
| 1.01 | Dec.17.08 | 10 to 14    | Source file is updated |  |
|      |           |             |                        |  |
|      |           |             |                        |  |
|      |           |             |                        |  |
| -    |           |             |                        |  |

All trademarks and registered trademarks are the property of their respective owners.



#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out
  of the use of any information in this document, including, but not limited to, product data, diagrams, charts,
  programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2008. Renesas Technology Corp., All rights reserved.