# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300L SLP Series

Connecting a Cadmium-Sulfide Photocell

### Introduction

A CdS cell is connected to the analog input pin, and the results of A/D conversion are displayed on seven-segment LEDs.

# **Target Device**

H8/38024

#### Contents

| 1. | Specifications          | 2  |
|----|-------------------------|----|
| 2. | Description of Function | 6  |
| 3. | Principles of Operation | 9  |
| 4. | Description of Software | 11 |
| 5. | Flowchart               | 15 |
| 6. | Program Listing         | 17 |

# RENESAS

### 1. Specifications

- 1. Figure 1.1 shows the hardware configuration example of connecting a visible-light photoconductive cell. A resistor and visible-light photoconductive cell: CdS cells are connected to the analog input pin 3 (AN3 pin) as shown in the figure.
- 2. The signal on the AN3 pin is A/D converted, after which the results of A/D conversion are displayed on the 7-segment LED connected to the I/O port.
- 3. The 7-segment LED display shows the 10-bit result of A/D conversion as a hexadecimal value in the range from H'000 to H'3FF.
- 4. A/D conversion is performed at 0.5-s intervals.



Figure 1.1 Hardware Configuration

5. In this sample task, the H8/38024's operating voltage (Vcc) and analog power supply voltage (AVcc) are 3.3 V, the oscillation frequency of the system clock is 10 MHz and that of the sub-clock is 32.768 kHz.



6. The visible-light photoconductive cell, CdS cell, used in this sample task is a product of Hamamatsu Photonics K.K. (model P1201). The specifications of this CdS cell are as follows.

Table 1.1 lists the absolute maximum ratings and characteristics of the CdS cell (P1201).

| Maximum Absolute Ratings |                     |                      | Characteristics <sup>*1</sup> |                                    |                |                                 |                                 |                   |                   |                                              |
|--------------------------|---------------------|----------------------|-------------------------------|------------------------------------|----------------|---------------------------------|---------------------------------|-------------------|-------------------|----------------------------------------------|
|                          |                     |                      |                               |                                    | Resis<br>Value | stance<br>e* <sup>2</sup>       | )                               |                   | Response          | Time 10 <i>I</i> <sub>x</sub> * <sup>5</sup> |
| Applied                  | Allowable           | Ambient              | Maximum<br>Sensitivity        | 10 <i>I</i> <sub>x</sub> ,<br>2856 |                | 0 / <sub>x</sub> * <sup>3</sup> | γ <sup>100</sup> * <sup>4</sup> |                   |                   |                                              |
| Voltage<br>(Vdc)         | Dissipation<br>(mW) | Temperatur<br>e (°C) | Wave<br>Length (nm)           |                                    | Max.<br>(kΩ)   | Min.<br>(MΩ)                    | 100 to 10<br>Ix                 | Rise Time<br>(ms) | Fall Time<br>(ms) |                                              |
| 100                      | 70                  | -30 to +80           | 540                           | 20                                 | 60             | 5.0                             | 0.75                            | 40                | 30                |                                              |

Notes: 1. All values were measured after exposure to light (100 to 500  $I_x$ ) for one to two hours.

2. The light source is standard tungsten light bulb with a color temperature of 2856K.

3. Measured 10 seconds after shutting off the  $10-I_x$  incident light.

4. Typical gamma characteristics (within  $\pm 0.10$  variations) between 10  $I_x$  and 100  $I_x$ .

$$\gamma_{100}^{100} = \left| \frac{\log (R100) - \log (R10)}{\log (E100) - \log (E10)} \right|$$

- 5. The rise time is the time for the sensor resistance to reach 63% of saturation conductance level (when fully illuminated). The fall time is the time for the sensor resistance to decay from the saturation conductance level to 37%.
- 7. In this sample task, display on the 7-segment LED is handled by attaching port outputs to the inputs to the tri-state-output inverter drivers (HD74LS240), and the driver outputs are in turn connected to the cathodes of the 7-segment LEDs. The port outputs are connected to each of the four 7-segment LEDs to control the display on the LEDs. The enable pins of the tri-state inverter driver control switching of display on the 7-segment LEDs. The signals used to switch the display are generated by the 2-to-4-line decoder (HD74HC139), which is controlled by two port-pin outputs. Figure 1.2 shows how the 7-segment LEDs are controlled.





Figure 1.2 7-Segment LED Control



8. In this sample task, the results of A/D conversion are displayed in hexadecimal format (H'3FF to H'000) on the 7-segment LEDs. Figure 1.3 shows how this is done.



Figure 1.3 How A/D Conversion Results are Displayed on the LEDs



## 2. Description of Function

1. Figure 2.1 is a block diagram of the H8/38024 functions used in this sample task. Table 2.1 shows function allocations.



Figure 2.1 Block Diagram of Functions Used

#### Table 2.1Function Allocation

| Function      | Function Allocation                                                                                                                                                                                                                                                          |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer A       | The timer A's clock time base function is used to measure 0.5 s, which is the period for A/D conversion of the signal on the analog input pin 3 (AN3). The timer A interrupt is used for each A/D conversion period.                                                         |
| Timer C       | Timer C's free-running function is used to control switching of the 7-segment LED display. Each of the four 7-segment LEDs is lit in sequence at an interval of 3.2768 ms, which is the time taken for timer C to overflow. This obtains dynamic illumination from the LEDs. |
| A/D converter | This unit A/D-converts the result of dividing the voltage between the AVcc and GND planes by the fixed resistance and the resistance that varies according to the amount of light accepted by the CdS cell connected to analog input pin 3 (AN3) of the A/D converter.       |
| Port 6        | The four 7-segment LED display is switched by the P60 and P61 output pins of port 6. These pins are connected to the input/output pins of the 2-to-4-line decoder.                                                                                                           |
| Port 5        | The 7-segment LEDs are displayed by the P50 to P57 output pins of port 5. The 10 bits of data produced by A/D conversion of the value on the AN3 pin are converted to 3 digits of hexadecimal data for display, this is then output to the LED.                              |



2. Figure 2.2 shows how the 7-segment LED used in this task is connected. A high output from port 5 lights up the corresponding segment as shown by the figure. Table 2.2 shows the relationship between the output from port 5 and the display on the LED.



Figure 2.2 7-Segment LED Connection Diagram and Internal Wiring



#### Table 2.2 Relation between Port 5 Outputs and 7-Segment LED Display Data

|             | LED DisplayPort 5 Output Data |     |     |     |     |     |     |     |             | LED DisplayPort 5 Output Data |     |     |     |     |     |     |     |
|-------------|-------------------------------|-----|-----|-----|-----|-----|-----|-----|-------------|-------------------------------|-----|-----|-----|-----|-----|-----|-----|
| LED Display | P57                           | P56 | P55 | P54 | P53 | P52 | P51 | P50 | LED Display | P57                           | P56 | P55 | P54 | P53 | P52 | P51 | P50 |
|             | 0                             | 0   | 1   | 1   | 1   | 1   | 1   | 1   | 8           | 0                             | 1   | 1   | 1   | 0   | 1   | 1   | 1   |
|             | 0                             | 0   | 0   | 0   | 0   | 1   | 1   | 0   | 8           | 0                             | 1   | 1   | 1   | 1   | 0   | 0   | 1   |
|             | 0                             | 1   | 0   | 1   | 1   | 0   | 1   | 1   |             | 0                             | 0   | 1   | 1   | 1   | 0   | 0   | 1   |
|             | 0                             | 1   | 0   | 0   | 1   | 1   | 1   | 1   | B           | 0                             | 1   | 0   | 1   | 1   | 1   | 1   | 0   |
|             | 0                             | 1   | 1   | 0   | 0   | 1   | 1   | 0   |             | 0                             | 1   | 1   | 1   | 1   | 0   | 0   | 1   |
|             | 0                             | 1   | 1   | 0   | 1   | 1   | 0   | 1   |             | 0                             | 1   | 1   | 1   | 0   | 0   | 0   | 1   |
| 8           | 0                             | 1   | 1   | 1   | 1   | 1   | 0   | 1   |             | 0                             | 1   | 0   | 0   | 0   | 0   | 0   | 0   |
|             | 0                             | 0   | 1   | 0   | 0   | 1   | 1   | 1   |             | 1                             | 1   | 1   | 1   | 0   | 1   | 1   | 0   |
| 8           | 0                             | 1   | 1   | 1   | 1   | 1   | 1   | 1   |             |                               |     |     |     |     |     |     |     |
|             | 0                             | 1   | 1   | 0   | 1   | 1   | 1   | 1   |             |                               |     |     |     |     |     |     |     |



### 3. **Principles of Operation**

1. Figure 3.1 shows the principle of operation in the use of timer A and A/D conversion carried out on the AN3 pin. The A/D conversion interrupt is not used in this sample task. Instead, the completion of A/D conversion is detected in the tmra interrupt processing routine.



Figure 3.1 Operation Principle of A/D Conversion of AN3-Pin Signal Using Timer A



2. The principle applied in controlling the 7-segment displays is explained below. Figure 3.2 depicts the situation where "3210" is being displayed on LED4 to LED1. As the figure shows, the next display in sequence of LED1 to LED4 is lit up each time a timer-C overflow period elapses, creating a dynamic display on the 7-segment LEDs



Figure 3.2 Operation Principle of 7-Segment LED Display Control



#### 4. Description of Software

#### 4.1 Modules

Table 4.1 describes the modules used in this sample task.

#### Table 4.1Description of Modules

| Module                               | Label | Function                                                                                                       |
|--------------------------------------|-------|----------------------------------------------------------------------------------------------------------------|
| Main routine                         | main  | Makes initial settings and enables interrupts.                                                                 |
| Timer A interrupt processing routine | tmra  | Clears the interrupt flags, transforms A/D-converted data into LED-display data, and stores the result in RAM. |
| Timer C interrupt processing routine | tmrc  | Clears the interrupt flags and controls output of LED-display data and switching of LED display.               |

#### 4.2 Arguments

This sample task uses no arguments.

### 4.3 Internal Registers

The internal registers used in this sample task are described in table 4.2.

#### Table 4.2 Description of Internal Registers

| Register |       | Function                                                                                                                                                                  | Address | Setting                      |
|----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------|
| ТМА      |       | Timer mode register A Selects prescaler and input clock.                                                                                                                  | H'FFB0  | H'0C<br>(initial<br>setting) |
|          | TMA3  | Internal Clock Select 3<br>Selects the operating mode for timer A.<br>When TMA3 = 1, timer A functions as the clock time base by<br>counting the output from prescaler W. | Bit 3   | 1                            |
|          | TMA2  | Internal Clock Select 2 to 0                                                                                                                                              | Bit 2   | 0/1                          |
|          | TMA 1 | When TMA3 = 1, clock time base (32.768 kHz) operation is                                                                                                                  | Bit 1   | 0                            |
| _        | TMA 0 | <ul> <li>selected.</li> <li>When TMA2 = 1, TMA1 = 0 and TMA0 = 0, TCA is reset.</li> <li>When TMA2 = 0, TMA1 = 0 and TMA0 = 1, TCA overflow period is 0.5 s.</li> </ul>   | Bit 0   | 0/1                          |
| ТМС      |       | Timer Mode Register C<br>Selects the automatic reloading function, controls counting<br>upward/downward of the counter, and controls input clock.                         | H'FFB4  | H'1B                         |
|          | TMC7  | Automatic Reloading Select<br>When TMC7 = 0, the interval timer function is selected.                                                                                     | Bit 7   | 0                            |
|          | TMC6  | Counter Upward/Downward Control                                                                                                                                           | Bit 6   | 0                            |
|          | TMC5  | When TMC6 = 0 and TMC5 = 0, TCC is an up-counter.                                                                                                                         | Bit 5   | 0                            |
|          | TMC2  | Clock Select                                                                                                                                                              | Bit 2   | 0                            |
|          | TMC1  | When TMC2 = 0, TMC1 = 1 and TMC0 = 1, counts on the                                                                                                                       |         | 1                            |
|          | TMC0  | _internal clock φ/64.                                                                                                                                                     | Bit 0   | 1                            |
| TLC      |       | Timer Load Register C<br>Sets TCC reload value.                                                                                                                           | H'FFB5  | H'00                         |

# RENESAS

# H8/300L SLP Series Connecting a Cadmium-Sulfide Photocell

| Register |      | Function                                                                                                             | Address | Setting |
|----------|------|----------------------------------------------------------------------------------------------------------------------|---------|---------|
| AMR      |      | A/D Mode Register<br>Sets A/D conversion speed, selects use of external trigger, and                                 | H'FFC6  | H'37    |
|          | CKS  | specifies analog input pin.<br>A/D Conversion Speed Setting                                                          | Bit 7   | 0       |
|          |      | When $\phi$ = 5 MHz:<br>CKS = 0 selects 12.4 µs.                                                                     |         |         |
|          | TRGE | Trigger Enable<br>When TRGE = 0, starting of A/D conversion in response to an<br>external trigger input is disabled. | Bit 6   | 0       |
|          | CH3  | Channel Select Bits 3 to 0                                                                                           | Bit 3   | 0       |
|          | CH2  | When CH3 = 0, CH2 = 1, CH1 = 1 and CH0 = 1, AN3 is                                                                   | Bit 2   | 1       |
|          | CH1  | selected.                                                                                                            | Bit 1   | 1       |
|          | CH0  | _                                                                                                                    | Bit 0   | 1       |
| ADSR     |      | A/D Start Register                                                                                                   | H'FFC7  | _       |
|          |      | Sets to start or stop A/D conversion.                                                                                |         |         |
|          | ADSF | A/D Conversion Start/Completion Check                                                                                | Bit 7   | 0/1     |
|          |      | When read:                                                                                                           |         |         |
|          |      | ADSF = 0 indicates that A/D conversion is complete.                                                                  |         |         |
|          |      | ADSF = 1 indicates that A/D conversion is in progress.                                                               |         |         |
|          |      | When written:                                                                                                        |         |         |
|          |      | Writing ADSF = 0 forcibly terminates $A/D$ .                                                                         |         |         |
|          |      | Writing ADSF = 1 starts A/D conversion.                                                                              |         |         |
| ADRRH    |      | A/D Result Register                                                                                                  | H'FFC4  | _       |
|          |      | Stores the upper 8 bits of the results of A/D conversion.                                                            |         |         |
| ADRRL    |      | A/D Result Register                                                                                                  | H'FFC5  |         |
|          |      | Stores the lower two bits of the results of A/D conversion in bits 7 and 6.                                          |         |         |
| PUCR6    |      | Port Pull-Up Control Register 6                                                                                      | H'FFE3  | H'00    |
|          |      | Provides bit-by-bit control of the MOS pull-up for the pins of port                                                  |         |         |
|          |      | 6 that have been set as inputs.                                                                                      |         |         |
|          |      | When PUCR6 = H'00, the MOS pull-up for the P67 to P60 pins are turned off.                                           |         |         |
| PDR6     |      | Port Data Register 6                                                                                                 | H'FFD9  | H'00    |
|          |      | General-purpose I/O port data register for port 6                                                                    |         |         |
| PCR6     |      | Port Control Register 6                                                                                              | H'FFE9  | H'FF    |
|          |      | Provides bit-by-bit control of input/output selection for the pins of                                                |         |         |
|          |      | port 6 that have been set as general-purpose I/O pins.                                                               |         |         |
|          |      | When PCR6 = H'FF, the pins P67 to P60 function as general-<br>purpose output pins.                                   |         |         |
|          |      |                                                                                                                      |         |         |

# RENESAS

| Register |          | Function                                                                                                                   | Address | Setting |
|----------|----------|----------------------------------------------------------------------------------------------------------------------------|---------|---------|
| PMR5     |          | Port Mode Register 5                                                                                                       | H'FFCC  | H'00    |
|          |          | Sets the port 5 pin functions                                                                                              |         |         |
|          | WKP7     | P57/WKP7/SEG7 Pin Function Switching                                                                                       | Bit 7   | 0       |
|          |          | WKP7 = 0 selects the general-purpose I/O port function for P57.                                                            |         |         |
|          | WKP6     | P56/WKP6/SEG6 Pin Function Switching                                                                                       | Bit 6   | 0       |
|          |          | WKP6 = 0 selects the general-purpose I/O port function for P56.                                                            |         |         |
|          | WKP5     | P55/WKP5/ADTRG Pin Function Switching                                                                                      | Bit 5   | 0       |
|          |          | WKP5 = 0 selects the general-purpose I/O port function for P55.                                                            |         |         |
|          | WKP4     | P54/WKP4 Pin Function Switching                                                                                            | Bit 4   | 0       |
|          |          | WKP4 = 0 selects the general-purpose I/O port function for P54.                                                            |         |         |
|          | WKP3     | P53/WKP3 Pin Function Switching                                                                                            | Bit 3   | 0       |
|          |          | WKP3 = 0 selects the general-purpose I/O port function for P53.                                                            |         |         |
|          | WKP2     | P52/WKP2 Pin Function Switching                                                                                            | Bit 2   | 0       |
|          |          | WKP2 = 0 selects the general-purpose I/O port function for P52.                                                            |         |         |
|          | WKP1     | P51/WKP1 Pin Function Switching                                                                                            | Bit 1   | 0       |
|          |          | WKP1 = 0 selects the general-purpose I/O port function for P51.                                                            |         |         |
|          | WKP0     | P50/WKP0 Pin Function Switching                                                                                            | Bit 0   | 0       |
|          |          | WKP0 = 0 selects the general-purpose I/O port function for P50.                                                            |         |         |
| PUCR5    |          | Port Pull-Up Control Register 5                                                                                            | H'FFE2  | H'00    |
|          |          | Provides bit-by-bit control of the MOS pull-up for the pins of port                                                        |         |         |
|          |          | 5 that have been set as inputs.                                                                                            |         |         |
|          |          | When PUCR5 = H'00, the MOS pull-up for the P57 to P50 pins                                                                 |         |         |
|          |          | are turned off.                                                                                                            |         |         |
| PDR5     |          | Port Data Register 5                                                                                                       | H'FFD8  | H'00    |
|          |          | General-purpose I/O port data register for port 5                                                                          |         |         |
| PCR5     |          | Port Control Register 5                                                                                                    | H'FFE8  | H'FF    |
|          |          | Provides bit-by-bit control of input/output selection for the pins of                                                      |         |         |
|          |          | port 5 that have been set as general-purpose I/O pins.                                                                     |         |         |
|          |          | When $PCR5 = H'FF$ , the pins P57 to P50 function as general-                                                              |         |         |
|          |          | purpose output pins.                                                                                                       |         |         |
| IENR1    |          | Interrupt Enable Register 1                                                                                                | H'FFF3  | —       |
|          | <u> </u> | Enables/disables interrupt requests.                                                                                       |         |         |
|          | IENTA    | Timer A Interrupt Request Enable                                                                                           | Bit 5   | 1       |
|          |          | When IENTA = 1, the timer A overflow interrupt request is                                                                  |         |         |
|          |          | enabled.                                                                                                                   |         |         |
| IRR1     |          | Interrupt Request Register 1                                                                                               | H'FFF6  |         |
|          |          | If an interrupt request is generated by the timer A, IRQ4, IRQ3, IRQAEC, IRQ1 or IRQ0, the corresponding flag is set to 1. |         |         |
|          | IRRTA    | Timer A Interrupt Request Flag                                                                                             | Bit 7   | 0/1     |
|          |          | This is set to 1 when the timer A counter has overflowed (H'FF                                                             |         | 0/1     |
|          |          | $\rightarrow$ H'00).                                                                                                       |         |         |
|          |          | This is cleared to 0 when 0 is written to.                                                                                 |         |         |
| IENR2    |          | Interrupt Enable Register 2                                                                                                | H'FFF4  | _       |
|          |          | Enables/disables interrupt requests.                                                                                       |         |         |
|          | IENTC    | Timer C Interrupt Request Enable                                                                                           | Bit 1   | 1       |
|          |          | When IENTC = 1, the timer A overflow/underflow interrupt                                                                   |         | I       |
|          |          | request is enabled.                                                                                                        |         |         |



| Register | Function                                                                                                                                                                                                                  | Address | Setting |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|
| IRR2     | Interrupt Request Register 2<br>If an interrupt request is generated by a direct transition, A/D<br>converter, timer G, timer FH, timer FL, timer C or asynchronous<br>event counter, the corresponding flag is set to 1. | H'FFF7  | _       |
| IRRTC    | Timer C Interrupt Request Flag<br>This is set to 1 when the timer C counter has overflowed (H'FF<br>$\rightarrow$ H'00) or underflowed (H'00 $\rightarrow$ H'FF).<br>This is cleared to 0 when 0 is written to.           | Bit 7   | 0/1     |

#### 4.4 Description of RAM

Table 4.3 describes the RAM used in this sample task.

#### Table 4.3 Description of RAM

| Label        | Function                                                            | Address | Used in    |
|--------------|---------------------------------------------------------------------|---------|------------|
| dig_0        | Stores LED1 display data. (1 byte)                                  | H'FB80  | main, tmra |
| dig_1        | Stores LED2 display data. (1 byte)                                  | H'FB81  | main, tmra |
| dig_2        | Stores LED3 display data. (1 byte)                                  | H'FB82  | main, tmra |
| dig_3<br>cnt | Stores LED4 display data. (1 byte)                                  | H'FB83  | main, tmra |
| cnt          | 8-bit counter used in switching display from LED1 to LED4. (1 byte) | H'FB84  | main, tmrc |

#### 4.5 Description of Data Table

In this sample task, display data for the 7-segment LED displays are stored in the ROM as a 1-dimensional array (data table). Table 4.4 describes the table of display data (dsp\_data []).

| Array Name   | Data | Data Description                       | Data Size | Address |
|--------------|------|----------------------------------------|-----------|---------|
| dsp_data[0]  | H'3F | Data output from port 5 to display "0" | 1 byte    | H'01EC  |
| dsp_data[1]  | H'06 | Data output from port 5 to display "1" | 1 byte    | H'01ED  |
| dsp_data[2]  | H'5B | Data output from port 5 to display "2" | 1 byte    | H'01EE  |
| dsp_data[3]  | H'4F | Data output from port 5 to display "3" | 1 byte    | H'01EF  |
| dsp_data[4]  | H'66 | Data output from port 5 to display "4" | 1 byte    | H'01F0  |
| dsp_data[5]  | H'6D | Data output from port 5 to display "5" | 1 byte    | H'01F1  |
| dsp_data[6]  | H'7D | Data output from port 5 to display "6" | 1 byte    | H'01F2  |
| dsp_data[7]  | H'27 | Data output from port 5 to display "7" | 1 byte    | H'01F3  |
| dsp_data[8]  | H'7F | Data output from port 5 to display "8" | 1 byte    | H'01F4  |
| dsp_data[9]  | H'6F | Data output from port 5 to display "9" | 1 byte    | H'01F5  |
| dsp_data[10] | H'77 | Data output from port 5 to display "A" | 1 byte    | H'01F6  |
| dsp_data[11] | H'7C | Data output from port 5 to display "b" | 1 byte    | H'01F7  |
| dsp_data[12] | H'39 | Data output from port 5 to display "C" | 1 byte    | H'01F8  |
| dsp_data[13] | H'5E | Data output from port 5 to display "d" | 1 byte    | H'01F9  |
| dsp_data[14] | H'79 | Data output from port 5 to display "E" | 1 byte    | H'01FA  |
| dsp_data[15] | H'71 | Data output from port 5 to display "F" | 1 byte    | H'01FB  |

#### Table 4.4 Description of 7-Segment LED Display Data Table (dsp\_data[])



#### 5. Flowchart

1. Main routine (main)





#### 2. Timer A interrupt processing routine (tmra)



#### 3. Timer C interrupt processing routine (tmrc)





## 6. Program Listing

INIT.SRC (Program listing)

```
.EXPORT _INIT
.IMPORT _main
;
.SECTION P,CODE
_INIT:
MOV.W #H'FF80,R7
LDC.B #B'10000000,CCR
JMP @_main
;
.END
```

```
/*
                                                               */
/* H8/300L Super Low Power Series
                                                               */
/* -H8/38024 Series-
                                                               */
/* Application Note
                                                               */
/* ' Application example '
                                                               */
/* ' Connecting a CdS cell '
                                                               */
/*
                                                               */
/* Function
                                                               */
/* : Connecting a CdS cell
                                                               */
/*
                                                               */
/* External Clock : 10MHz
                                                               */
/* Internal Clock : 5MHz
                                                               */
/* Sub Clock : 32.768kHz
                                                               */
/*
                                                               */
```

```
#include <machine.h>
```

```
/* Symbol Defnition
                                                                            */
struct BIT {
                    /* bit7 */
  unsigned char b7:1;
  unsigned char b6:1;
                    /* bit6 */
  unsigned char b5:1;
                    /* bit5 */
  unsigned char b4:1;
                    /* bit4 */
  unsigned char b3:1;
                    /* bit3 */
  unsigned char b2:1;
                    /* bit2 */
  unsigned char b1:1;
                    /* bit1 */
  unsigned char b0:1;
                      /* bit0 */
};
#define PUCR6 *(volatile unsigned char *)0xFFE3
                                         /* Port pull-up control register 6
                                                                            */
                                           /* Port data register 6
                                                                            */
#define PDR6
                *(volatile unsigned char *)0xFFD9
                                           /* Port control register 6
                                                                            */
#define PCR6
               *(volatile unsigned char *)0xFFE9
               *(volatile unsigned char *)0xFFCC
                                           /* Port mode register 5
                                                                            */
#define PMR5
#define PUCR5
               *(volatile unsigned char *)0xFFE2
                                           /* Port pull-up control register 5
                                                                            */
#define PDR5
                *(volatile unsigned char *)0xFFD8
                                           /* Port data register 5
                                                                            */
                                                                            */
#define
      PCR5
               *(volatile unsigned char *)0xFFE8
                                            /* Port control register 5
```



/\* Timer A interrupt routine

/\* Timer C interrupt routine

| #define    | тма           | *(volatile unsigned char *)0xFFB0 | /* Timer mode register A                        | */           |
|------------|---------------|-----------------------------------|-------------------------------------------------|--------------|
| #define    | CKSTPR1       | *(volatile unsigned char *)0xFFFA | /* Clock stop register 1                        | */           |
| # dol 1110 | 011011111     | (voracire anorgnoa char ) omrin   | , 01000 0000 10010001 1                         | ,            |
| #define    | TMC           | *(volatile unsigned char *)0xFFB4 | /* Timer mode register C                        | */           |
| #define    | TLC           | *(volatile unsigned char *)0xFFB5 | /* Timer Load register C                        | */           |
|            |               | -                                 | -                                               |              |
|            |               |                                   |                                                 |              |
| #define    | ADRR          | *(volatile unsigned int *)0xFFC4  | /* A/D result register (word access)            | */           |
| #define    | ADRRH         | *(volatile unsigned int *)0xFFC4  | <pre>/* A/D result register (byte access)</pre> | */           |
| #define    | ADRRL         | *(volatile unsigned int *)0xFFC5  | <pre>/* A/D result register (byte access)</pre> | */           |
| #define    | AMR           | *(volatile unsigned char *)0xFFC6 | /* A/D mode register                            | */           |
| #define    | ADSR          | *(volatile unsigned char *)0xFFC7 | /* A/D start register                           | */           |
| #define    | ADSR_BIT      | (*(struct BIT *)0xFFC7)           |                                                 |              |
| #define    | ADST          | ADSR_BIT.b7                       | /* A/D start                                    | */           |
|            |               |                                   |                                                 |              |
|            |               |                                   |                                                 |              |
| #define    | IRR1          | *(volatile unsigned char *)0xFFF6 | /* Interrupt request register 1                 | */           |
| #define    | IRR1_BIT      | (*(struct BIT *)0xFFF6)           |                                                 |              |
| #define    | IRRTA         | IRR1_BIT.b7                       | /* Timer A interrupt request flag               | */           |
| #define    | IENR1         | *(volatile unsigned char *)0xFFF3 | /* Interrupt enable register 1                  | */           |
| #define    | IENR1_BIT     | (*(struct BIT *)0xFFF3)           |                                                 |              |
| #define    | IENTA         | IENR1_BIT.b7                      | /* Timer A interrupt enable                     | */           |
|            |               |                                   |                                                 |              |
| #define    | IRR2          | *(volatile unsigned char *)0xFFF7 | /* Interrupt request register 2                 | */           |
| #define    | IRR2_BIT      | (*(struct BIT *)0xFFF7)           |                                                 |              |
| #define    | IRRTC         | IRR2_BIT.b1                       | /* Timer C interrupt request flag               | */           |
| #define    | IENR2         | *(volatile unsigned char *)0xFFF4 | /* Interrupt enable register 2                  | */           |
| #define    | IENR2_BIT     | (*(struct BIT *)0xFFF4)           |                                                 |              |
| #define    | IENTC         | IENR2_BIT.b1                      | /* Timer C interrupt enable                     | */           |
|            |               |                                   |                                                 |              |
|            | terrupt (tmr  |                                   |                                                 |              |
| #pragma ir | iterrupt (tmr | c)                                |                                                 |              |
| /*******   | ****          | *****                             | *****                                           | ****** /     |
| ,          | on Definitio  |                                   |                                                 | */           |
| ,          | .on Delinitio |                                   | ****                                            | /<br>******/ |
| ,          | d INIT(void)  |                                   | /* Stack pointer set                            | */           |
| void main  | . ,           | ,                                 | /* main routine                                 | */           |
| vora marn  | ,             |                                   | , main roacine                                  | /            |

void tmra(void);

void tmrc(void);

\*/ \*/



| /**************************************        | *****                                   | ******/ |
|------------------------------------------------|-----------------------------------------|---------|
| /* Data Table                                  |                                         | */      |
| /**************************************        | *****                                   | ******/ |
| const unsigned char dsp_data[16] =             |                                         |         |
| {                                              |                                         |         |
| 0x3f,                                          | /* LED display data = "0"               | */      |
| 0x06,                                          | /* LED display data = "1"               | */      |
| 0x5b,                                          | /* LED display data = "2"               | */      |
| 0x4f,                                          | /* LED display data = "3"               | */      |
| 0x66,                                          | /* LED display data = "4"               | */      |
| 0x6d,                                          | /* LED display data = "5"               | */      |
| 0x7d,                                          | /* LED display data = "6"               | */      |
| 0x27,                                          | /* LED display data = "7"               | */      |
| 0x7f,                                          | /* LED display data = "8"               | */      |
| Ox6f,                                          | /* LED display data = "9"               | */      |
| 0x77,                                          | /* LED display data = "A"               | */      |
| 0x7c,                                          | /* LED display data = "B"               | */      |
| 0x39,                                          | /* LED display data = "C"               | */      |
| 0x5e,                                          | /* LED display data = "D"               | */      |
| 0x79,                                          | /* LED display data = "E"               | */      |
| 0x71                                           | /* LED display data = "F"               | */      |
| };                                             | ,                                       | ,       |
|                                                |                                         |         |
| /**************************************        | *****                                   | ******/ |
| /* RAM Define                                  |                                         | */      |
| /**************************************        | *****                                   | ******/ |
| unsigned char dig_0;                           | /* Dig-0 LED display data store         | */      |
| unsigned char dig_1;                           | /* Dig-1 LED display data store         | */      |
| unsigned char dig_2;                           | /* Dig-2 LED display data store         | */      |
| unsigned char dig_3;                           | /* Dig-3 LED display data store         | */      |
| unsigned char cnt;                             | /* LED enable counter                   | */      |
|                                                |                                         |         |
| /**************************************        | *************************************** | ******/ |
| /* Vector Address                              |                                         | */      |
| /**************************************        | *************************************** | ******/ |
| #pragma section V1                             | /* Vector section set                   | */      |
| <pre>void (*const VEC_TBL1[])(void) = {</pre>  |                                         |         |
| INIT                                           | /* 0x0000 Reset vector                  | */      |
| };                                             |                                         |         |
| #pragma section V2                             | /* Vector section set                   | */      |
| <pre>void (*const VEC_TBL2[])(void) = {</pre>  |                                         |         |
| tmra                                           | /* 0x0016 Timer A interrupt vector      | */      |
| };                                             |                                         |         |
| #pragma section V3                             | /* Vector section set                   | */      |
| <pre>void (*const VEC_TBL3[]) (void) = {</pre> |                                         |         |
| tmrc                                           | /* 0x001A Timer C interrupt vector      | */      |
| };                                             |                                         |         |
| #pragma section                                | /* P                                    | */      |
|                                                |                                         |         |



| /**************************************                     | ***************************************                      | ***/ |
|-------------------------------------------------------------|--------------------------------------------------------------|------|
| /* Main Program                                             |                                                              | */   |
| /**************************************                     | *****                                                        | ***/ |
| void main(void)                                             |                                                              |      |
| {                                                           |                                                              |      |
| <pre>set_imask_ccr(1);</pre>                                | /* CCR I-bit = 1                                             | */   |
|                                                             |                                                              |      |
| $dig_0 = 0x40;$                                             | /* Used RAM area initialize                                  | */   |
| $dig_1 = 0x40;$                                             | /* Used RAM area initialize                                  | */   |
| $dig_2 = 0x40;$                                             | /* Used RAM area initialize                                  | */   |
| $dig_3 = 0x40;$                                             | /* Used RAM area initialize                                  | */   |
| cnt = 0x00;                                                 | /* Used RAM area initialize                                  | */   |
|                                                             |                                                              |      |
| PUCR6 = 0x00;                                               | /* Port 6 initialize                                         | */   |
| PDR6 = 0x00;                                                |                                                              |      |
| PCR6 = 0xFF;                                                |                                                              |      |
|                                                             |                                                              |      |
| PMR5 = 0x00;                                                | /* Port 5 initialize                                         | */   |
|                                                             |                                                              |      |
| PUCR5 = 0x00;                                               |                                                              |      |
| PDR5 = 0x00;                                                |                                                              |      |
| PCR5 = 0xff;                                                |                                                              |      |
|                                                             |                                                              | . /  |
| AMR = 0x37;                                                 | /* A/D converter initialize (AN3)                            | */   |
| mwa — 00                                                    | /* Clear Timer Counter A to 0                                | */   |
| TMA = 0x0c; $TMA = 0x09;$                                   |                                                              | */   |
| TMA = 0x09; $TLC = 0x00;$                                   | /* Timer A initialize<br>/* Clear Timer Load register C to O | */   |
| TMC = 0x10;                                                 | /* Timer C initialize                                        | */   |
| IMC = 0XID,                                                 | / Timer C Initialize                                         | ,    |
| IRRTA = 0;                                                  | /* Clear IRRTA to 0                                          | */   |
| IRRTC = 0;                                                  | /* Clear IRRTC to 0                                          | */   |
| IENTA = 1;                                                  | /* Timer A interrupt enable                                  | */   |
| IENTC = 1;                                                  | /* Timer C interrupt enable                                  | */   |
|                                                             | ,                                                            | ,    |
| <pre>set imask ccr(0);</pre>                                | /* CCR I-bit = 0                                             | */   |
|                                                             |                                                              |      |
| while(1);                                                   |                                                              |      |
| }                                                           |                                                              |      |
|                                                             |                                                              |      |
| /**************************************                     | *****                                                        | ***/ |
| /* Timer A Interrupt                                        |                                                              | */   |
| /**************************************                     | ************                                                 | ***/ |
| void tmra(void)                                             |                                                              |      |
| {                                                           |                                                              |      |
| IRRTA = 0;                                                  | /* Clear IRRTA to 0                                          | */   |
| ADST = 1;                                                   | /* A/D converter start                                       | */   |
| <pre>while(ADST == 1);</pre>                                | /* A/D converter end ?                                       | */   |
| <pre>dig_0 = dsp_data[ADRR &gt;&gt; 6 &amp; 0x000f];</pre>  | /* Dig-0 LED display data set                                | */   |
| <pre>dig_1 = dsp_data[ADRR &gt;&gt; 10 &amp; 0x000f];</pre> | /* Dig-1 LED display data set                                | */   |
| <pre>dig_2 = dsp_data[ADRR &gt;&gt; 14 &amp; 0x0003];</pre> | /* Dig-2 LED display data set                                | */   |
| dig_3 = 0xf6;                                               | /* Dig-3 LED display data set                                | */   |
| }                                                           |                                                              |      |



| /************************************** | * * * * * * * * * * * * * * * * * * * * | ****/ |
|-----------------------------------------|-----------------------------------------|-------|
| /* Timer C Interrupt                    |                                         | */    |
| /************************************** | * * * * * * * * * * * * * * * * * * * * | ****/ |
| void tmrc(void)                         |                                         |       |
| {                                       |                                         |       |
| unsigned char *ptr;                     | /* Pointer set                          | */    |
| <pre>IRRTC = 0;</pre>                   | /* Clear IRRTC to 0                     | */    |
| <pre>ptr = &amp;dig_0;</pre>            | /* LED display data store address set   | */    |
| <pre>ptr += cnt;</pre>                  | /* LED display data read                | */    |
| PDR5 = *ptr;                            | /* LED display data output              | */    |
| PDR6 = cnt;                             | /* LED enable data output               | */    |
| cnt++;                                  | /* "cnt" increment                      | */    |
| if (cnt >= 4) {                         | /* 4 times end ?                        | */    |
| cnt = 0;                                | /* "cnt" initialize                     | */    |
| }                                       |                                         |       |
| }                                       |                                         |       |

#### Link address specifications

| Section Name | Address |
|--------------|---------|
| CV1          | H'0000  |
| CV2          | H'0016  |
| CV3          | H'001A  |
| Р            | H'0100  |
| В            | H'FB80  |



# **Revision Record**

|      |           | Description |                      |  |
|------|-----------|-------------|----------------------|--|
| Rev. | Date      | Page        | Summary              |  |
| 1.00 | Dec.19.03 | _           | First edition issued |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |
|      |           |             |                      |  |



Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.