Introduction

This application note describes the procedures for configuring a control area network (CAN) bus for the RL78/F13, RL78/F14, and RL78/F15 microcontrollers. This application note also describes the procedures for receiving and transmitting messages on the CAN bus. Regarding the settings to each register, refer to the cautions and notes in the latest User’s Manual: Hardware.

Target devices

This application note is applied to the RL78/F13, RL78/F14, and RL78/F15 microcontrollers.

The table below lists the variables used in this document.

<table>
<thead>
<tr>
<th>Target devices and their corresponding variables</th>
</tr>
</thead>
<tbody>
<tr>
<td>CAN channel number</td>
</tr>
<tr>
<td>CAN receive rule entry register number</td>
</tr>
<tr>
<td>Transmit/receive FIFO buffer number</td>
</tr>
<tr>
<td>Receive FIFO buffer number</td>
</tr>
<tr>
<td>Receive buffer number</td>
</tr>
<tr>
<td>Transmit buffer number</td>
</tr>
<tr>
<td>CAN RAM test register number</td>
</tr>
</tbody>
</table>

Caution: This document mainly describes the CAN module of RL78/F13 and RL78/F14.
## Contents

1. CAN configuration .......................................................................................................................... 3  
   1.1 CAN configuration ....................................................................................................................... 3  
   1.2 CAN status (mode) transitions ...................................................................................................... 10  
   1.3 Communication speed .................................................................................................................. 16  
   1.4 Global function ............................................................................................................................. 20  
   1.5 Receive rule table .......................................................................................................................... 26  
   1.6 Buffers and FIFO buffers .............................................................................................................. 33  
   1.7 Global error interrupt ..................................................................................................................... 40  
   1.8 Channel functions .......................................................................................................................... 42  

2. Reception ........................................................................................................................................ 49  
   2.1 Reception function ....................................................................................................................... 49  
   2.2 Reception using receive buffers .................................................................................................... 50  
   2.3 Reception using receive FIFO buffers ........................................................................................... 53  
   2.4 Reception using transmit/receive FIFO buffers ........................................................................... 58  

3. Transmission ................................................................................................................................... 63  
   3.1 Transmission function ................................................................................................................... 63  
   3.2 Transmission using transmit buffers ............................................................................................. 63  
   3.3 Transmission using transmit/receive FIFO buffer ......................................................................... 75  
   3.4 Transmit history buffer function .................................................................................................... 81  

4. CAN-related interrupt ...................................................................................................................... 86  

5. Cautions regarding processing flow ................................................................................................. 90  

6. Appendix ........................................................................................................................................ 93  
   6.1 Configuration processing for each status ...................................................................................... 93  
   6.2 CAN-related interrupt sources .................................................................................................... 94  
   6.3 Operations when a receive buffer has received a message and operations when the receive (transmit/receive) FIFO buffer is full .................................................................................................. 96  
   6.4 Requests to transmit buffers ........................................................................................................... 97
1. CAN configuration

1.1 CAN configuration

With CAN configuration, the functions needed for CAN communication are configured. Carry out the CAN configuration before CAN communication starts or restarts after a microcontroller unit (MCU) is reset, any bus error is detected, or a wake-up signal is generated.

The CAN configuration can be performed in the following modes. Regarding the CAN status (mode), see 1.2 CAN status (mode) transition.

- Global reset mode
- Channel reset mode
- Channel halt mode

**Note:** After the CAN module is enabled (set the CAN0EN bit in the PER2 register to 1)

The functions below need to be set with the CAN configuration. For details, refer to the following sections.

- CAN status (mode) transition
- Communication speed
- Global functions
- Receive rule table
- Buffers
- Global error interrupts
- Channel functions
1.1.1 CAN configuration after CAN module is enabled

(1) CAN configuration after CAN module is enabled

Initialize the entire CAN module after the CAN module is enabled.

(2) CAN configuration procedures after CAN module is enabled

Figure 1.1 and Figure 1.2 show the CAN configuration procedures after the CAN module is enabled.

Note 1: After the CAN module is enabled (set the CAN0EN bit in the PER2 register to 1), do not access CAN RAM before the CAN RAM is initialized (set the GRAMINIT bit in the GSTS register to 1). To use the X1 clock, enable the supply of the X1 clock (set the CAN0MCKE bit in the CANCKSEL register to 1).

Note 2: When changing a global mode (the GSLPR bit and GMDC[1:0] bits in the GCTRL register), check the GSTS register to see if the transition is completed. Do not modify the value of the GMDC[1:0] bits until the mode transition is completed.

Note 3: When changing a channel mode (the CSLPR bit and CHMDC[1:0] bits in the CiCTRL register), check the CiSTSL register to see if the transition is completed. Do not modify the value of the CHMDC[1:0] bits until the mode transition is completed.

Figure 1.1 Configuration procedures after CAN module is enabled (1)
Note 1: For detailed information on the processing for each function, refer to the following sections.

Note 2: When changing a global mode (the GSLPR bit and GMDC[1:0] bits in the GCTRL register), check the GSTS register to see if the transition is completed. Do not modify the value of the GMDC[1:0] bits until the mode transition is completed.

Note 3: When changing a channel mode (the CSLPR bit and CHMDC[1:0] bits in the CiCTRL register), check the CiSTSL register to see if the transition is completed. Do not modify the value of the CHMDC[1:0] bits until the mode transition is completed.

Note 4: When 11 consecutive recessive bits are detected after a transition to channel communication mode is completed, communication will be available (the COMSTS flag in the CiSTSL register is set to 1) and transmission/reception will be enabled on the CAN bus as an active node, which means message transmission/reception is enabled.

Figure 1.2 Configuration procedures after CAN module is enabled (2)
1.1.2 CAN configuration after transition to global reset mode

(1) CAN configuration after transition to global reset mode

Initialize the entire CAN module after the transition to global reset mode is completed.

(2) CAN configuration procedures after transition to global reset mode

Figure 1.3 and Figure 1.4 show the CAN configuration procedures after the transition to global reset mode is completed.

---

**Fig. 1.3 Configuration procedures after transition to global reset mode (1)**

Note 1: When changing a global mode (the GSLPR bit and GMDC[1:0] bits in the GCTRL register), check theGSTS register to see if the transition is completed. Do not modify the value of the GMDC[1:0] bits until the mode transition is completed.

Note 2: A transition of global modes may affect the channel mode. For details, see 1.2.3 Shifts in channel modes due to a transition of global modes.

Note 3: When changing a channel mode (the CSLPR bit and CHMDC[1:0] bits in the CiCTRL register), check the CiSTSL register to see if the transition is completed. Do not modify the value of the CHMDC[1:0] bits until the mode transition is completed.
Note 1: These settings are not necessarily required because the bit values are reset even after the transition to global reset mode.

Note 2: These settings are not necessarily required because the bit values are not reset even after the transition to channel reset mode.

Note 3: For detailed information on the processing for each function, refer to the following sections.

Note 4: When changing a global mode (the GSLPR bit and GMDC[1:0] bits in the GCTRL register), check the GSTS register to see if the transition is completed. Do not modify the value of the GMDC[1:0] bits until the mode transition is completed.

Note 5: When changing a channel mode (the CSLPR bit and CHMDC[1:0] bits in the CiCTRL register), check the CiSTSL register to see if the transition is completed. Do not modify the value of the CHMDC[1:0] bits until the mode transition is completed.

Note 6: When 11 consecutive recessive bits are detected after a transition to channel communication mode is completed, communication will be available (the COMSTS flag in the CiSTSL register is set to 1) and transmission/reception will be enabled on the CAN bus as an active node, which means message transmission/reception is enabled.

Figure 1.4 Configuration procedures after transition to global reset mode (2)
1.1.3 CAN configuration after transition to channel reset mode

(1) CAN configuration after transition to channel reset mode

Initialize the CAN channel(s) after the transition to channel reset mode is completed.

(2) CAN configuration procedures after transition to channel reset mode

Figure 1.5 shows the configuration procedures after the transition to channel reset mode is completed.

```
START

Transition to channel reset mode Notes 1, 4

Transition to channel reset mode is completed? Notes 1, 4

No

Yes

Communication speed setting Notes 2, 5

Buffer setting Notes 2, 5

Channel function setting Notes 2, 5

CAN-related interrupt setting Notes 2, 5

Transition to channel communication mode Note 1

Transition to channel communication mode is completed? Notes 1, 3

No

Yes

END
```

**Note 1:** When changing a channel mode (the CSLPR bit and CHMDC[1:0] bits in the CiCTRL register), check the CiSTSL register to see if the transition is completed. Do not modify the value of the CHMDC[1:0] bits until the mode transition is completed.

**Note 2:** These settings are not necessarily required because the bit values are not reset even after the transition to channel reset mode.

**Note 3:** When 11 consecutive recessive bits are detected after a transition of channel communication mode is completed, communication will be available (the COMSTS flag in the CiSTSL register is set to 1), and transmission/reception will be enabled on the CAN bus as an active node, which means message transmission/reception is enabled.

**Note 4:** The transition to channel reset mode is completed even though communication is not completed. To realize the transition to channel reset mode after communication is completed, set the CAN bus to channel halt mode and confirm that the communication has been completed and the transition to channel halt mode has been completed. Then, execute the transition to channel reset mode.

**Note 5:** For detailed information on the processing for each function, refer to the following sections.

*Figure 1.5 Configuration procedures after transition to channel reset mode*
1.1.4 CAN configuration after transition to channel halt mode

(1) CAN configuration after transition to channel halt mode

Initialize the CAN channel(s) after the transition to channel halt mode is completed.

(2) CAN configuration procedures after transition to channel halt mode

Figure 1.6 shows the configuration procedures after the transition to channel halt mode is completed.

![Flowchart of CAN configuration procedures after transition to channel halt mode]

**Note 1:** When changing a channel mode (the CSLPR bit and CHMDC[1:0] bits in the CiCTRL register), check the CiSTSSL register to see if the transition is completed. Do not modify the value of the CHMDC[1:0] bits until the transition is completed.

**Note 2:** These settings are not necessarily required because the bit values are note reset even after a transition to channel halt mode.

**Note 3:** When 11 consecutive recessive bits are detected after a transition to channel communication mode is completed, communication will be available (the COMSTS flag in the CiSTSSL register is set to 1) and transmission/reception will be enabled on the CAN bus as an active node, which means message transmission/reception is enabled.

**Note 4:** While the CAN bus is locked at the dominant level (the BLF flag in the CiERFL register is set to 1), a transition to channel halt mode is not available. In this case, transition the mode of the CAN module to channel reset mode.

**Note 5:** For detailed information on the processing for each function, refer to the following sections.
1.2 CAN status (mode) transitions

The CAN module has four global modes to control the status of the entire CAN module and four channel modes to control individual channel status.

The CAN module has the following modes:

- **Global mode**
  - Global stop mode
  - Global reset mode
  - Global test mode
  - Global operating mode

- **Channel mode**
  - Channel stop mode
  - Channel reset mode
  - Channel halt mode
  - Channel communication mode

### 1.2.1 Global modes

These are modes to control the entire CAN module.

**Figure 1.7** shows the transitions of global modes.

Note that a transition of global modes may shift a channel mode. For details, see **1.2.3 Shifts in channel modes due to a transition of global modes**.

![Figure 1.7 Transitions of global modes](image-url)
(1) Global stop mode

In this mode, the clock of the CAN module is stopped. Therefore, power consumption can be reduced. Read access to CAN-related registers is enabled, but write access to the registers is prohibited. The values of the registers are retained.

(2) Global reset mode

This is a mode to perform settings for the entire CAN module. After the transition to global reset mode, some registers will be initialized. Table 1.2 and Table 1.3 list the registers to be initialized in this mode.

(3) Global test mode

This is a mode to perform settings to test-related registers. After the transition to global test mode, CAN communication (among all channels) will be stopped.

(4) Global operating mode

This is a mode to activate the entire CAN module. For CAN communication, the CAN module needs to be transitioned to global operating mode.
1.2.2 Channel modes

These are modes to control the channel(s).

**Figure 1.8** shows the transitions of channel modes.

![Figure 1.8 Transitions of channel modes](image-url)
(1) Channel stop mode

In this mode, clock supply to the channel is stopped. Therefore, power consumption can be reduced. Read access to CAN-related registers of a corresponding channel is enabled, but write access to the registers is prohibited. The values of the registers are retained.

(2) Channel reset mode

This is a mode to perform settings of the channel. After the transition to channel reset mode, some channel-related registers will be initialized. Table 1.3 lists the registers to be initialized in this mode.

(3) Channel halt mode

This is a mode to perform settings related to channel tests. After the transition to channel halt mode, the corresponding CAN communication stops.

(4) Channel communication mode

This is a mode to perform CAN communication. The (Each) channel has the following communication status during CAN communication.

- **Idle**: Neither reception nor transmission is in progress.
- **Reception**: Receiving a message transmitted from a different (another) node
- **Transmission**: Transmitting a message
- **Bus off**: Isolated from CAN communication.

### 1.2.3 Shifts in channel modes due to a transition of global modes

A transition of global modes may shift a channel mode. Table 1.1 shows the transitions of channel modes due to a transition of global modes. Figure 1.9 illustrates the transitions of channel modes due to a transition of global modes.

<table>
<thead>
<tr>
<th>Channel mode before global mode setting</th>
<th>Channel mode after global mode setting</th>
</tr>
</thead>
<tbody>
<tr>
<td>Channel communication</td>
<td>Global operating</td>
</tr>
<tr>
<td>Channel halt</td>
<td>Global test</td>
</tr>
<tr>
<td>Channel reset</td>
<td>Global reset</td>
</tr>
<tr>
<td>Channel stop</td>
<td>Global stop</td>
</tr>
</tbody>
</table>

Table 1.1 Transitions of channel modes due to setting of global modes

<table>
<thead>
<tr>
<th>Channel mode before global mode setting</th>
<th>Channel mode after global mode setting</th>
</tr>
</thead>
<tbody>
<tr>
<td>Global operating</td>
<td>Global test</td>
</tr>
<tr>
<td>Global test</td>
<td>Global reset</td>
</tr>
<tr>
<td>Global reset</td>
<td>Global stop</td>
</tr>
<tr>
<td>Transition prohibited</td>
<td></td>
</tr>
<tr>
<td>Channel halt</td>
<td>Channel halt</td>
</tr>
<tr>
<td>Channel reset</td>
<td>Channel reset</td>
</tr>
<tr>
<td>Channel stop</td>
<td>Channel stop</td>
</tr>
<tr>
<td>Transition prohibited</td>
<td></td>
</tr>
</tbody>
</table>

**Note**: bold: channel modes to be transitioned due to a transition of global modes  
italic: limitations
Figure 1.9 Transitions of global modes and channel modes
Table 1.2 Registers to be initialized due to transition to global reset mode and channel reset mode

<table>
<thead>
<tr>
<th>Registers</th>
<th>Bits/flags</th>
</tr>
</thead>
<tbody>
<tr>
<td>CiCTRL register</td>
<td>CHMDC[1:0]</td>
</tr>
<tr>
<td>CiCTRH register</td>
<td>CTMS[1:0], CTME</td>
</tr>
<tr>
<td>CiSTSL register</td>
<td>CHLTSTS, EPSTS, BOSTS, TRMSTTS, RECSTS, COMSTS</td>
</tr>
<tr>
<td>CiSTSH register</td>
<td>REC[7:0], TEC[7:0]</td>
</tr>
<tr>
<td>CiERFLL register</td>
<td>ADERR, B0ERR, B1ERR, CERR, AERR, FERR, SERR, ALF, BLF, OVLF, BORF, BOEF, EPF, EWF, BEF</td>
</tr>
<tr>
<td>CiERFLH register</td>
<td>CRCREG[14:0]</td>
</tr>
<tr>
<td>CFCClk register</td>
<td>When the transmit/receive FIFO buffer is in transmit mode : CFE</td>
</tr>
<tr>
<td>CFSTSk register</td>
<td>When the transmit/receive FIFO buffer is in transmit mode : CFMC[5:0], CFTXIF, CFRXIF, CFMLT, CFFLL, CFEMP</td>
</tr>
<tr>
<td>TMCp register</td>
<td></td>
</tr>
<tr>
<td>TMSTSp register</td>
<td></td>
</tr>
<tr>
<td>TMTRSTSk register</td>
<td></td>
</tr>
<tr>
<td>TMTCSTSk register</td>
<td></td>
</tr>
<tr>
<td>TMTASTSk register</td>
<td></td>
</tr>
<tr>
<td>THLCCI register</td>
<td></td>
</tr>
<tr>
<td>GTINTSTS register</td>
<td></td>
</tr>
</tbody>
</table>

Table 1.3 Registers to be initialized due to transition only to global reset mode

<table>
<thead>
<tr>
<th>Register</th>
<th>Bits/flags</th>
</tr>
</thead>
<tbody>
<tr>
<td>GSTS register</td>
<td>GHLTSTS</td>
</tr>
<tr>
<td>GERFLL register</td>
<td>THLES, MES, DEF</td>
</tr>
<tr>
<td>GTSC register</td>
<td>TS[15:0]</td>
</tr>
<tr>
<td>RMNDi register</td>
<td>RMNSn</td>
</tr>
<tr>
<td>RFCCm register</td>
<td>RFE</td>
</tr>
<tr>
<td>RFSTSm register</td>
<td>RFMC[5:0], RFIF, RFMLT, RFFLL, RFEMP</td>
</tr>
<tr>
<td>CFCClk register</td>
<td>When the transmit/receive FIFO buffer is in receive mode : CFE</td>
</tr>
<tr>
<td>CFSTSk register</td>
<td>When the transmit/receive FIFO buffer is in receive mode : CFMC[5:0], CFFLL, CFEMP, CFTXIF, CFRXIF, CFMLT</td>
</tr>
<tr>
<td>RFMSTS register</td>
<td>RFmMLT</td>
</tr>
<tr>
<td>CFMSTS register</td>
<td>CFkMLT</td>
</tr>
<tr>
<td>RFISTS register</td>
<td>RFmIF</td>
</tr>
<tr>
<td>CFISTS register</td>
<td>CFkIF</td>
</tr>
<tr>
<td>GTSTCFG register</td>
<td>RTMPS[2:0]</td>
</tr>
<tr>
<td>GTSTCTRL register</td>
<td>RTME</td>
</tr>
</tbody>
</table>
1.3 Communication speed
Set the CAN communication speed. To determine the communication speed, the following settings are needed.

Bit timing
Communication speed calculation

1.3.1 Setting of CAN bit timing
In this CAN module, one bit of a communication frame consists of three segments: a synchronization segment (SS), a time segment 1 (TSEG1), and a time segment 2 (TSEG2).

Figure 1.10 shows the structure of the bit segments and a sample point.

The sample point is specified by both the time segment 1 (TSEG1) and time segment 2 (TSEG2). The sample timing can be determined by changing the values of the segments.

The smallest unit for the sample timing is one time quantum (Tq) that is obtained by a clock frequency input to the CAN module and a baud rate prescaler value.

Figure 1.10 Structure of bit segments and sample point

SS: Synchronization segment
SS performs synchronization by monitoring an edge from a recessive bit to a dominant bit in the interframe space.

The interframe space consists of Intermission, Suspend transmission, and Bus idle. During Bus Idle, all nodes can start transmission.

TSEG1: Time segment 1
TSEG1 absorbs the physical delay on the CAN bus. The physical delay on the CAN bus is twice the total of the following three delays: a delay on the CAN bus, a delay in the input comparator, and a delay in the output driver.

TSEG2: Time segment 2
TSEG2 compensates for the phase error due to clock frequency errors.

SJW: Resynchronization jump width
SJW is a length to extend or reduce a time segment to compensate an error in phase due to the phase error.
(1) Conditions for setting bit timing

The following are the settings to each segment and the limitation.

The settings to each segment

- \( SS = 1 \) Tq fixed
- Set TSEG1 to a range of 4 Tq to 16 Tq.
- Set TSEG2 to a range of 2 Tq to 8 Tq.
- Set SJW to a range of 1 Tq to 4 Tq.
- Set \( "SS+TSEG1+TSEG2" \) to a range of 8 Tq to 25 Tq.

Limitation on TSEG1 and TSEG2

\[ TSEG1 > TSEG2 \geq SJW \] (However, when \( SJW = 1 \), \( TSEG2 \geq 2 \).)
1.3.2 Communication speed calculation

The communication speed is determined by the CAN clock \( f_{\text{CAN}} \) which is a clock source for the CAN module, the baud rate prescaler value, and Tq count per bit time. Either one of the following clocks can be used as \( f_{\text{CAN}} \): the clock obtained by dividing the CPU/peripheral hardware clock by 2 or the X1 clock. Regarding the \( f_{\text{CAN}} \) settings, see 1.4.5 CAN clock source setting.

Table 1.4 indicates a formula to calculate the communication speed and examples of communication speed. Table 1.5 lists the bit time settings.

### Table 1.4 Communication speed calculation and examples of communication speed

<table>
<thead>
<tr>
<th>Communication speed</th>
<th>( f_{\text{CAN}} )</th>
<th>16MHz</th>
<th>8MHz</th>
</tr>
</thead>
<tbody>
<tr>
<td>1Mbps</td>
<td>8Tq (2)</td>
<td>8Tq (1)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>16Tq (1)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>500Kbps</td>
<td>8Tq (4)</td>
<td>8Tq (2)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>16Tq (2)</td>
<td>16Tq (1)</td>
<td></td>
</tr>
<tr>
<td>250Kbps</td>
<td>8Tq (8)</td>
<td>8Tq (4)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>16Tq (4)</td>
<td>16Tq (2)</td>
<td></td>
</tr>
<tr>
<td>125Kbps</td>
<td>8Tq (16)</td>
<td>8Tq (8)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>16Tq (8)</td>
<td>16Tq (4)</td>
<td></td>
</tr>
<tr>
<td>83.3Kbps</td>
<td>8Tq (24)</td>
<td>8Tq (12)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>16Tq (12)</td>
<td>16Tq (6)</td>
<td></td>
</tr>
<tr>
<td>33.3Kbps</td>
<td>8Tq (60)</td>
<td>8Tq (30)</td>
<td></td>
</tr>
<tr>
<td>10Tq (48)</td>
<td>10Tq (24)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16Tq (30)</td>
<td>16Tq (15)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>20Tq (24)</td>
<td>20Tq (12)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Note:** Baud rate prescaler ratio = \( P+1 \) (\( P=0 \) to 1023)

**Remark:** Figures in parentheses indicate baud rate prescaler values.

### Table 1.5 Example of bit timing settings

<table>
<thead>
<tr>
<th>1 bit</th>
<th>Set value (Tq)</th>
<th>Sample point (^{\text{Note}}) (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>SS  TSEG1 TSEG2 SJW</td>
<td></td>
</tr>
<tr>
<td>8Tq</td>
<td>1  4 3 1</td>
<td>62.50</td>
</tr>
<tr>
<td></td>
<td>1  5 2 1</td>
<td>75.00</td>
</tr>
<tr>
<td>10Tq</td>
<td>1  6 3 1</td>
<td>70.00</td>
</tr>
<tr>
<td></td>
<td>1  7 2 1</td>
<td>80.00</td>
</tr>
<tr>
<td>16Tq</td>
<td>1 10 5 1</td>
<td>68.75</td>
</tr>
<tr>
<td></td>
<td>1 11 4 1</td>
<td>75.00</td>
</tr>
<tr>
<td>20Tq</td>
<td>1 13 6 1</td>
<td>70.00</td>
</tr>
<tr>
<td></td>
<td>1 15 4 3</td>
<td>80.00</td>
</tr>
<tr>
<td>24Tq</td>
<td>1 15 8 1</td>
<td>66.67</td>
</tr>
<tr>
<td></td>
<td>1 16 7 1</td>
<td>70.83</td>
</tr>
</tbody>
</table>

**Note:** A position determining a level of one bit
1.3.3 Procedure for setting CAN bit timing and communication speed

Figure 1.11 shows the procedures for setting CAN bit timing and communication speed.

These settings need to be performed with CAN configuration.

Regarding the CAN configuration, see 1.1 CAN configuration.

Note 1: Modify the values of the CiCFGL and CiCFGH registers when the CAN module is in channel reset mode or channel halt mode. Also, these settings need to be done prior to a transition to channel communication mode or channel halt mode.

Note 2: The following conditions need to be satisfied for the settings for TSEG1, TSEG2, and SJW:

\[ TSEG1 > TSEG2 \geq SJW \] (However, when SJW=1, TSEG2 \geq 2.)

Figure 1.11 Procedures for setting CAN bit timing and communication speed
1.4 Global function

The following functions are set as a global function common to the entire CAN module (all channels).

- Transmit priority
- DLC check
- DLC replacement
- Mirror function
- CAN clock source
- Timestamp clock
- Interval timer prescaler

1.4.1 Setting of transmit priority

Set the transmit priority for the case in which a transmission request is issued from two or more transmit buffers of the same channel.

The transmit priority is common to the channel (all channels) and setting the priority for individual channel is unavailable. There are the following two options to determine the priority.

ID priority
- A message is transmitted according to the priority of stored message IDs. The ID priority conforms to the CAN bus arbitration rules specified in the CAN specifications.
- The targets for the priority determination are IDs of the messages stored in the transmit buffers and transmit/receive FIFO buffer (transmit mode).
- With the transmit/receive FIFO buffer, the oldest (stored earlier) messages in the transmit/receive FIFO buffer are the targets for priority determination.
- When a message is being transmitted from the transmit/receive FIFO buffer, the messages in the same transmit/receive FIFO buffer that are to be transmitted next are the targets for the priority determination.
- When the same message ID is set to two or more buffers, the message in the transmit buffer having the minimum number among the messages will be transmitted first.

Priority based on transmit buffer number
- The message in the transmit buffer of the minimum number among the transmit buffers having a transmit request is transmitted first.
- When the transmit/receive FIFO buffer is linked to transmit buffers, the transmit priority is determined according to the buffer numbers of the transmit buffers.

When messages are retransmitted as a result of arbitration lost or any error, transmit priority determination is made again regardless of the selected transmit priority method.
1.4.2 Setting of DLC check function
The setting of the DLC check function is described below.
When the DLC check function is enabled, DLC filter processing is carried out for the messages that have passed through the acceptance filter processing.
When the DLC check function is disabled, the DLC filter processing is not carried out for the messages that have passed through the acceptance filter processing.
When a DLC value of a received message is equal to or larger than the DLC value specified in the receive rule, the DLC filter processing will be carried out for the received message. Meanwhile, when a DLC value of a received message is smaller than the DLC value specified in the receive rule, the DLC filter processing will not be carried out for the received message. In this case, the message will not be stored in the receive buffer or transmit/receive FIFO buffer, which means a DLC error has occurred.
For detailed information on the receive rules, see 1.5 Receive rule table.

1.4.3 Setting of DLC replacement function
The setting of the DLC replacement function is described below.
The DLC replacement function is enabled only when the DLC check function is enabled.
When the DLC filter processing is carried out for a message while the DLC replacement function is enabled, the DLC value specified in the receive rule is stored in the buffer instead of the DLC value of the received message. In this case, H’00 is stored in data bytes that exceed the DLC value in the receive rule.
When the DLC filter processing is carried out for a message while the DLC replacement function is disabled, the DLC value of the received message is stored in the buffer. In this case, all data bytes of the received message are stored in the buffer.
For detailed information on the receive rules, see 1.5 Receive rule table.
### Table 1.6 DLC filtering and DLC replacement functions

<table>
<thead>
<tr>
<th>GCFGL register</th>
<th>DLC of a received message</th>
<th>Received message</th>
<th>DLC to be stored</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>/DLC of a receive rule</td>
<td>Processing</td>
<td></td>
</tr>
<tr>
<td>DCE bit</td>
<td>DRE bit</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>(DLC check disabled)</td>
<td>DLC of a received message &lt; DLC of a receive rule</td>
<td>Stored in the buffer.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DLC of a received message ≥ DLC of a receive rule</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>DLC of receive rules = 0</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>(DLC replacement enabled)</td>
<td>DLC of a received message &lt; DLC of a receive rule</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>DLC of a received message ≥ DLC of a receive rule</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Receive rule DLC=0</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>(DLC replacement disabled)</td>
<td>DLC of a received message &lt; DLC of a receive rule</td>
<td>Discarded (DLC error)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DLC of a received message ≥ DLC of a receive rule</td>
<td>Stored in the buffer.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Receive rule DLC=0</td>
<td>Stored in the buffer.</td>
</tr>
<tr>
<td>1</td>
<td>(DLC replacement enabled)</td>
<td>DLC of a received message &lt; DLC of a receive rule</td>
<td>Discarded (DLC error)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DLC of a received message ≥ DLC of a receive rule</td>
<td>Stored in the buffer.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Receive rule DLC=0</td>
<td>Stored in the buffer.</td>
</tr>
</tbody>
</table>

**Note 1:** DLC check itself will not be carried out.

**Note 2:** A value of H'00 will be stored in data bytes exceeding the DLC value specified in the receive rule.

### 1.4.4 Setting of mirror function

The setting of the mirror function is described below.

When the mirror function is enabled, a CAN node can receive a message transmitted from the transmitting node itself (the same node).

When receiving a message transmitted from another (different) CAN node while the mirror function is enabled, receive rules in which the mirror function is disabled are used for processing the received message.

When receiving a message transmitted from the transmitting node itself, receive rules in which the mirror function is enabled are used for processing the received message.

For detailed information on the receive rules, see **1.5 Receive rule table.**

### Table 1.7 Messages target for data processing based on the mirror function

<table>
<thead>
<tr>
<th>MME bit in the GCFGL register</th>
<th>GAFLLB bit in the GAFLIDHJ register</th>
<th>Messages target for data processing according to the receive rule</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 (Mirror function disabled)</td>
<td>0</td>
<td>Messages transmitted from other (different) CAN nodes</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>No target message</td>
</tr>
<tr>
<td>1 (Mirror function enable)</td>
<td>0</td>
<td>Messages transmitted from other (different) CAN nodes</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>Messages transmitted from the transmitting CAN node</td>
</tr>
</tbody>
</table>
1.4.5 CAN clock source setting

The setting of the CAN clock \( f_{\text{CAN}} \) as a clock source is described below. The following clocks can be used as a CAN clock source.

Clock obtained by frequency-dividing the CPU/peripheral hardware clock \( f_{\text{CLK}} \) by 2

**X1 clock \( (f_X) \)**

**Note:** When using the X1 clock as a clock source, make the X1 clock into the value less than or equal to the half of the CPU/peripheral hardware clock \( (f_{\text{CAN}}) \). However, if the clock source of \( f_{\text{CLK}} \) is high-speed on-chip oscillator clock \( (f_{\text{IH}}) \), make sure that the conditions \( f_X < f_{\text{CLK}}/2 \) is satisfied.

**Figure 1.12** illustrates the CAN system clock generator.

![CAN clock generator diagram](image)

**Communication speed**

\[
\text{Communication speed} = \frac{f_{\text{CAN}}}{\text{Baud rate prescaler division ratio} \times (T_q \text{ count of 1 bit time})}
\]

**Caution** When \( f_X \) is to be selected, the following condition must be satisfied.

\[
f_X \leq \frac{f_{\text{CLK}}}{2}
\]

**Notes**

1. If the high-speed on-chip oscillator clock \( (f_{\text{IH}}) \) or the PLL clock with its sources as the high-speed on-chip oscillator clock is to be selected as the source of the clock signal for \( f_{\text{CLK}} \), make sure that the condition \( f_X < f_{\text{CLK}}/2 \) is satisfied.

2. If the high-speed system clock is to be selected as \( f_{\text{CLK}} \), do not select \( f_X \) as \( f_{\text{CAN}} \).

**Remark**

DCS: Bit in the GCFGL register

\( \text{BRP}[9:0] \): Bits in the CiCFGL register

\( f_{\text{CAN}} \): CAN clock

\( f_{\text{CANTQi}} \): CANi Tq clock
1.4.6 Setting of timestamp clock

The settings of the clock source and division ratios used for the timestamp counter are described below.

The timestamp counter is a 16-bit free-running counter used for recording message receiving time. The value of the timestamp counter is fetched at the start-of-frame (SOF) \(^\text{Note}\) timing of a message and then stored in a receive buffer or a FIFO buffer together with the message ID and its data.

The clock used for the timestamp counter can be selected from the following:

- Clock obtained by frequency-dividing the CPU/peripheral hardware clock by 2, or
- CANi bit time clock

\(^\text{Note}\): Start of Frame (SOF): A field indicating a start of a frame

When the CANi bit time clock is used as a clock source, the timestamp counter stops when the corresponding channel transitions to channel reset mode or channel halt mode. When the clock, which is obtained by frequency-dividing the CPU/peripheral hardware clock by 2, is used as a clock source, the timestamp function (counter) is not affected by channel modes.

**Figure 1.13** is a block diagram of the timestamp function.

![Timestamp function diagram]

**Remark** TSSS, TSP[3:0] : Bits in the GCFGL register

1.4.7 Interval timer prescaler setting

When the TSSS bit is set to 0, \(f_{\text{CLK}}\) (the clock obtained by frequency-dividing \(f_{\text{CLK}}\) by 2) is the clock source for the interval timer. The clock source is divided by the ITRCP[15:0] bits in the GCFGH register and the CFITT[7:0] bit in the CFCCHk register.

For detailed information on the interval timer function, see **1.6.3(4) Setting of interval timer**.
1.4.8 Setting of global functions

Figure 1.14 shows the procedures for setting the global functions. The settings below need to be performed with the CAN configuration. For detailed information on the CAN configuration procedure, see 1.1 CAN configuration.

Note 1: Modify the values of the GCFGL and GCFGH registers when the CAN module is in global reset mode.

Note 2: Before disabling the DLC check function (set the DCE bit in the GCFGL register to 0), set the DLC of the receive rule table (the GAFL DLC bit in the GAFLPH register) to 0.

Note 3: When using the interval timer, do not set H’0000 to a prescaler of the interval timer (the ITRCP[15:0] bits in the GCFGH register).

Figure 1.14 Setting procedures for global function
1.5 Receive rule table

To filter the received messages, set the receive rule table.

With the data processing according to the receive rule table, the filtered messages are stored in the specified buffers. The data processing includes:

- acceptance filter processing
- DLC filter processing
- routing processing
- label addition
- mirror function

The following need to be specified in the receive rules:

- number of receive rules,
- IDE bit, RTR bit and IDs,
- messages target for the receive rules,
- IDE mask, RTR mask, and ID mask,
- DLC check function,
- receive rule labels, and
- buffers to store messages

![Figure 1.15 Filtering based on receive rule table](image-url)
1.5.1 Setting of the number of receive rules

Set the number of receive rules used for the (each) channel.

The number of receive rules for the entire CAN module is 16 in total.

The check begins with the receive rule with the smallest rule number and the processing is performed in ascending order. When the bits of the received message to be compared match the bits specified in the receive rule or when the comparison with the receive rules are completed without any match, the filter processing stops. If there is no matching receive rule, the received message is not stored in the receive buffer or FIFO buffer.

The following is the limitation on the receive rules.

Limitation

The number of CAN0 receive rules that can be registered \( \leq 16 \)

![Diagram](image)

Figure 1.16 Registration of receive rules

1.5.2 Settings of IDE/RTR/ID

Set the ID format (standard ID or extended ID), a frame format (data frame or remote frame), and a receive ID for a received message.

1.5.3 Setting of messages target for receive rules

When the target is the message transmitted from a different (another) CAN node (set the GAFLLB bit in the GAFLIDHj register to 0), data processing according to the receive rules is carried out for the message transmitted from the different (another) CAN node.

When the target is the message transmitted from the same CAN node (the transmitting node itself) (set the GAFLLB bit in the GAFLIDHj register to 1) and the mirror function is enabled, data processing according to the receive rules is carried out for the message transmitted from the same CAN node (the transmitting node itself).

For details on the mirror function, see 1.4.4 Setting of mirror function.

1.5.4 Settings to mask IDE/RTR/ID

Set values to mask the values set by the IDE and RTR bits and ID data.

With this setting, the acceptance filtering is enabled for the bits that have not been masked with the IDE, RTR and ID masks.
1.5.5 Setting of values to be compared with DLC values
Specify the DLC values in the receive rule which are compared with the DLC values of messages received when the DLC check is enabled.
For detailed information on the DLC check, see 1.4.2 Setting of DLC check function.

1.5.6 Setting of receive rule label
Set a 12-bit label to be attached to a message that has passed through the DLC filter. The label can be attached when the message is stored in a buffer.
The 12-bit label can be arbitrarily set. Also, the label of a received message can be freely used with a program. For example, if a channel number that a message is to be received is specified to the label, it becomes possible to identify the channel that has received the same ID message stored in a receive FIFO buffer.

1.5.7 Setting of buffers to store messages
Set the buffers to store the messages which have passed through the DLC filter.
The buffers below can be selected as a message storage buffer.
Receive buffer n (Only one buffer can be selected for one receive rule.)
Receive FIFO buffer m
Transmit/receive FIFO buffer k (set to receive mode)
For one receive rule, a maximum of two buffers can be selected as a message storage buffer. However, the number of receive buffers that can be selected as a storage buffer is only one. That is, it is impossible to store messages in two receive buffers 0 and 1.

Combination example of message storage buffers
Maximum of two buffers = one receive FIFO buffer m plus one receive buffer n
Maximum of two buffers = one receive FIFO buffer m plus one transmit/receive FIFO buffer k

Possible/impossible settings
Possible: Storing messages in receive buffer 0 and receive FIFO buffer 0
Impossible: Storing messages in receive buffer 0 and receive buffer 1
Note that storing messages in two receive buffers is impossible.
## 1.5.8 Application examples of receive rules

The following are application examples of the receive rules.

### Example 1

To receive the messages indicated in the table below, each register needs to be set as follows:

- **ID format**: standard ID
- **Message format**: data frame
- **Mirror function**: reception of messages transmitted from a different (another) CAN node
- **Receive ID**: 120h, 121h, 122h, 123h
- **DLC**: a DLC value of a received message \(\geq 6\)
- **Label**: 010h

Storage buffer: receive buffer 3, receive FIFO buffers 0 and 1

<table>
<thead>
<tr>
<th>GAFLIDlj, GAFLIDHj</th>
<th>GAFLMLj, GAFLMHj</th>
<th>Messages that can be received</th>
<th>GAFLID/GAFLIDM</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1</td>
<td>H’120</td>
<td>B’000000</td>
</tr>
<tr>
<td></td>
<td></td>
<td>H’121</td>
<td>B’000000000</td>
</tr>
<tr>
<td></td>
<td></td>
<td>H’122</td>
<td>B’000000001</td>
</tr>
<tr>
<td></td>
<td></td>
<td>H’123</td>
<td>B’00100000</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>GAFLPHj</th>
<th>GAFLPLj</th>
<th>GAFLID/GAFLIDM</th>
</tr>
</thead>
<tbody>
<tr>
<td>6</td>
<td>H’010</td>
<td></td>
</tr>
<tr>
<td>-</td>
<td>-</td>
<td>B’00011</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>GAFLIDlj</th>
<th>GAFLMLj</th>
<th>GAFLID/GAFLIDM</th>
</tr>
</thead>
<tbody>
<tr>
<td>-</td>
<td>-</td>
<td>B’000000001</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td>B’00100000</td>
</tr>
</tbody>
</table>
Example 2
To receive the messages indicated in the table below, each register needs to be set as follows:

<table>
<thead>
<tr>
<th>ID format</th>
<th>Message format</th>
<th>Mirror function</th>
</tr>
</thead>
<tbody>
<tr>
<td>standard ID</td>
<td>remote frame, data frame</td>
<td>Reception of a message transmitted from a different (another) CAN node.</td>
</tr>
</tbody>
</table>

- Receive ID: 130h
- DLC: The DLC check function is not used.
- Label: 130h
- Storage buffer: receive FIFO buffer 0, transmit/receive FIFO buffer 0

<table>
<thead>
<tr>
<th>GAFLIDHj, GAFLIDlj</th>
<th>GAFLIDMj, GAFLIDlj</th>
<th>Messages that can be received</th>
</tr>
</thead>
<tbody>
<tr>
<td>00h</td>
<td>00h</td>
<td>H'130 (Data) 0 0 0 B'000000 B'00000000 B'00000001 B'00110000</td>
</tr>
<tr>
<td>01h</td>
<td>11h</td>
<td>H'130 (Rmt) 0 1 0 B'0000000 B'0000000 B'00000111 B'11111111</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>GAFLPj, GAFLPj</th>
<th>GAFLMj, GAFLMj</th>
<th>GAFLDLP</th>
</tr>
</thead>
<tbody>
<tr>
<td>00h, 00h</td>
<td>00h</td>
<td>B'100001</td>
</tr>
</tbody>
</table>

Messages that can be received:
- H'130 (Data) 0 0 0 B'000000 B'00000000 B'00000001 B'00110000
- H'130 (Rmt) 0 1 0 B'0000000 B'0000000 B'00000111 B'11111111
1.5.9 Procedures for setting receive rule table

Figure 1.17 shows the procedures for setting the receive rule table.

These settings need to be performed with the CAN configuration.

For details on the CAN configuration procedure, see 1.1 CAN configuration.

Note 1: Modify the number of receive rules (the RNCi[4:0] bits in the GAFLCFG register) when the CAN module is in global reset mode.

Note 2: The following conditions need to be satisfied to set the number of receive rules (RNCi[4:0] bits) used for the (each) channel:

* The number of receive rules for one channel must be 16 or less.
* The total number of the receive rules allocated to the (each) channel must not exceed the total number of receive rules that can be registered for the entire module.

Note 3: To write to the receive rule table, global RAM window 0 for the CAN module needs to be selected (set the RPAGE bit in the GRWCR register to 0).

Note 4: After writing to the receive rule table is completed, select global RAM window 1 for the CAN module (set the RPAGE bit in the GRWCR register to 1).

Figure 1.17 Setting procedures for receive rule table (1/2)
**Note 5**: Modify the receive rules (the GAFLIDLj register, GAFLIDHj register, GAFLMLj register, GAFLMHj register, GAFLPLj register, and GAFLPHj register) when global RAM window 0 for the CAN module is selected (set the RPAGE bit in the GRWCR register to 0) and also the CAN module is in global reset mode.

**Note 6**: Set the receive rules for the (each) channel in succession. The receive rules cannot be shared with another channel and cannot be set alternately (for each channel).

**Note 7**: When the standard ID is selected, set the value of the standard ID to bits 10-0 of the ID data (the GAFLID[15:0] bits in the GAFLIDLj register) and also set 0 to bits 15-11 in the GAFLIDLj register and the GAFLID[28:16] bits in the GAFLIDHj register.

**Note 8**: When the IDE bit is not to be compared (set the GAFLIDEM bit in the GAFLMHj register to 0), set the GAFLIDM[28:16] bits in the GAFLMHj register and the GAFLIDM[15:0] bits in the GAFLMLj register to all 0 to disable the comparison of the ID bits.

**Note 9**: This setting is valid only when the DLC check is enabled (set the DCE bit in the GCFG register to 1).

**Note 10**: A maximum of two FIFO buffers can be selected. However, when storing a message in one receive buffer (set the GAFLRMV bit in the GAFLPLj register to 1), the number of FIFO buffers that can be selected is only one.

**Note 11**: Select only one receive FIFO buffer and one transmit/receive FIFO buffer which is set to receive mode.

**Note 12**: When selecting a receive buffer as a storage buffer, enable the receive buffer (set the GAFLRMV bit to 1) and set a buffer number which is smaller than the number of receive buffers to be used (the NRXMB[4:0] bits in the RMNB register).

---

**Figure 1.17 Procedures for setting receive rule table (2/2)**
1.6 Buffers and FIFO buffers

The following buffers need to be set for message transmission/reception:

- Receive buffer
- Receive FIFO buffer
- Transmit/receive FIFO buffer
- Transmit buffer
- Transmit history buffer

The below is the limitation on the receive buffer, receive FIFO buffer, and transmit/receive FIFO buffer.

- the number of receive buffers
- the number of buffers in receive FIFO buffer 0
- the number of buffers in receive FIFO buffer 1
- the number of buffers in transmit/receive FIFO buffer 0

\[(\text{the sum of the buffers above}) \leq 16 \text{ buffers}\]

Figure 1.18 illustrates the buffer configuration.

![Buffer configuration diagram]

Notes
1. RL78/F15 can have up to 40 buffers.
2. RL78/F15 is fixed to 4 buffers for each channel 0 and 1 (fixed 8 buffers in total).

Caution: Receive buffers, receive FIFO buffers, transmit/receive FIFO buffer, and transmit buffers are located in succession.
1.6.1 Setting of receive buffers
Specify the number of buffers to be allocated as a receive buffer. The number of buffers that can be allocated as a receive buffer is a range of 0 to 16. If the set number is 0, no receive buffer can be used.
Since there is no receive buffer-related interrupt, there is no need to set interrupts.

1.6.2 Setting of receive FIFO buffers
The following need to be set to use the receive FIFO buffer.
The number of buffers
Enable/disable interrupts and set interrupt sources.

(1) Setting of the number of buffers
Specify the number of buffers to be allocated as a receive FIFO buffer.
The CAN module has two receive FIFO buffers and a maximum of 16 buffers can be allocated to each of the receive FIFO buffers. However, the number of receive FIFO buffers which are allocated as a receive FIFO buffer can be selected from among 0, 4, 8 and 16.
Note: If no receive FIFO buffer is used, set the number of receive FIFO buffers to 0 (write B’000 to the RFDC[2:0] bits in the RFCCm register).

(2) Enable/disable interrupts and set interrupt source
Enable/disable the receive FIFO interrupt and set its interrupt sources. The sources for the receive FIFO interrupt can be selected from among the following.

- A receive FIFO interrupt will be generated (the RFIM bit in the RFCCm register is set to 0) when the conditions set by the RFIGCV[2:0] bits in the RFCCm register is met:
  - RFIGCV bit = B’000: the receive FIFO buffer is 1/8 full
  - RFIGCV bit = B’001: the receive FIFO buffer is 2/8 full
  - RFIGCV bit = B’010: the receive FIFO buffer is 3/8 full
  - RFIGCV bit = B’011: the receive FIFO buffer is 4/8 full
  - RFIGCV bit = B’100: the receive FIFO buffer is 5/8 full
  - RFIGCV bit = B’101: the receive FIFO buffer is 6/8 full
  - RFIGCV bit = B’110: the receive FIFO buffer is 7/8 full
  - RFIGCV bit = B’111: the receive FIFO buffer is full
- Every time reception of one message is completed, a receive FIFO interrupt will be generated (the RFIM bit in the RFCCm register is set to 1).

Note: When the number of receive FIFO buffers is set to 4 (the value of the RFDC[2:0] bits is B’001), do not perform this setting.
1.6.3 Setting of transmit/receive FIFO buffer

The following need to be set to use the transmit/receive FIFO buffer.

- The number of buffers
- Enable/disable interrupts and set interrupt sources.
- Modes of the transmit/receive FIFO buffer
- Interval timer (transmit mode)
- Transmit buffer link (transmit mode)

(1) Setting of the number of buffers

Set the number of transmit/receive FIFO buffers.

One channel has one transmit/receive FIFO buffer. A maximum of 16 buffers can be allocated to a transmit/receive FIFO buffer. The number of buffers to be allocated can be selected from among 0, 4, 8, and 16. **Note:** If no transmit/receive FIFO buffer is used, set the number of transmit/receive FIFO buffers to 0 (write B'000 to the CFDC[2:0] bits in the CFCClk register).

(2) Enable/disable interrupts and set interrupt sources

Enable/disable interrupts for each transmit/receive FIFO buffer, and set the sources for the interrupts. **Table 1.8** lists the interrupt sources that can be set for each mode of the transmit/receive FIFO buffer.

<table>
<thead>
<tr>
<th>Mode of transmit/receive FIFO</th>
<th>CFIM bit in the CFCClk register</th>
<th>Interrupt sources</th>
</tr>
</thead>
<tbody>
<tr>
<td>Receive mode</td>
<td>0</td>
<td>When the number of received messages amounts to the number specified by setting the CFIC[2:0] bits in the CFCClk register, a transmit/receive FIFO receive interrupt request will be generated.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Values set to the CFIC[2:0] bits:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>B'000: the transmit/receive FIFO buffer is 1/8 full <strong>Note</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>B'001: the transmit/receive FIFO buffer is 2/8 full <strong>Note</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>B'010: the transmit/receive FIFO buffer is 3/8 full <strong>Note</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>B'011: the transmit/receive FIFO buffer is 4/8 full <strong>Note</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>B'100: the transmit/receive FIFO buffer is 5/8 full <strong>Note</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>B'101: the transmit/receive FIFO buffer is 6/8 full <strong>Note</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>B'110: the transmit/receive FIFO buffer is 7/8 full <strong>Note</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>B'111: the transmit/receive FIFO buffer is full</td>
</tr>
<tr>
<td>Transmit mode</td>
<td>0</td>
<td>Every time one message reception is completed, a transmit/receive FIFO receive interrupt request is generated.</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>Every time one message transmission is completed, a transmit/receive FIFO transmit interrupt request is generated.</td>
</tr>
</tbody>
</table>

**Note:** When the number of transmit/receive FIFO buffers are set to 4 (the value of the CFDC[2:0] bits is B’001), do not perform this setting.
The transmit/receive FIFO transmit interrupt triggers the CANi transmit interrupt. The following are the sources for the CANi transmit interrupt.

- CANi transmit complete interrupt
- CANi transmit abort interrupt
- CANi transmit/receive FIFO transmit complete interrupt
- CANi transmit history interrupt

(3) **Mode setting for transmit/receive FIFO buffer**

As a mode of the transmit/receive FIFO buffer, receive or transmit mode can be selected.

In receive mode, the buffer serves as a receive FIFO buffer.

In transmit mode, the buffer serves as a transmit FIFO buffer.

(4) **Setting of interval timer**

Set the count sources and transmission intervals for the interval timer. The interval timer is enabled in transmit mode.

Table 1.9 lists the count sources for the interval timer and formulas to calculate the interval time.

### Table 1.9 Count sources for interval timer and formulas to calculate interval time

<table>
<thead>
<tr>
<th>CFITR and CFITSS bits in the CFCCHk register</th>
<th>Count source</th>
<th>Formulas Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>B'00</td>
<td>the clock obtained by frequency-dividing the CPU/peripheral hardware clock ( f_{CLK} )/2 by the value of ITRCP[15:0] bits in the GCFGH register.</td>
<td>( 1/f_{CLK} \times a \times b )</td>
</tr>
<tr>
<td>B'10</td>
<td>the clock obtained by frequency-dividing the CPU/peripheral hardware clock ( f_{CLK} )/2 by the value of the ITRCP[15:0] bits in the GCFGH register and multiplying the divided value by 10</td>
<td>( 1/f_{CLK} \times a \times 10 \times b )</td>
</tr>
<tr>
<td>B'x1</td>
<td>CANi bit time clock</td>
<td>( 1/f_{CANBIT} \times b )</td>
</tr>
</tbody>
</table>

**Remark:**

- \( a \) : a value of the prescaler for the CPU/peripheral hardware clock (a value set to the ITRCP[15:0] bits)
- \( b \) : a message transmission interval set by the CFIT[7:0] bits in the CFCCHk register
- \( f_{CLK} \) : CPU/peripheral hardware clock frequency
- \( f_{CANBIT} \) : CANi bit time clock frequency

(5) **Setting of transmit buffer link**

Link the transmit/receive FIFO buffer to a transmit buffer. This linking is enabled only in transmit mode.
1.6.4 Setting of transmit buffers
Enable/disable the transmit complete interrupt for each transmit buffer.

One channel has four transmit buffers that can be simply used as a transmit buffer or that can be linked to a transmit/receive FIFO buffer (set to transmit mode).

When the transmit buffer is used to be linked to the transmit/receive FIFO buffer (set to transmit mode), write H’00 to the corresponding TMCp register. Also, set the TMIEp bit in the corresponding TMIEC register to 0 (interrupt disabled).

The transmit complete interrupt triggers the CANi transmit interrupt. The following are the sources for the CANi transmit interrupt.

- CANi transmit complete interrupt
- CANi transmit abort interrupt
- CANi transmit/receive FIFO transmit complete interrupt
- CANi transmit history interrupt

1.6.5 Setting of transmit history buffers
The settings for transmit history buffers are described below.

Each channel has a single transmit history buffer that can contain history data of eight transmissions.

Set the buffers that store transmission data.
Enable/disable the interrupts and set the interrupt sources.

(1) Setting of storage buffers
Specify the transmit buffer whose transmit history data will be stored in a transmit history buffer. The buffer to store the history data can be selected from among the following.

Whether to store message transmission history data can be set for each message transmission.

Transmit/receive FIFO buffers
Transmit buffers, transmit/receive FIFO buffers

(2) Enable/disable interrupts and set interrupt sources
Enable/disable the transmit history interrupts and set interrupt sources. The transmit history interrupt is generated by the following conditions.

When history data of six transmissions have been stored in the transmit history buffer.
Every time history data of one transmission have been stored.

The transmit history interrupt triggers generation of the CANi transmit interrupt. The CANi transmit interrupt is generated by the following:

- CANi transmit complete interrupt
- CANi transmit abort interrupt
- CANi transmit/receive FIFO transmit complete interrupt
- CANi transmit history interrupt
1.6.6 Procedures for setting buffers

Figure 1.19 shows the procedures for setting the receive buffer and the receive FIFO buffer. Figure 1.20 shows the procedures for setting the transmit/receive FIFO buffer, the transmit buffer and the transmit history buffer.

These settings need to be performed with the CAN configuration.

For details on the CAN configuration procedure, see 1.1 CAN configuration.

---

**Note 1:** Modify the values of the RMNB register and the values of the RFIGCV[2:0] bits, the RFIM bit and the RFDC[2:0] bits in the RFCCm register when the CAN module is in global reset mode.

**Note 2:** Set the number of receive buffers within a range of 0 to 16. Note that when the number (the NRXMB[4:0] bits in the RMNB register) is set to 0, no receive buffer can be used.

**Note 3:** When the number of receive FIFO buffers is set to 4 (set the RFDC[2:0] bits to B’001), write B’001, B’011, B’101, or B’111 to the RFIGCV[2:0] bits.

**Note 4:** Enable/disable the receive FIFO buffer interrupt with the RFIE bit in the RFCCm register while the receive FIFO buffer is not in use (when the RFE bit in the RFCCm register is set to 0).

**Note 5:** When the number of receive FIFO buffers is set to 0 (the RFDC[2:0] bits is set to B’000), do not use the receive FIFO buffers.

---

**Figure 1.19 Procedures for setting receive buffers and receive FIFO buffers**
**Figure 1.20 Procedures for setting transmit buffers, transmit/receive FIFO buffers, and transmit history buffers**

**Note 1**: Modify the values of the CFDC[2:0] bits, the CFIM bit, the CFIGCV[2:0] bits, the CFM[1:0] bits, and the CFTML[1:0] bits in the CFCCLk and CFCChk registers when the CAN module is in global reset mode.

**Note 2**: Modify the values of the CFRXIE bit, the CFTXIE bit, the CFITR bit, the CFITSS bit and the CFITT[7:0] bits in the CFCCLk and CFCChk registers while the transmit/receive FIFO buffer is not in use (when the CFE bit in the CFCCLk register is set to 0).

**Note 3**: When the transmit/receive FIFO buffer is not used, set the number of messages to be received to 0 (write B’000 to the CFDC[2:0] bits).

**Note 4**: When the number of transmit/receive FIFO buffers is set to 4 (a value of B’001 is written to the CFDC[2:0] bits), write B’001, B’011, B’101, or B’111 to the CFIGCV[2:0] bits.

**Note 5**: This is only valid for the transmit/receive FIFO buffer that is set to transmit mode.

**Note 6**: When the interval timer is not used, specify the transmission interval time to 0 with the CFITT[7:0] bits in the CFCChk register.

**Note 7**: Set a different value to each buffer of the same channel, which is linked to the transmit/receive FIFO buffer (in transmit mode) (the CFTML[1:0] bits in the CFCChk register).

**Note 8**: Enable/disable transmit buffer interrupts with the TMIEp bit in the TMIEC register when transmission request is not issued to the transmit buffer (when the TMTRM flag in the TMSTSp register is set to 0).

**Note 9**: Set 0 to the TMIEp bit corresponding to the transmit buffer linked to the transmit FIFO buffer.

**Note 10**: Modify the values of the THLDTE and THLIM bits in the THLCCI register when the CAN module is in channel reset mode.

**Note 11**: Enable/disable the interrupt when the transmit history buffer is not used (when the THLE bit in the THLCCI register is set to 0).
1.7 Global error interrupt
The setting for global error interrupts is described below. When a corresponding interrupt enabled bit is enabled, an interrupt request is output from the CAN module. Also, the interrupt generation depends on the settings to the interrupt control registers of the interrupt controller.

1.7.1 Setting of global error interrupt
The following are the generation sources for global error interrupts.
DLC check error
FIFO message lost
Transmit history buffer overflow

(1) DLC check error
When the DLC check is enabled and a DLC value of a received message which has passed through the acceptance filter is smaller than the DLC value specified in the receive rule, the value is detected as a DLC check error.

(2) FIFO message lost
When a receive FIFO buffer and a transmit/receive FIFO buffer, both of which have been already full, attempt to store further messages in the buffers themselves, FIFO message lost error will be detected.

(3) Transmit history buffer overflow
When a transmit history buffer which has been already full attempts to store further transmit history data to the buffer itself, the transmit history buffer overflows.
1.7.2 Procedures for setting global error interrupts

Figure 1.21 shows the procedures for setting global error interrupts.

The following need to be performed with CAN configuration.

For details on the CAN configuration procedure, see 1.1 CAN configuration.

Note: Modify the values of the THLEIE, MEIE and DEIE bits in the GCTRL register when the CAN module is in global reset mode.

Figure 1.21 Global error interrupt setting procedures
1.8 Channel functions
Set the following functions of the channel(s):

- channel error interrupt
- transmit abort interrupt
- bus-off recovery mode
- error display mode
- communication test mode

1.8.1 CANi error interrupt
Enable/disable the CANi error interrupt. The following are the generation sources for the channel error interrupt.

- bus error
- error warning
- error passive
- bus-off entry
- bus-off recovery
- overload frame transmit
- bus lock
- arbitration lost

(1) Bus error
An interrupt will be generated in the following conditions:

  - When a form error is detected in the ACK delimiter (when the ADERR flag in the CiERFL register is set to 1).
  - When a recessive bit is detected although a dominant bit has been transmitted (when the B0ERR flag in the CiERFL register is set to 1).
  - When a dominant bit is detected although a recessive bit has been transmitted (when the B1ERR flag in the CiERFL register is set to 1).
  - When a CRC error is detected (when the CERR flag in the CiERFL register is set to 1).
  - When an ACK error is detected (when the AERR flag in the CiERFL register is set to 1).
  - When a form error is detected (when the FERR flag in the CiERFL register is set to 1), or
  - When a stuff error is detected (when the SERR flag in the CiERFL register is set to 1).

(2) Error warning
An interrupt is generated when a value of a receive error counter or transmit error counter exceeds 95, which is an error warning state. This interrupt is generated only when a value of the receive error counter or transmit error counter exceeds 95 for the first time.

(3) Error passive
An interrupt is generated when a value of a receive error counter or transmit error counter exceeds 127, which is an error passive state. This interrupt is generated only when a value of the receive error counter or transmit error counter exceeds 127 for the first time.

(4) Bus off entry
An interrupt is generated when a value of the transmit error counter exceeds 255, which is a bus-off state.

When the recovery mode is set to “transition to channel halt mode at bus-off entry (the value of the BOM[1:0] bits in the CiCTRH register is B’01), an interrupt is also generated at the bus off state.
(5) Bus off recovery

An interrupt is generated when recovery from the bus-off state is detected after 11 consecutive recessive bits have been detected 128 times. For details, see 1.8.3 Settings of bus off recovery mode.

(6) Overload frame transmit

When performing reception or transmission, an interrupt is generated when the conditions for overload frame transmit are detected.

(7) Bus lock

An interrupt is generated when the bus lock is detected.

The detection of 32 consecutive dominant bits on the CAN bus in channel communication mode is regarded as the bus lock state.

(8) Arbitration lost

An interrupt is generated when arbitration lost is detected.

1.8.2 CANi transmit abort interrupt

Enable/disable the transmit abort interrupt. When the transmit abort interrupt is enabled, an interrupt is generated when transmit abort completion is detected.

The transmit abort interrupt triggers the CANi transmit interrupts. The following are the sources for the CANi transmit interrupt.

- CANi transmit complete interrupt
- CANi transmit abort interrupt
- CANi transmit/receive FIFO transmit complete interrupt
- CANi transmit history interrupt
1.8.3 Settings of bus off recovery mode

Set the operation at the bus-off recovery. Table 1.10 lists the operations at the bus-off recovery. Also Figure 1.22 to Figure 1.25 illustrate the operations at the bus-off recovery.

Table 1.10 Operations at bus off recovery

<table>
<thead>
<tr>
<th>BOM[1:0] bits in the CiCTR register</th>
<th>Operations</th>
<th>Bus off entry interrupt</th>
<th>Bus off recovery interrupt</th>
</tr>
</thead>
<tbody>
<tr>
<td>B’00</td>
<td>ISO11898-1 specifications compliant</td>
<td>✓</td>
<td>✓            Note 2</td>
</tr>
<tr>
<td>B’01</td>
<td>Transition to channel halt mode at bus-off entry Notes 3, 4</td>
<td>✓</td>
<td>No generation</td>
</tr>
<tr>
<td>B’10</td>
<td>Transition to channel halt mode at bus-off end Notes 3, 4</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>B’11</td>
<td>Transition to channel halt mode (in the bus off state) by a program request</td>
<td>✓</td>
<td>✓            Note 5</td>
</tr>
</tbody>
</table>

Note 1: No interrupt will be generated if the transition to channel reset mode has been done before 11 consecutive recessive bits are detected 128 times (when the value of the CHMDC[1:0] bits in the CiCTRL register is set to B’01).

Note 2: When the CHMDC[1:0] bits in the CiCTRL register are set to B’10 (transition to channel halt mode) before 11 consecutive recessive bits have been detected 128 times, the CAN module will not transition to channel halt mode until 11 consecutive recessive bits have been detected 128 times. Also, no interrupt will be generated when the CAN module is forcibly returned from the bus-off state (the RTBO bit in the CiCTRL register is set to 1).

Note 3: If the transition to channel halt mode and write access to the CHMDC[1:0] bits by a program are performed simultaneously, the write access takes precedence.

Note 4: The automatic transition to channel halt mode is carried out only in channel communication mode (when the value of the CHMDC[1:0] bits is B’00).

Note 5: No interrupt will be generated when transition to channel halt mode is made by a program request before 11 consecutive recessive bits are 128 times during the bus-off state.
Figure 1.22 ISO11898-1 Specification compliant operation
(when the value of the BOM[1:0] bits is B’00)

Figure 1.23 Operation at transition to channel halt mode at bus off entry
(when the value of the BOM[1:0] bits is B’01)
Figure 1.24 Operation at transition to channel halt mode at bus off end
(when the value of the BOM[1:0] bits is B’10)

Eleven consecutive recessive bits have been detected 128 times.

Figure 1.25 Operation at transition to channel halt mode
due to request by the program during bus-off state
(when the value of the BOM[1:0] bits is B’11)

Eleven consecutive recessive bits have been detected 128 times.
1.8.4 Settings of error display mode

When a CAN bus error occurs, the error is indicated with bits 14-8 in the CiERFL register. The method for indicating the errors can be set as follows:

Indication of only the first error (Set the ERRD bit in the CiCTR register to 0.)

Only the flag in which the first error has occurred is set to 1. If two or more errors occur simultaneously, all the flags in which the errors have been detected are set to 1.

Indication of all the errors occurred (Set the ERRD bit in the CiCTR register to 1.)

All the flags in which the errors have occurred are set to 1 regardless of the error occurrence order.

Figure 1.26 illustrates the operations of the CiERFL register in each error indication mode.

1.8.5 Settings of communication test mode

Set the communication test mode. This communication test mode allows self-tests for CAN communication or RAM using the CAN transceiver or MCUs.
1.8.6 Procedures for setting channel functions

Figure 1.27 shows the procedures for setting channel functions.

These settings need to be performed with the CAN configuration.

For details on the CAN configuration procedures, see 1.1 CAN configuration.

---

**Figure 1.27 Channel function setting procedure**

```
START

Settings of CAN channel functions

- Set the channel error interrupts.
  - Enable/disable the bus error interrupt
  - Enable/disable the error warning interrupt
  - Enable/disable the error passive interrupt
  - Enable/disable the bus off entry interrupt
  - Enable/disable the bus off recovery interrupt
  - Enable/disable the overload frame transmit interrupt
  - Enable/disable the bus lock interrupt
  - Enable/disable the arbitration lost interrupt
- Set the transmit abort interrupt.
- Set a bus off recovery mode.
- Set an error display mode
- Enable/disable the communication test mode

END
```

**Note 1:** Modify the values of the BEIE, EWIE, EPIE, BOEIE, BORIE, OLIE, BLIE, ALIE, and TAIE bits in the CiCTRL and CiCTRH registers when the CAN module is in channel reset mode.

**Note 2:** Modify the value of the ERRD bit in the CiCTRH register when the CAN module is in channel reset mode or channel halt mode.

**Note 3:** Modify the values of the CTMS and CTME bits in the CiCTRH register when the CAN module is in channel halt mode. These bits are 0 in channel reset mode.
2. Reception

2.1 Reception function

There are the following types of reception to receive CAN messages. For details, refer to the following sections:

- Reception using receive buffers
- Reception using receive FIFO buffers
- Reception using transmit/receive FIFO buffers
2.2 Reception using receive buffers

Zero to n+1 receive buffers can be shared by the channel (all channels). Data (messages) in a receive buffer will be overwritten when a new message is stored in the same receive buffer. Thus, the latest receive data can be read.

When a receive buffer receives a message, no interrupt is generated.

When the process of storing a received message in receive buffers starts, the RMNSn flag in the RMNDi register is set to 1, which means receive buffer n contains the new message. Then the data can be read from the RMIDLn and RMIDHn registers, RMTSn register, RMPTRn register, and RMDF0n to RMDF3n registers.

Regarding the configuration to use receive buffers, see 1.1 CAN configuration.

Figure 2.1 illustrates the operation of receive buffers.

![Figure 2.1 Operation of receive buffers](image)

**Note:**

n: the number of receive buffers (the value set to the NRXMB[4:0] bits in the RMNB register) - 1
2.2.1 Procedures for reading receive buffers

Figure 2.2 shows the procedures for reading the receive buffers.

Note 1: Write 0 to the RMNSn flag in the RMNDi register when the CAN module is in global operating mode or global test mode.

Note 2: To set 0 to the RMNSn flag, write 0 by a program.

Note 3: When writing 0 to the RMNSn flag, respectively write 0 and 1 to the bits which will be cleared and to the bits which will not be cleared using a MOV instruction.

Note 4: The RMNSn flag cannot be set to 0 while a message is being stored. For storing a message, it takes ten clock cycles of the CPU/peripheral hardware clock.

Figure 2.2 Reading of receive buffers (1/2)
**Note 5:** When the standard ID is selected, read bits 10-0 of the ID data (the RMID[15:0] bits in the RMIDLn register). Bits 15-11 and the RMID[28:16] bits in the RMIDHn register are read as 0.

**Note 6:** When the DLC replacement is enabled (the DCE and DRE bits in the GCFGL register are both set to 1) after the filter processing according to the receive rules, the DLC value specified in the receive rule table (the GAFLDLC[3:0] bits in the GAFLPHj register) which has agreed with a DLC value of the received message will be stored in place of the DLC value of the received message. In other cases, the DLC value of the received message will be stored without the replacement of the DLC value.

**Note 7:** After the filter processing according to the receive rules, the value set to the label data of the receive rule table (the GAFLPTR[11:0] bits in the GAFLPHj register) which has agreed with the value of the received message will be stored.

**Note 8:** When the DLC value of the received message is smaller than 8 (the value of the RMDLC[3:0] bits in the RMPTRn register is smaller than B’1000), data bytes (the RMDB0[7:0] bits in the RMDF0n register to the RMDB7[7:0] bits in the RMDF3n registers) where no data have been set are read as H’00.

**Note 9:** When global RAM window 1 for the CAN module is selected (the RPAGE bit in the GRWCR register is set to 1), the receive buffers (the RMIDLn and RMIDHn registers, RMTSn register, RMPTRn register, RMDF0n to RMDF3n registers) can be read.

---

**Figure 2.2 Reading of receive buffers (2/2)**
2.3 Reception using receive FIFO buffers

There are two receive FIFO buffers which can be shared by the channel (all channels). Each receive FIFO buffer can retain messages up to the number equal to the number of receive buffers that each receive FIFO buffer has.

Once the received message has been stored in the receive FIFO buffer, the value of the corresponding message count display counter (the RFMC[5:0] bits in the RFSTSm register) is incremented.

Received messages can be read from the RFIDLm and RFIDHm registers, the RFTSm register, the RFPTRm register, the RFDF0m to RFDF3m registers. Messages in the receive FIFO buffers can be read sequentially on a first-in, first-out basis.

When the value of the message count display counter matches the number of messages that can be stored in a single receive FIFO buffer (a value set by the RFDC[2:0] bits in the RFCCm register), the receive FIFO buffer is full (the RFFLL flag in the RFSTSm register is set to 1).

When all the messages have been read out from the receive FIFO buffer, the receive FIFO buffer is empty (contains no message) (the RFEMP flag in the RFSTSm register is set to 1).

Regarding the configuration to use the receive FIFO buffer, see 1.1 CAN configuration.

Figure 2.3 illustrates the operation of the receive FIFO buffers.

![Figure 2.3 Operation of receive FIFO buffer](image.png)

*Remark*: the number of messages stored in a receive FIFO buffer: 4
- When the receive FIFO buffer becomes full (8/8), an interrupt will be generated.
- : the receive FIFO interrupt is generated when the conditions set by the RFIGCV[2:0] bits in the RFCCm register are met.
- (when the RFIM bit in the RFCCm register is set to 0)
- : the receive FIFO interrupt is generated every time one message has been received
- (when the RFIM bit in the RFCCm register is set to 1)
2.3.1 Procedures for reading receive FIFO buffers

Figure 2.4 shows the procedures for reading receive FIFO buffers. Figure 2.5 and Figure 2.6 show the procedures for enabling and disabling the receive FIFO buffers, respectively.

Note 1: When the FIFO message lost interrupt is enabled, these steps need to be done while the global error interrupt is being handled.

Note 2: When the standard ID is selected, read bits 10-0 of the ID data (the RFID[15:0] bits in the RFIDLm register). The bits 15-11 of the RFIDLm register and the RFID[28:16] bits in the RFIDHm register are read as 0.

Note 3: When the DLC replacement is enabled (the DCE and DRE bits in the GCFG register are both set to 1) after the filter processing according to the receive rules, the DLC value specified in the receive rule table (the GAFLDLC[3:0] bits in the GAFLPHj register) which has agreed with a DLC value of the received message will be stored in place of the DLC value of the received message. In other cases, the DLC value of the received message will be stored without the replacement of the DLC value.

Figure 2.4 Receive FIFO buffer reading procedure (no interrupt used) (1/2)
Note 4: After the filter processing according to the receive rules, the value set to the label data of the receive rule table (the GAFLPTR[11:0] bits in the GAFLPH register) which has agreed with the data of the received message will be stored.

Note 5: When the DLC value of the received message is smaller than 8 (when the value of the RFDLC[3:0] bits in the RFPTNm register is smaller than 8'b1000), data bytes (the RFDB0[7:0] in the RFDF0m register to the RFDB7[7:0] bits in the RFDF3m registers) where no data have been set are read as H'00.

Note 6: After reading the messages in the receive FIFO buffer (the RFIDLm and RFIDHm registers, the RFTSm register, the RFPTNm register, and the RFDF0m to RFDF3m registers), increment the pointer (write H'FF to the RFPC[7:0] bits in the RFPTNm register).

Note 7: When incrementing the pointer, the receive FIFO buffers must be used (the RFE bit in the RFCCm register is set to 1) and also the receive FIFO buffer needs to contain any unread message (when the RFEMP flag in the RFSTSm register is set to 0).

Note 8: To read all the unread messages of the receive FIFO buffer, repeat reading the messages using e.g. a loop statement until the buffer becomes empty (contains no message).

Note 9: When global RAM window 1 for the CAN module is selected (the RPAGE bit in the GRWCR register is set to 1), the receive buffers (the RFIDLm and RFIDHm registers, the RFTSm register, the RFPTNm register, and the RFDF0m to RFDF3m registers) can be read.

Figure 2.4 Receive FIFO buffer reading procedure (no interrupt used) (2/2)
Note 1: To enable/disable the receive FIFO buffer, modify the value of the RFE bit in the RFCCm register when the CAN module is in global operating mode or global test mode.

Note 2: Before enabling the receive FIFO buffer (set the RFE bit to 1), perform the configuration settings to use the receive FIFO buffer.

Note 3: When the number of receive FIFO buffers is set to 0 (write B'000 to the RFDC[2:0] bits in the RFCCm register), do not enable the receive FIFO buffers.

Figure 2.5 Procedures for using receive FIFO buffers

Note 1: To enable/disable the receive FIFO buffer, modify the value of the RFE bit in the RFCCm register when the CAN module is in global operating mode or global test mode.

Note 2: Even if the receive FIFO buffer is disabled (set the RFE bit to 0) while an interrupt request is present (the RFIF flag in the RFSTSm register is set to 1), the interrupt request flag (the RFIF flag) is not automatically set to 0. Clear the interrupt request flag by a program.

Figure 2.6 Proceeding for disabling receive FIFO buffers
2.3.2 Processing for receive FIFO-related interrupts

(1) Receive FIFO interrupt processing

Once the receive FIFO interrupt is enabled, a receive FIFO interrupt will be generated when the conditions set by the RFIM bit in the RFCCm registers are met.

Even if the receive FIFO buffers are disabled (set the RFE bit to 0) while an interrupt request is present (the RFIF flag in the RFSTSm register is set to 1), the interrupt request flag (the RFIF flag) is not automatically set to 0. Clear the interrupt request flag by a program.

The receive FIFO interrupt can be enabled/disabled by the RFIE bit in the RFCCm register for each receive FIFO buffer. The following are the generation sources for the receive FIFO interrupt.

- When the conditions set by the RFIGCV[2:0] bits in the RFCCm register are met, the receive FIFO interrupt request will be issued (the RFIM bit in the RFCCm register is set to 0).
  Values set to the RFIGCV[2:0] bits:
  - B’000: the receive FIFO buffer is 1/8 full \(^{\text{Note}}\)
  - B’001: the receive FIFO buffer is 2/8 full
  - B’010: the receive FIFO buffer is 3/8 full \(^{\text{Note}}\)
  - B’011: the receive FIFO buffer is 4/8 full
  - B’100: the receive FIFO buffer is 5/8 full \(^{\text{Note}}\)
  - B’101: the receive FIFO buffer is 6/8 full
  - B’110: the receive FIFO buffer is 7/8 full \(^{\text{Note}}\)
  - B’111: the receive FIFO buffer is full.

- Every time one message is received, a receive FIFO interrupt request will be issued (the RFIM bit in the RFCCm register is set to 1).

\(^{\text{Note}}\): Do not set these values when the number of messages to be received in the receive FIFO buffers is set to 4 (when the value of the RFDC[2:0] bits in the RFCCm register is B’001).

To generate the receive FIFO interrupt, all the interrupt enable bits corresponding to the bits which have been set to 1 (listed in Table 6.2) need to be set to 0.

When the receive FIFO interrupt is used, confirm that all corresponding interrupt request flags have been set to 0 within interrupt servicing before ending the interrupt processing, refer to "Figure 4.3 CAN-related interrupt processing".

(2) Global error interrupt handling

Once the FIFO message lost interrupt is enabled, a global error interrupt will be generated when a receive FIFO buffer message lost error is detected. The FIFO message lost interrupt can be enabled/disabled with the MEIE bit in the GCTRL register for the entire CAN module.
2.4 Reception using transmit/receive FIFO buffers

The transmit/receive FIFO buffer can be used either in receive mode or transmit mode. (This section describes only the transmit/receive FIFO buffer operating in receive mode.)

Each channel has one dedicated transmit/receive FIFO buffer. Like the receive FIFO buffer, a single transmit/receive FIFO buffer (set to receive mode) can retain messages up to the number equal to the number of receive buffers that the transmit/receive FIFO buffer has.

When a received message has been stored in the transmit/receive FIFO buffer set to receive mode, the value of the corresponding message count display counter (the CFMC[5:0] bits in the CFSTSk register) is incremented.

The received messages can be read out from the CFIDLk, CFIDHk, CFTSk, CFPTrk, and CFDF0k to CFDF3k registers. Messages in the transmit/receive FIFO buffers can be read sequentially on a first-in, first-out basis.

When the value of the message count display counter matches the number of messages to be stored in the transmit/receive FIFO buffer (a value set by the CFDC[2:0] bits in the CFCCLk register), the transmit/receive FIFO buffer is full (the CFLL flag in the CFSTSk register is set to 1).

When all the messages have been read out from the transmit/receive FIFO buffer, the transmit/receive FIFO buffer becomes empty (contains no message) (the CFEMP flag in the CFSTSk register is set to 1).

Regarding the configuration to use the transmit/receive FIFO buffer, see 1.1 CAN configuration.

Figure 2.7 illustrates the receiving operation of the transmit/receive FIFO buffer.

![Figure 2.7 Operation of transmit/receive FIFO buffer (in receive mode)](image-url)
2.4.1 Procedures for reading transmit/receive FIFO buffers

Figure 2.8 shows the procedures for reading the transmit/receive FIFO buffers. Figure 2.9 and Figure 2.10 respectively show the procedures for enabling and disabling the transmit/receive FIFO buffers.

![Diagram of procedures for reading transmit/receive FIFO buffer](image)

**Note 1:** When the FIFO message lost interrupt is enabled, these steps need to be done while the global error interrupt is being handled.

**Note 2:** The transmit/receive FIFO buffers (the CFIDLk and CFIDHk registers, the CFTSk register, the CFPTRk register, and the CFDF0k to CFDF3k registers) can be read only when receive mode is selected (the value of the CFM[1:0] bits in the CFCCHk register is B'00) and also global RAM window 1 for the CAN module is selected (the RPAGE bit in the GRWCR register is set to 1).

**Note 3:** In receive mode, it is impossible to enable/disable (the THLEN bit in the CFIDHk register) the storage of transmit history data.

Figure 2.8 Procedures for reading transmit/receive FIFO buffer
(in receive mode) (no interrupt used) (1/2)
**Note 4:** When the standard ID is selected, read bits 10-0 of the ID data (the CFID[15:0] bits in the CFIDLk register). The bits 15-11 of the ID data (the CFID[15:0] bits in the CFIDLk register) and the CFID[28:16] bits in the CFIDHk register can be read as 0.

**Note 5:** When the DLC replacement is enabled (the DCE and DRE bits in the GCFGL register are both set to 1) after the filter processing according to the receive rules, the DLC value specified in the receive rule table (the GAFLDL[3:0] bits in the GAFLPHj register) which has agreed with a DLC value of the received message will be stored in place of the DLC value of the received message. In other cases, the DLC value of the received message will be stored without the replacement of the DLC value.

**Note 6:** After the filter processing according to the receive rules, the value set to the label data of the receive rule table (the GAFLPTR[11:0]bits in the GAFLPHj register) which has agreed with the value of the received message will be stored.

**Note 7:** When a DLC value of a received message is smaller than 8 (the value of the CFDLC[3:0] bits in the CFPTRk register is smaller than B’1000), data bytes where data has not been set (the CFDB[7:0] bits in the CFDF0k register to the CFDB[7:0] bits in the CFDF3k registers) are read as H’00.

**Note 8:** After reading out the messages of the transmit/receive FIFO buffer (the CFIDLk and CFIDHk registers, the CFTSk register, the CFPTRk register, the CFDF0k to CFDF3k registers), increment the pointer (write H’FF to the CFPC[7:0] bits in the CFPCTRk register).

**Note 9:** When incrementing the pointer, the transmit/receive FIFO buffer must be used (the CFE bit in the CFCCLk register is set to 1) and also the transmit/receive FIFO buffer needs to contain an unread message (the CFEMP flag in the CFSTSk register is set to 0).

**Note 10:** To read all the unread messages stored in the transmit/receive FIFO buffer, repeat reading all the messages using e.g. a loop statement until the buffer becomes empty (contains no message).

---

**Figure 2.8 Procedures for reading transmit/receive FIFO buffer**

*(in receive mode) (no interrupt used) (2/2)*
Note 1: In receive mode, enable/disable the transmit/receive FIFO buffer (the CFE bit in the CFCClk register) when the CAN module is in global operating mode or global test mode.

Note 2: Before using the transmit/receive FIFO buffer (set the CFE bit to 1), perform the CAN configuration.

Note 3: When the number of transmit/receive FIFO buffers is set to 0 (when the value of the CFDC[2:0] bits in the CFCClk register is B’000), do not enable the transmit/receive FIFO buffers.

Figure 2.9 Procedures for enabling transmit/receive FIFO buffers

Note 1: In receive mode, enable/disable the transmit/receive FIFO buffer (the CFE bit in the CFCClk register) when the CAN module is in global operating mode or global test mode.

Note 2: Even if the transmit/receive FIFO buffer is disabled (set the CFE bit to 0) while an interrupt request is present (the CFRXIF flag in the CFSTSk register is set to 1), the interrupt request flag (CFRXIF flag) is not automatically set to 0. Clear the interrupt request flag by a program.

Figure 2.10 Procedures for disabling transmit/receive FIFO buffers
2.4.2 Interrupt handling for transmit/receive FIFO buffers (in receive mode)

(1) Transmit/receive FIFO receive interrupt handling

Once the transmit/receive FIFO receive interrupt is enabled, the transmit/receive FIFO receive interrupt is generated when the conditions set by the CFIM bit in the CFCCLK register are met.

Even if the transmit/receive FIFO buffers are disabled (set the CFE bit to 0) while an interest request is present (the CFRXIF flag in the CFSTSk register is set to 1), the interrupt request flag (CFRXIF) is not automatically set to 0. Clear the interrupt request flag by a program.

The transmit/receive FIFO receive interrupt can be enabled/disabled for each transmit/receive FIFO buffer with the CFRXIE bit in the CFCCLK register.

The following are the generation sources for the transmit/receive FIFO receive interrupt in receive mode:

- When the number of received messages amounts to the number specified by the CFIGCV[2:0] bits in the CFCCLK register, the transmit/receive FIFO receive interrupt request is generated (the CFIM bit in the CFCCLK register is set to 1).
  
  Values set to the CFIGCV[2:0] bits:
  
  - B’00: the transmit/receive FIFO buffer is 1/8 full
  - B’01: the transmit/receive FIFO buffer is 2/8 full
  - B’10: the transmit/receive FIFO buffer is 3/8 full
  - B’11: the transmit/receive FIFO buffer is 4/8 full
  - B’00: the transmit/receive FIFO buffer is 5/8 full
  - B’10: the transmit/receive FIFO buffer is 6/8 full
  - B’11: the transmit/receive FIFO buffer is 7/8 full
  - B’11: the transmit/receive FIFO buffer is full

- Every time one message is received, the transmit/receive FIFO receive interrupt request is generated (the CFIM bit in the CFCCLK register is set to 1).

Note: Do not set these values when the number of messages to be received in the transmit/receive FIFO buffer is set to 4 (the value of the DFDC [2:0] bits in the CFCCLK register is B’001).

To enable the generation of the transmit/receive FIFO receive interrupt, all the corresponding interrupt request bits which have been set to 1 (listed in Table 6.2) need to be set to 0.

When the transmit/receive FIFO receive interrupt is used, confirm that all corresponding interrupt request flags have been set to 0 within interrupt servicing before ending the interrupt processing, refer to "Figure 4.3 CAN-related interrupt processing".

(2) Global error interrupt handling

Once the FIFO message lost interrupt is enabled, a global error interrupt will be generated when a message lost error of the transmit/receive FIFO buffer is detected. The FIFO message lost interrupt can be enabled/ disabled collectively for the entire CAN module using the MEIE bit in the GCTRL register.
3. Transmission

3.1 Transmission function
There are the following functions to transmit CAN messages. For details, refer to the following sections:

Transmission using transmit buffers
Transmission using transmit/receive FIFO buffers
Transmit history buffer

3.2 Transmission using transmit buffers
Data frames or remote frames are transmitted using transmit buffers.

One channel has four transmit buffers which can be used as a transmit buffer itself or be linked to the transmit/receive FIFO buffer (set to transmit mode).

When the transmit buffers are linked to the transmit/receive FIFO buffer (set to transmit mode), write H'00 to the corresponding TMCp register and set the TMIEp bit in the TMIEC register to 0 (interrupt disabled). In this case, the corresponding flags of the corresponding TMSTSp, TMTRSTS, TMTCSTS, and TMTASTS registers will not be overwritten.

The transmit buffers have the following functions. Regarding the configuration to use the transmit buffers, see **1.1 CAN configuration**:

Message transmission
Transmit abort function
One-shot transmission function (retransmission-disabling function)
3.2.1 Message transmission function

This is a function to transmit data frames or remote frames.

By setting a transmit request to the transmit buffer (set the TMTR bit in the TMCp register to 1), message transmission is enabled.

The transmission result can be confirmed by the TMTRF[1:0] flag in the corresponding TMSTSp register. When the transmission completes successfully, the value of the TMTRF[1:0] flag is B’10 (transmission has been completed [without a transmit abort request]), or the value of the TMTRF[1:0] flag is B’11 (transmission has been completed [with a transmit abort request]). For the case in which the value of the TMTRF[1:0] flag is B’11 (transmission has been completed [with a transmit abort request]), see 3.2.2 Transmit abort function.

The interrupt for the transmit completion can be enabled/disabled for each buffer with the TMIEp bit in the TMIEC register.

Figure 3.1 illustrates the operation of transmit buffers.

Figure 3.1 Operation of transmit buffers (transmission from channel 0)
(1) Procedures for transmitting messages from transmit buffers

Figure 3.2 shows the procedures for transmitting messages from transmit buffers.

![Flowchart](https://via.placeholder.com/150)

**Start**

Write B’00 to the transmit buffer transmit result flag. **Note 1**

The value of the transmit buffer status register is H’00?  

---

**Yes**

Store the following information of messages in the transmit buffers **Notes 2, 3**

- IDE/RTR/ID **Note 4**
- Enable/disable message storage in the transmit history buffer.
- DLC
- Transmit buffer label data **Note 5**
- Transmit data

Set a transmission request for the corresponding transmit buffer control register. **Notes 6, 7, 8**

---

**End**

**Note 1:** Write B’00 to the TMTRF[1:0] flag in the TMSTSp register when the CAN module is in channel communication mode or channel halt mode. Do not write any values other than B’00.

**Note 2:** Modify the values of the TMIDLp and TMDHp registers, the TMPTRp register, the TMDF0p to TMDF3p registers when a transmission request is not issued for the corresponding transmit buffers (the TMTRM bit in the TMSTSp register is set to 0) and also global RAM window 1 for the CAN module is selected (the RPAGE bit in the GRWCR register is set to 1).

**Note 3:** Do not write data to the TMIDLp and TMDHp registers, the TMPTRp register, and the TMDF0p to TMDF3p registers, each of which is linked to the transmit/receive FIFO buffer.

**Note 4:** To set the standard ID to the transmit ID (the TMID[15:0] bits in the TMIDLp register), set the ID data to bits 10-0. Set 0 to bits 15-11 in the TMIDLp register and the TMID[28:16] bits in the TMDHp register.

**Note 5:** This can be stored only when the messages are to be stored in the transmit history buffers (the THLDTE bit and the THLE bit in the THLCCi register are both set to 1 and the THLEN bit in the TMDHp register is set to 1).

**Note 6:** Modify the values of the TMCp register when the CAN module is in channel communication mode or channel halt mode.

**Note 7:** Write H’00 to the TMCp registers in the following case:

- When a transmit buffer is linked to the transmit/receive FIFO buffer

**Note 8:** Set a transmission request (set the TMTR bit in the TMCp register to 1) while a transmission request is not present (the value of the TMTRF[1:0] flag in the TMSTSp register is B’00).

*Figure 3.2 Procedures for transmitting messages from transmit buffers*
3.2.2 Transmit abort function

When two or more nodes start transmission simultaneously, arbitration lost occurs in a node transmitting the lowest CAN ID priority message. [In one-shot transmission, the message transmission is aborted. Meanwhile, in normal transmission, the message transmission is hold (retransmitted)]. Unless the arbitration result is a “win” or a message is transmitted while the CAN bus is idle, message transmission will not be completed successfully.

To deal with the cases in which the arbitration result is not a “win” or a message is transmitted while the CAN bus is not idle, a transmission abort function to discard the message which is being retransmitted is provided. This transmission abort function can be used to specify a limited transmission time for one message transmission or to preferentially transmit a message having a higher priority due to its urgent need.

**Figure 3.3** shows an application example of the transmit abort function.

1. Specifying a limited transmission time:
   The limited transmission time can be specified by issuing an abort request for a message being transmitted.

2. Transmitting a message having a high priority:
   When a transmit abort request is issued during message transmission, the message is discarded after arbitration lost occurs or any error is detected. Then the highest priority message will be transmitted instead.

**Figure 3.3 Application example of transmit abort function**
When a transmit abort request is issued for the transmit buffer (the TMTAR bit in the TMCp register is set to 1) having a transmission request (the TMTRM bit in the TMSTSp register is set 1), the transmission request is canceled.

After the transmit abort request is issued, the transmission is canceled as described below:

A message which is being transmitted or a message which will be transmitted next based on the transmit priority determination
- When arbitration lost occurs
- When any error occurs.

Messages other than the above-mentioned
- When a transmit abort request is issued.

When transmit abort has been completed, the value of the TMTRF[1:0] flag in the TMSTSp register is B’01. Then the transmit request is canceled (the TMTRM bit is set to 0).

When transmission is completed without arbitration lost or any errors after a transmit abort request had been issued for a message which is being transmitted or will be transmitted next based on the transmit priority determination, the transmission has been completed successfully (with a transmit abort request: the value of the TMTRF[1:0] flag is B’11).

Figure 3.4 illustrates the operation at transmit abort.

---

**Figure 3.4 Operation when transmission is aborted**

[Diagram showing the operations when transmission is aborted, including the generation of transmit abort interrupt sources and the completion of transmission.]
(1) Transmit abort procedure

Figure 3.5 shows the procedures for aborting message transmission.

<table>
<thead>
<tr>
<th>START</th>
<th>Set a transmit abort request for the target transmit buffer.</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Notes 1, 2, 3, 4</td>
</tr>
<tr>
<td>-------</td>
<td>------------------------------------------------------------</td>
</tr>
<tr>
<td></td>
<td>END</td>
</tr>
</tbody>
</table>

**Note 1:** Modify the value of the TMCp register when the CAN module is in channel communication mode or channel halt mode.

**Note 2:** Write H'00 to the TMCp register in the following case:
- When a transmit buffer is linked to transmit/receive FIFO buffer

**Note 3:** A transmit abort request can be issued (the TMTAR bit of the TMCp register is set to 1) while a transmit request for the transmit buffer is present (the TMTR bit in the TMCp register is set to 1).

**Note 4:** Depending on the timing of this setting, the transmit result may be that the transmission has been successfully completed (with a transmit abort request [the value of the TMTRF[1:0] flag in the TMSTSp register is B'11]). Therefore, to determine the transmit result, check whether the value of the TMTRF[1:0] flag is B'01 or B'11. Regarding the procedures for confirming transmission completion and transmission abort completion, refer to 3.2.4(3) Processing after transmission/transmission abort are completed.

**Figure 3.5 Transmission abort procedure**
3.2.3 One-shot transmission function

When one-shot transmission is enabled (the TMOM bit in the TMCp register is set to 1) while a message transmit request is present, transmission is carried out only once. Even if arbitration lost or any error occurs, retransmission will not be performed.

The result of one-shot transmission can be confirmed with the TMTRF[1:0] flag in the TMSTSp register. When one-shot transmission has been successfully completed, the transmission result is that the transmission has been completed (without a transmit abort request [the value of the TMTRF[1:0] flag is B’10]) or that the transmission has been completed (with a transmit abort request [the value of the TMTRF[1:0] flag is B’11]). When arbitration lost or any error occurs, the transmit abort has been completed (the value of the TMTRF[1:0] flag is B’01). (Regarding the transmission result “the transmission has been completed (with a transmit abort request [the value of the TMTRF[1:0] flag is B’11)” see 3.2.2 Transmit abort function.

Figure 3.6 illustrates the operation of one-shot transmission.

![Figure 3.6 Operation of one-shot transmission](image-url)
(1) One-shot transmission procedures

Figure 3.7 shows the procedures for one-shot transmission.

Figure 3.7 One-shot transmission procedures (1/2)
**Note 10:** Enable the one-shot transmission (set the TMOM bit in the TMCp register to 1) when no transmit request is present for the transmit buffer (set the TMTRM bit in the TMSTSp register to 0).

**Note 11:** To enable the one-shot transmission, simultaneously set the transmit request (set the TMTR and TMOM bits to 1).

**Note 12:** Depending on the timing of these settings, the transmit result may be that the transmission has been successfully completed (with a transmit abort request [the value of the TMTRF[1:0] flag in the TMSTSp register is B'11]). Therefore, to determine the transmit result, check whether the value of the TMTRF[1:0] flag is B'01 or B'11. Regarding the procedures for confirming transmission completion and transmit abort completion, see 3.2.4(3) Processing after transmission/transmission abort are completed.

---

**Figure 3.7 One-shot transmission procedures (2/2)**

### 3.2.4 Interrupt handling for transmit buffers

1. **Transmit complete interrupt handling**

   Once the transmit complete interrupt is enabled, the CANi transmit interrupt will be generated when the transmission is completed. The transmit complete interrupt is enabled/disabled with the TMIEp bit in the TMIEC register for each transmit buffer.

   The following are the sources for the CANi transmit interrupt. When two or more sources are used for the interrupt, identify each source while the interrupt is being handled as needed.

   The generation sources for the CANi transmit interrupt can also be confirmed by the GTINTSTS register.

   - CANi transmit complete interrupt
   - CANi transmit abort interrupt
   - CANi transmit/receive FIFO transmit complete interrupt
   - CANi transmit history interrupt

   To generate the CANi transmit interrupt, all the interrupt enable bits corresponding to the bits which have been set to 1 (listed in **Table 6.2**) need to be set to 0.

   When the CANi transmit interrupt is used, confirm that all corresponding interrupt request flags have been set to 0 within interrupt servicing before ending the interrupt processing, refer to "**Figure 4.3 CAN-related interrupt processing**".
(2) Transmit abort completion interrupt handling

Once the transmit abort interrupt is enabled, the CANi transmit interrupt will be generated when the transmit abort has been completed. The transmit abort interrupt can be enabled/disabled with the TAIE bit in the CiCTRH register for each channel. However, when the transmission has been completed (with an abort request [the value of the TMTRF[1:0] flag is B’11]), a transmit abort interrupt will not be generated but a transmit complete interrupt will be generated.

The following are the sources for the CANi transmit interrupt. When two or more generation sources are used for the interrupt, identify each source while the interrupt is being handled as needed.

The generation sources for the CANi transmit interrupt can also be confirmed by the GTINTSTS register.

- CANi transmit complete interrupt
- CANi transmit abort interrupt
- CANi transmit/receive FIFO transmit complete interrupt
- CANi transmit history interrupt

To generate the CANi transmit interrupt, all the interrupt enable bits corresponding to the bits which have been set to 1 (listed in Table 6.2) need to be set to 0.

When the CANi transmit interrupt is used, confirm that all corresponding interrupt request flags have been set to 0 within interrupt servicing before ending the interrupt processing, refer to "Figure 4.3 CAN-related interrupt processing".
(3) Processing after transmission/transmission abort are completed

Figure 3.8, Figure 3.9 and Figure 3.10 show the procedures after transmission and transmit abort are completed.

Note: Write B'00 to the TMTRF[1:0] flag in the TMSTSp register when the CAN module is in channel communication mode or channel halt mode. Do not write any values other than B'00.

Figure 3.8 Processing after transmit/transmit abort is completed (no interrupt used)
### Figure 3.9 Processing after transmit is completed (when interrupts are used)

![Diagram](image1)

**Note 1:** Write B’00 to the TMTRF[1:0] flag in the TMSTSp register when the CAN module is in channel communication mode or channel halt mode. Do not write any values other than B’00 to this flag.

**Note 2:** Refer to Figure 4.2 regarding the procedures for handling interrupt source-related flags while interrupts are used.

### Figure 3.10 Processing after transmit abort is completed (when interrupts are used)

![Diagram](image2)

**Note 1:** Write B’00 to the TMTRF[1:0] flag in the TMSTSp register when the CAN module is in channel communication mode or channel halt mode. Do not write any values other than B’00 to this flag.

**Note 2:** Refer to Figure 4.2 regarding the procedures for handling interrupt-related flags while interrupts are used.
3.3 Transmission using transmit/receive FIFO buffer

Data frames or remote frames will be transmitted using a transmit/receive FIFO buffer.

One channel has one transmit/receive FIFO buffer that can store a maximum of 16 messages. The messages are transmitted sequentially on a first-in, first-out basis.

The transmit/receive FIFO buffer can be used in either receive mode or transmit mode. (This section describes the transmit/receive FIFO buffer in transmit mode only).

The transmit/receive FIFO buffer is linked to transmit buffers (set by the CFTML[1:0] bits in the CFCCk register). When the transmit/receive FIFO buffer is used (the CFE bit in the CFCCk register is set to 1), messages stored in the transmit/receive FIFO buffer are to be checked for transmit priority. The transmit priority determination processing is carried out only for the messages to be transmitted next.

The transmit/receive FIFO buffer has the following transmission functions. Regarding the configuration using the transmit/receive FIFO buffer, see 1.1 CAN configuration.

Message transmission function
Transmit abort function
Interval transmission function

3.3.1 Message transmission function

This is a function to transmit data frames or remote frames. Messages stored in the transmit/receive FIFO buffer are transmitted sequentially on a first-in, first-out basis.

Figure 3.11 illustrates the transmission operation of the transmit/receive FIFO buffer.

![Figure 3.11 Operation of transmit/receive FIFO buffer (in transmit mode)](image-url)

- The transmit/receive FIFO transmit complete interrupt is generated when the transmit/receive FIFO buffer becomes empty (the CFIM bit in the CFCCk register is set to 0).
- The transmit/receive FIFO transmit complete interrupt is generated every time one message has been received (the CFIM bit in the CFCCk register is set to 1).
(1) Procedures for transmitting messages from transmit/receive FIFO buffers

Figure 3.12 shows the procedures for transmitting messages from the transmit/receive FIFO buffer. Figure 3.13 and Figure 3.14 show respectively the procedures for enabling and disabling the transmit/receive FIFO buffer.

**Figure 3.12 Procedures for transmitting messages from transmit/receive FIFO buffer**

**Note 1:** The values of the CFIDLk and CFIDHk registers, the CFPTRk register, the CFDF0k to CFDF3k registers can be modified only when the transmit/receive FIFO buffer is in transmit mode (the value of the CFM[1:0] bits in the CFCCChk register is B’01) and also global RAM window 1 for the CAN module is selected (the RPAGE bit in the GRWCR register is set to 1).

**Note 2:** In transmit mode, to set the standard ID to the transmit ID (the CFID[15:0] bits in the CFIDLk register), set the ID data to bits 10-0. Set 0 to bits 15-11 and the CFID[28:16] bits in the CFIDHk register.

**Note 3:** This can be stored only when the transmit/receive FIFO buffer is in transmit mode and messages are to be stored in the transmit history buffer (the THLE bit in the THLCCi is set to 1 and the THLEN bit in the CFIDHk register is set to 1).

**Note 4:** Increment the transmit/receive FIFO buffer pointer when the conditions below are satisfied.

(Write H’FF to the CFPC bit in the CFPCTRk register).
- the transmit/receive FIFO buffer is in transmit mode
- the transmit/receive FIFO buffer is used (the CFE bit in the CFCCCLk register is set to 1),
- after a message is stored in the transmit/receive FIFO buffer
- the transmit/receive FIFO buffer is not full (the CFFLL flag in the CFSTSk register is set to 0)
Note 1: In transmit mode, if the transmit/receive FIFO buffer is disabled while a message is being transmitted or when a message to be transmitted next has been determined, the transmit/receive FIFO buffer will be empty after:
- the transmission is completed,
- a CAN bus error is detected, or
- arbitration lost occurs.

Note 2: In transmit mode, enable/disable the transmit/receive FIFO buffer with the CFE bit in the CFCClk register while the CAN module is in channel communication mode or channel halt mode.

Note 3: Before enabling the transmit/receive FIFO buffer (set the CFE bit to 1), perform the configuration to use the transmit/receive FIFO buffer.

**Figure 3.13 Procedures for enabling transmit/receive FIFO buffer**

Note 1: In transmit mode, enable/disable the transmit/receive FIFO buffer with the CFE bit in the CFCClk register while the CAN module is in channel communication mode or channel halt mode.

Note 2: Even if the transmit/receive FIFO buffer is disabled (set the CFE bit to 0) while an interrupt request is present (the CFTXIF flag in the CFSTSk register is set to 1), the CFTXIF flag is not automatically set to 0. Clear the flag by a program.

**Figure 3.14 Procedures for disabling transmit/receive FIFO buffer**
3.3.2 Transmit abort function

By disabling the transmit/receive FIFO buffer, transmissions of the messages in the transmit/receive FIFO buffer can be aborted. In this case, transmission of a message which is being transmitted, and transmissions of all the messages in the transmit/receive FIFO buffer can be aborted (the transmit/receive FIFO buffer will be empty (the CFEMP flag in the CFSTSk register is set to 1). The completion of the transmit abort can be confirmed by checking whether the transmit/receive FIFO buffer is empty.

An interrupt will not be generated upon completion of the transmit abort of the transmit/receive FIFO buffer. However, if transmit abort is executed while a message is being transmitted, a transmit/receive FIFO transmit complete interrupt may be generated. For details, refer to Figure 3.3.

Regarding the transmit abort procedures of the transmit/receive FIFO buffer, refer to Figure 3.14.

3.3.3 Interval transmission function

To consecutively transmit messages from the transmit/receive FIFO buffer which is set to transmit mode, message transmission interval time can be set.

When the transmit/receive FIFO buffer is enabled (the CFE bit in the CFCClk register is set to 1), the interval timer starts counting (after bit 7 of EOF in the CAN protocol) after the first message has been successfully transmitted from the transmit/receive FIFO buffer. After a specified interval time has passed, the next message will be transmitted. Then the interval time will be reset.

The interval timer stops when:

- the transmit/receive FIFO buffer is disabled (the CFE bit is set to 0)
- the CAN module transitions to channel reset mode.

Table 3.1 shows the count sources for the interval timer and formulas to calculate the interval time. Figure 3.15 is a block diagram of the interval timer. Figure 3.16 illustrates the interval timer operation.

<table>
<thead>
<tr>
<th>CFITR and CFITSS bits in the CFCCCHk register</th>
<th>Count sources</th>
<th>Formulas Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>B’00</td>
<td>the clock obtained by frequency-dividing the CPU/peripheral hardware clock/2 by the value of the ITRCP[15:0] bit in the GCFGH register</td>
<td>1/fCLK × 2 × a × b</td>
</tr>
<tr>
<td>B’10</td>
<td>the clock obtained by frequency-dividing CPU/peripheral hardware clock/2 by the value of the ITRCP[15:0] bits in the GCFGH register and multiplying the divided value by 10</td>
<td>1/fCLK × 2 × a × 10 × b</td>
</tr>
<tr>
<td>B’x1</td>
<td>CANi bit time clock</td>
<td>1/fCANBIT × b</td>
</tr>
</tbody>
</table>

Note:

- a : a prescaler value of the CPU/peripheral hardware clock (a value set to the ITRCP[15:0] bits)
- b : a transmission interval of messages (the CFIT[7:0] bits in the CFCCChk register)

fCLK: CPU/peripheral hardware clock frequency

fCANBIT: CANi bit time clock frequency
Remark

ITRCP[15:0] : Bits in the GCFGH register
CFITR, CFITSS, CFITT[7:0] : Bits in the CFCCHk register

---

**Figure 3.15 Block diagram of interval timer**

- The interval timer starts counting upon completion of transmission.
- A message is transmitted when the interval timer underflows.
- The interval timer does not stop counting even if the transmit/receive FIFO buffer is empty.

---

**Figure 3.16 Interval transmission (in transmit mode)**

**Note 1:** Since the prescaler is not initialized upon completion of the transmission, the first interval time contains an error of up to one count of the interval timer.

**Note 2:** After a message in the transmit/receive FIFO buffer is determined for the next transmission according to the priority determination, the transmission starts. The transmission starts with a delay of three CANi bit time clock cycles or less from the issue of the transmit request.
3.3.4 Interrupt handling of transmit/receive FIFO buffer (in transmit mode)

(1) Transmit/receive FIFO transmit interrupt handling

Once the transmit/receive FIFO transmit complete interrupt is enabled, the CANi transmit interrupt will be generated when the conditions set by the CFIM bit in the CFCCClk register are satisfied.

The following are the sources for the CANi transmit interrupt. When two or more sources are used for the interrupt generation, identify each source as needed while the interrupt is being handled.

The generation sources for the CANi transmit interrupt can also be confirmed by the GTINTSTS register.

- CANi transmit complete interrupt
- CANi transmit abort interrupt
- CANi transmit/receive FIFO transmit complete interrupt
- CANi transmit history interrupt

Even if the transmit/receive FIFO buffer is disabled (set the CFE bit to 0) while an interrupt request is present (the CFTXIF flag in the CFSTSk register is 1), the CFTXIF flag is not automatically set to 0. Clear the interrupt request flag by a program.

The transmit/receive FIFO transmit interrupt can be enabled/disabled with the CFTXIE bit in the CFCCClk register for each transmit/receive FIFO buffer.

The following are the sources for the transmit/receive FIFO transmit complete interrupt when the transmit/receive FIFO buffer is in transmit mode.

- When the buffer becomes empty upon completion of message transmission, a transmit/receive FIFO transmit complete interrupt request will be generated.
- Every time one message transmission is completed, a transmit/receive FIFO transmit complete interrupt request will be generated.

To generate a transmit interrupt, all the interrupt enable bits corresponding to the bits which have been set to 1 (listed in Table 6.2) need to be cleared (set to 0).

When the CANi transmit interrupt is used, confirm that all corresponding interrupt request flags have been set to 0 within interrupt servicing before ending the interrupt processing, refer to "Figure 4.3 CAN-related interrupt processing".
3.4 Transmit history buffer function
Data of the message that has been transmitted (transmission history data) can be stored in the transmit history buffer. One channel has one transmit history buffer which can store history data up to eight transmissions.

3.4.1 Function to store transmit history data
The following can be set:
- A type of buffer that transmits a message
- Whether or not to store the transmit history data can be set for each message.

The type of buffer that transmits a message can be set when the CAN configuration is performed. Regarding the configuration to use the transmit history buffer, refer to 1.1 CAN configuration.

Whether to store transmit history data and settings of label data can be set for each message transmission. Regarding the setting procedures, see Figure 3.2 and Figure 3.12.

After message transmission has been successfully completed, the following information are stored in the transmit history buffer as transit history data.

- **Buffer type**
  - A type of buffer (transmit buffer or transmit/receive FIFO buffer) that has transmitted the stored messages

- **Buffer number**
  - The number (No.) of the transmit buffer or transmit/receive FIFO buffer that has transmitted the message.
  - (Refer to Table 3.2)

- **Label data**
  - Label information of transmitted messages: the label information can be set for each storage of transmitted message.

### Table 3.2 Buffer number (No.) having transmission history data

<table>
<thead>
<tr>
<th>Buffer type (the value of the BT flag in the THLACCI)</th>
<th>B’01</th>
<th>B’10</th>
</tr>
</thead>
<tbody>
<tr>
<td>the value of the BN flag in the THLACCI register</td>
<td></td>
<td></td>
</tr>
<tr>
<td>B’00</td>
<td>Transmit buffer 0</td>
<td>Numbers (No.) of the transmit buffers linked to transmit/receive FIFO buffer with the CFTML[1:0] bits in the CFCCHk register</td>
</tr>
<tr>
<td>B’01</td>
<td>Transmit buffer 1</td>
<td></td>
</tr>
<tr>
<td>B’10</td>
<td>Transmit buffer 2</td>
<td></td>
</tr>
<tr>
<td>B’11</td>
<td>Transmit buffer 3</td>
<td></td>
</tr>
</tbody>
</table>
Figure 3.17 illustrates the operations of the transmit history buffer.

:**Note:** Transmit buffer number priority transmission

---

**Figure 3.17 Operations of transmit history buffer**
(1) Procedures for reading transmit history buffers

Figure 3.18 shows the procedures for reading transmit history data from transmit history buffers. Figure 3.19 and Figure 3.20 show respectively the procedures for enabling and disabling the transmit history buffers.

---

**Figure 3.18 Procedure for reading transmit history buffer**

1. **START**
2. The transmit history buffer contains history data?
   - Yes
     - The transmit history buffer has overflowed?  
       - Notes 1, 4
         - No
         - User processing when a transmit history buffer overflows
         - Clear the transmit history buffer overflow flag. Notes 1, 4
         - Read the following transmit history data from the transmit history buffer. Note 5
           - Buffer type
           - Buffer number
           - Label data
         - Increment the transmit history buffer pointer. Notes 2, 3
       - Yes
         - No
         - Yes
1. **END**

**Note 1:** Write 0 to the THLELT bit in the THLSTSi register by a program.

**Note 2:** After the transmit history buffer (THLACCI register) is read, increment the transmit history buffer pointer (write H’FF to the THLPC[7:0] bits in the THLPCTRI register).

**Note 3:** When incrementing the transmit history buffer pointer, the transmit history buffer must be used (the THLE bit in the THLCCI register is set to 1) and also the transmit history buffer should contain any message (the THLEMP bit in the THLSTSi register is set to 0).

**Note 4:** When the transmit history buffer overflow interrupt is enabled, perform these procedures while the interrupt is being handled.

**Note 5:** After successful completion of message transmission, the processing may be delayed by up to 38 clocks of f_{CLK} before the transmit history data has been stored.
**Note**: Enable/disable the transmit history buffer (the THLE bit in the THLCCI register) when the CAN module is in channel communication mode or channel halt mode.

**Figure 3.19** Procedure for enabling transmit history buffer

**Note 1**: Enable/disable the transmit history buffer (the THLE bit in the THLCCI register) when the CAN module is in channel communication mode or channel halt mode. **Note 2**: Even if the transmit history buffer is disabled (set the THLE bit to 0) while an interrupt request is present (the THLIF flag in the THLSTSi register is set to 1), the interrupt request flag (the THLIF) is not automatically set to 0. Clear the flag by a program.

**Figure 3.20** Disabling the transmit history buffer
3.4.2 Handling of transmit history buffer interrupt

(1) Transmit history interrupt handling

Once the transmit history interrupt is enabled, the CANi transmit interrupt will be generated when the conditions set by the THLIM bit in the THLCCi register are satisfied.

The following are the generation sources for the CANi transmit interrupt. When two or more generation sources are used for the interrupt, identify each source while the interrupt is being handled.

The generation sources for the CANi transmit interrupt can also be confirmed by the GTINTSTS register.

- CANi transmit complete interrupt
- CANi transmit abort interrupt
- CANi transmit/receive FIFO transmit complete interrupt
- CANi transmit history interrupt

Even if the transmit history buffer is disabled (set the THLE bit to 0) while an interrupt request is present (the THLIF flag in the THLSTSi register is set to 1), the THLIF flag is not automatically set to 0. Clear the interrupt flag by a program.

The transmit history interrupt can be enabled/disabled with the THLIE bit in the THLCCi register for each transmit history buffer.

The following are the generation sources for a transmit history interrupt:

- An interrupt request which is generated when history data of six transmissions have been stored in the transmit history buffer
- An interrupt request which is generated every time history data of one transmission is stored.

To generate the CANi transmit interrupt, all the interrupt enable bits corresponding to the bits which have been set to 1 (listed in Table 6.2) need to be set to 0.

When the CANi transmit interrupt is used, confirm that all corresponding interrupt request flags have been set to 0 within interrupt servicing before ending the interrupt processing, refer to "Figure 4.3 CAN-related interrupt processing".

(2) Global error interrupt handling

Once the transmit history buffer overflow interrupt is enabled, a global error interrupt will be generated when an overflow of the transmit history buffer is detected. The transmit history buffer overflow interrupt can be collectively enabled/disabled for the entire CAN module with the THLEIE bit in the GCTRL register.
4. CAN-related interrupt

To enable/disable CAN-related interrupts, the corresponding registers below need to be set:

- Interrupt request flag registers (IF2L and IF2H)
- Interrupt mask flag registers (MK2L and MK2H)
- Priority specification flag registers (PR02L, PR02H, PR12L and PR12H)

The following CAN-related interrupts can be used:

- CAN global receive FIFO interrupt
- CAN global error interrupt
- CANi channel transmit interrupt
- CANi transmit/receive FIFO receive interrupt
- CANi channel error interrupt
- CANi wakeup interrupt

<table>
<thead>
<tr>
<th>Interrupts</th>
<th>Generation sources</th>
</tr>
</thead>
<tbody>
<tr>
<td>CAN global receive FIFO interrupt</td>
<td>When a receive FIFO buffer interrupt request is issued</td>
</tr>
<tr>
<td>Global error interrupt</td>
<td>DLC check error</td>
</tr>
<tr>
<td>Global error interrupt</td>
<td>FIFO message lost</td>
</tr>
<tr>
<td>Global error interrupt</td>
<td>transmit history buffer overflow</td>
</tr>
<tr>
<td>CANi transmit interrupt</td>
<td>CANi transmit complete interrupt request</td>
</tr>
<tr>
<td>CANi transmit interrupt</td>
<td>CANi transmit abort interrupt request</td>
</tr>
<tr>
<td>CANi transmit interrupt</td>
<td>CANi transmit/receive FIFO transmit complete interrupt request</td>
</tr>
<tr>
<td>CANi transmit/receive FIFO receive interrupt</td>
<td>CANi transmit history interrupt request</td>
</tr>
<tr>
<td>CANi transmit/receive FIFO receive interrupt</td>
<td>When CANi transmit/receive FIFO receive interrupt request is issued</td>
</tr>
<tr>
<td>CANi error interrupt</td>
<td>bus error</td>
</tr>
<tr>
<td>CANi error interrupt</td>
<td>error warning</td>
</tr>
<tr>
<td>CANi error interrupt</td>
<td>error passive state</td>
</tr>
<tr>
<td>CANi error interrupt</td>
<td>bus off entry</td>
</tr>
<tr>
<td>CANi error interrupt</td>
<td>bus off recovery</td>
</tr>
<tr>
<td>CANi error interrupt</td>
<td>overload frame transmission</td>
</tr>
<tr>
<td>CANi error interrupt</td>
<td>bus lock</td>
</tr>
<tr>
<td>CANi error interrupt</td>
<td>arbitration lost</td>
</tr>
<tr>
<td>CANi error interrupt</td>
<td>When a falling edge of a signal from the CAN bus is detected</td>
</tr>
</tbody>
</table>
4.1.1 Procedures for setting CAN-related interrupts

Figure 4.1 shows the procedures for setting interrupts.

![Diagram showing interrupt setting procedures]

**Note:** When the CANi wakeup interrupt is used, bit 0 in the peripheral enable register 2 (the CAN0EN bit in the PER2 register) needs to be set to 1.

**Figure 4.1 Interrupt setting procedures**
4.1.2 CAN-related interrupt handling

To use interrupts, interrupt source flags need to be cleared (set to 0). Regarding CAN-related flags corresponding to each interrupt source flags of the interrupt functions, see 6.2 CAN-related interrupt sources.

Figure 4.2 shows how to clear the interrupt source flags during interrupt handling.

![Diagram of CAN-related interrupt handling]

**Note 1:** Before finishing the interrupt handling, make sure that interrupt request flags of the CAN module corresponding to the interrupt source have all been cleared (set to 0).

**Note 2:** The CANi wakeup interrupt request flag does not exist in the CAN module, because the interrupt function controls CANi wakeup interrupt.

**Figure 4.2 CAN-related interrupt handling**
Note 1: Before finishing the interrupt handling, make sure that interrupt request flags of the CAN module corresponding to the interrupt source have all been cleared (set to 0).

eg) If only the receiving FIFO buffer 0 is enabled (the RFIE flag of the RFCC0 register is 1) and the receive FIFO interrupt is used, set the RFIF flag of the RFSTS0 register to 0 within the interrupt handling.

After that, confirm that the RFIF flag of the RFSTS0 register has reached "0" and end the interrupt handling.

Note 2: The CANi wakeup interrupt request flag does not exist in the CAN module, because the interrupt function controls CANi wakeup interrupt.

Figure 4.3 CAN-related interrupt processing
5. Cautions regarding processing flow

5.1.1 Functions used in this application note
For the purpose of clarifying the processing specific to each feature (function), this application note describes the processing, even if it is one line statement, by using functions. The function processing is not necessarily required to write a program.

5.1.2 Settings for every channel
This application note describes the processing only for one channel even the processing needs to be individually performed for every channel. When writing a program, be sure to perform the processing for each channel as needed.

5.1.3 Infinite loop
In order to simplify the descriptions of this application note, an infinite loop is used in some processing flows. It is recommended that a program should be written so as to exit from the loop after a specified time has passed. **Figure 5.2** shows the processing including the specified loop time. **Table 5.1** and **Table 5.2** show the maximum transition time of each mode.

---

**Figure 5.1 Processing having specified loop time**
Figure 5.2 Operation with specified loop time

START

The receive buffer has received a new message?

No

Yes

Clear the corresponding receive buffer receive complete flag in the receive buffer receive complete flag register.

The corresponding receive buffer receive complete flag is set to 0?

No

Yes

The specified time has passed?

No

Yes

Timed out.

END
Figure 5.3 Operation with limited loop time

Table 5.1 Maximum transition time of global modes

<table>
<thead>
<tr>
<th>Mode before transition</th>
<th>Mode after transition</th>
<th>Maximum transition time</th>
</tr>
</thead>
<tbody>
<tr>
<td>Global stop</td>
<td>Global reset</td>
<td>3 f_{CLK} cycles</td>
</tr>
<tr>
<td>Global reset</td>
<td>Global stop</td>
<td>3 f_{CLK} cycles</td>
</tr>
<tr>
<td>Global reset</td>
<td>Global test</td>
<td>3 f_{CLK} cycles</td>
</tr>
<tr>
<td>Global reset</td>
<td>Global operating</td>
<td>3 f_{CLK} cycles</td>
</tr>
<tr>
<td>Global test</td>
<td>Global reset</td>
<td>3 f_{CLK} cycles</td>
</tr>
<tr>
<td>Global test</td>
<td>Global operating</td>
<td>3 f_{CLK} cycles</td>
</tr>
<tr>
<td>Global operating</td>
<td>Global reset</td>
<td>3 f_{CLK} cycles</td>
</tr>
<tr>
<td>Global operating</td>
<td>Global test</td>
<td>2 CAN frames</td>
</tr>
</tbody>
</table>

Table 5.2 Maximum transition time of channel modes

<table>
<thead>
<tr>
<th>Mode before transition</th>
<th>Mode after transition</th>
<th>Maximum transition time</th>
</tr>
</thead>
<tbody>
<tr>
<td>Channel stop</td>
<td>Channel reset</td>
<td>3 f_{CLK} cycles</td>
</tr>
<tr>
<td>Channel reset</td>
<td>Channel stop</td>
<td>3 f_{CLK} cycles</td>
</tr>
<tr>
<td>Channel reset</td>
<td>Channel halt</td>
<td>3 CAN bit times</td>
</tr>
<tr>
<td>Channel reset</td>
<td>Channel communication</td>
<td>2 CAN bit times</td>
</tr>
<tr>
<td>Channel halt</td>
<td>Channel reset</td>
<td>3 f_{CLK} cycles</td>
</tr>
<tr>
<td>Channel halt</td>
<td>Channel communication</td>
<td>3 CAN bit times</td>
</tr>
<tr>
<td>Channel communication</td>
<td>Channel reset</td>
<td>3 f_{CLK} cycles</td>
</tr>
<tr>
<td>Channel communication</td>
<td>Channel halt</td>
<td>2 CAN frames</td>
</tr>
</tbody>
</table>
6. Appendix

6.1 Configuration processing for each status

Table 6.1 lists the configuration processing for each status.

<table>
<thead>
<tr>
<th>CAN status</th>
<th>Processing</th>
<th>CAN configuration Note 1</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>After MCU reset</td>
</tr>
<tr>
<td>Transition of global modes</td>
<td></td>
<td>✓</td>
</tr>
<tr>
<td>Transition of channel modes</td>
<td></td>
<td>✓</td>
</tr>
</tbody>
</table>

| Global function setting          |                                           | ✓              | ✓                                     | -                                      | -                                      |
| Transmit priority                |                                           | ✓              | ✓                                     | -                                      | -                                      |
| DLC check                        |                                           | ✓              | ✓                                     | -                                      | -                                      |
| DLC replacement function         |                                           | ✓              | ✓                                     | -                                      | -                                      |
| Mirror function                  |                                           | ✓              | ✓                                     | -                                      | -                                      |
| Clock                            |                                           | ✓              | ✓                                     | -                                      | -                                      |
| Timestamp clock                  |                                           | ✓              | ✓                                     | -                                      | -                                      |
| Interval timer prescaler          |                                           | ✓              | ✓                                     | -                                      | -                                      |

| Communication speed setting      |                                           | ✓              | ✓                                     | -                                      | -                                      |
| Bit timing                       |                                           | ✓              | ✓                                     | -                                      | -                                      |
| Communication speed              |                                           | ✓              | ✓                                     | -                                      | -                                      |

| Receive rule table setting       |                                           | ✓              | ✓                                     | -                                      | -                                      |
| Receive buffer                   |                                           | ✓              | ✓                                     | -                                      | -                                      |
| Receive FIFO buffer              |                                           | ✓              | ✓                                     | -                                      | -                                      |
| Transmit/receive FIFO buffer     |                                           | ✓              | ✓                                     | -                                      | -                                      |
| Transmit buffer                  |                                           | ✓              | ✓                                     | -                                      | -                                      |
| Transmit history buffer          |                                           | ✓              | ✓                                     | -                                      | -                                      |

| Global error function setting    |                                           | ✓              | ✓                                     | -                                      | -                                      |
| Channel function setting         |                                           | ✓              | ✓                                     | -                                      | -                                      |

Note 1: ✓: Settings are required
- : Settings are prohibited
△: Settings are not required

Note 2: The following bits need to be modified in global reset mode:
6.2 CAN-related interrupt sources

Table 6.2 lists the CAN-related interrupt sources.

<table>
<thead>
<tr>
<th>Interrupt</th>
<th>Generation source</th>
<th>Interrupt enable bit</th>
<th>Conditions</th>
<th>How to clear Note 1</th>
</tr>
</thead>
<tbody>
<tr>
<td>CAN global receive FIFO interrupt</td>
<td>Receive FIFOm interrupt request</td>
<td>RFIE bit in the RFCCm register</td>
<td>When the conditions set by the RFIGCV[2:0] bits in the RFCCm register are satisfied. Note 2</td>
<td>Set the RFIF flag in the RFSTSm register to 0.</td>
</tr>
<tr>
<td>CAN global error interrupt</td>
<td>DLC check error</td>
<td>DEIE bit in the GCTRL register</td>
<td>When a DLC check error is detected</td>
<td>Set the DEF flag in the GERRL register to 0.</td>
</tr>
<tr>
<td></td>
<td>FIFO message lost</td>
<td>MEIE bit in the GCTRL register</td>
<td>When a message lost error of the transmit/receive FIFO buffer is detected.</td>
<td>(all channels) Set the CMI flag in the CFSTSk register to 0.</td>
</tr>
<tr>
<td></td>
<td>Transmit history buffer overflow</td>
<td>THLEIE bit in the GCTRL register</td>
<td>When the transmit history buffer attempts to store further transmit history data although the buffer is already full.</td>
<td>(all channels) Set the THLELT flag in the THLSTSI register to 0.</td>
</tr>
<tr>
<td>CANi channel transmit interrupt</td>
<td>CANi transmit complete interrupt request</td>
<td>TMIEp bit in the TMIE register</td>
<td>When the buffer becomes empty upon completion of message transmission</td>
<td>Set the TMTRF[1:0] flag in the TMSTSp register to B’00.</td>
</tr>
<tr>
<td></td>
<td>CANi transmit abort interrupt request</td>
<td>TAIE bit in the CiCTRL register</td>
<td>Every time transmission of one message is completed.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>CANi transmit/receive FIFO transmit complete interrupt request</td>
<td>CFTXIE bit in the CFCClk register</td>
<td>When the buffer becomes empty upon completion of message transmission</td>
<td>Set the CFTXIF flag in the CFSTSk register to 0.</td>
</tr>
<tr>
<td></td>
<td>CANi transmit history interrupt request</td>
<td>THLIE bit in the THLCCi register</td>
<td>When history data of six transmissions have been stored in the transmit history buffer.</td>
<td>Set the THLIF flag in the THLSTSI register to 0.</td>
</tr>
<tr>
<td>CANi transmit/ receive FIFO receive interrupt</td>
<td>CANi transmit/receive FIFO receive interrupt request</td>
<td>CFRXIE in the CFCClk register</td>
<td>When the conditions set by the CFIGCV[2:0] bits in the CFCClk register are satisfied. Note 3</td>
<td>Set the CFRXIF flag in the CFSTSk register to 0.</td>
</tr>
<tr>
<td>CANi channel error interrupt</td>
<td>Bus error</td>
<td>BEIE bit in the CiCTRL register</td>
<td>When any one of the ADERR, B0ERR, B1ERR, CERR, AERR, FERR, and SERR flags of the TRFRIT register is set to 1. Note 4</td>
<td>Set the BEF flag in the CiERFLL register to 0.</td>
</tr>
<tr>
<td></td>
<td>Error warning</td>
<td>EWIE bit in the CiCTRL register</td>
<td>When the value of the REC[7:0] bits or TEC[7:0] bits in the CiSTSH register exceeds 95.</td>
<td>Set the EWF flag in the CiERFLL register to 0.</td>
</tr>
<tr>
<td></td>
<td>Error passive</td>
<td>EPIE bit in the CiCTRL register</td>
<td>When the CAN module has entered the error passive state (REC[7:0] or TEC[7:0] bits &gt; 127)</td>
<td>Set the EPF flag in the CiERFLL register to 0.</td>
</tr>
<tr>
<td></td>
<td>Bus off entry</td>
<td>BOEIE bit in the CiCTRL register</td>
<td>When the CAN module has entered the bus off state (TEC[7:0] bits &gt; 255)</td>
<td>Set the BOEF flag in the CiERFLL register to 0.</td>
</tr>
<tr>
<td></td>
<td>Bus off recovery</td>
<td>BORIE bit in the CiCTRL register</td>
<td>When 11 consecutive recessive bits have been detected 128 times and the CAN module returns from the bus off state.</td>
<td>Set the BORF flag in the CiERFLL register to 0.</td>
</tr>
<tr>
<td></td>
<td>Overload frame transmit</td>
<td>OLIE bit in the CiCTRL</td>
<td>When the overload frame transmit condition has been detected when performing reception or transmission.</td>
<td>Set the OVLF flag in the CiERFLL register to 0.</td>
</tr>
<tr>
<td></td>
<td>Bus lock</td>
<td>BLIE bit in the CiCTRL</td>
<td>When 32 consecutive dominant bits have been detected on the CAN bus in channel communication mode.</td>
<td>Set the BLF flag in the CiERFLL register to 0.</td>
</tr>
<tr>
<td></td>
<td>Arbitration lost</td>
<td>ALIE bit in the CiCTRL</td>
<td>When arbitration lost is detected</td>
<td>Set the ALF flag in the CiERFLL register to 0.</td>
</tr>
<tr>
<td>CANi wakeup interrupt</td>
<td>Detection of a CAN bus falling edge</td>
<td>--</td>
<td>When a falling edge is detected in the CRXDi pin.</td>
<td>--</td>
</tr>
</tbody>
</table>

Notes:
1. Set the interrupt enable bit in the CiCTRL register.
2. Set the RFIF flag in the RFSTSm register.
3. Set the CMI flag in the CFSTSk register.
4. Set the BEF flag in the CiERFLL register.
5. Set the BORF flag in the CiERFLL register.
Note 1: Note that interrupt request flags and interrupt enable bits of the interrupt functions are not included in this list. For details, refer to interrupt-related sections of each User’s Manual for Hardware.

Note 2: Values set to the RFIGCV[2:0] bits in the RFCCm register

- B’000: the receive FIFO buffer is 1/8 full
- B’001: the receive FIFO buffer is 2/8 full
- B’010: the receive FIFO buffer is 3/8 full
- B’011: the receive FIFO buffer is 4/8 full
- B’100: the receive FIFO buffer is 5/8 full
- B’101: the receive FIFO buffer is 6/8 full
- B’110: the receive FIFO buffer is 7/8 full
- B’111: the receive FIFO buffer is full.

Remark *: When the number of messages to be stored in the receive FIFO buffer is 4 (the value of the RFDC[2:0] bits in the RFCCm register is B’001), do not perform this setting.

Note 3: Settings to the CFIGCV[2:0] bits in the CFCClk register

- B’000: the transmit/receive FIFO buffer is 1/8 full
- B’001: the transmit/receive FIFO buffer is 2/8 full
- B’010: the transmit/receive FIFO buffer is 3/8 full
- B’011: the transmit/receive FIFO buffer is 4/8 full
- B’100: the transmit/receive FIFO buffer is 5/8 full
- B’101: the transmit/receive FIFO buffer is 6/8 full
- B’110: the transmit/receive FIFO buffer is 7/8 full
- B’111: the transmit/receive FIFO buffer is full.

Remark *: When the number of messages to be stored in the transmit/receive FIFO buffer is set to 4 (the value of the CFDC[2:0] bit of the CFCClk register is B’001), do not perform this setting.

Note 4: When any one of the following is detected, an interrupt will be generated:

- The ADERR flag in the CiERFLL register is set to 1 and also a form error has been detected in the ACK delimiter.
- The BOERR flag in the CiERFLL register is set to 1 and also a recessive bit has been detected though a dominant bit was transmitted.
- The B1DRR flag in the CiERFLL register is set to 1 and also a dominate bit has been detected though a recessive bit was transmitted.
- The CERR flag in the CiERFLL register is set to 1 and also a CRC error has been detected.
- The AERR flag in the CiERFLL register is set to 1 and also an ACK error has been detected.
- The FERR flag in the CiERFLL register is set to 1 and also a form error has been detected.
- The SERR flag in the CiERFLL register is set to 1 and also a stuff error has been detected.

Note 5: An interrupt will not be generated when the CAN module returns from the bus-off state due to the following conditions before 11 consecutive recessive bits have been detected 128 times (the BORF flag will not be set to 1):

- When the value of the CHMDC[1:0] bits in the CiCTRL register is set to B’01 (channel reset mode)
- When the RTBO bit in the CiCTRL register is set to 1 (forcible return from the bus-off state is made)
- When the BOM[1:0] bit in the CiCTRH register is set to B’01 (transition to channel halt mode at bus off entry)
- When the value of the CHMDC[1:0] bits is B’10 when the value of the BOM[1:0] bits is B’11 (transition to channel halt mode during the bus off state due to a request from a program) and also before 11 consecutive recessive bits have been detected 128 times.
6.3 Operations when a receive buffer has received a message and operations when the receive (transmit/receive) FIFO buffer is full

Table 6.3 shows the operation in the following cases: when a receive buffer has received a message or when the receive FIFO buffer or the transmit/receive FIFO buffer (in receive mode) attempts to receive further messages although the buffers are already full.

Table 6.3 Operations when a receive buffer has received a message or when the receive (transmit/receive) FIFO buffer is full

<table>
<thead>
<tr>
<th>FIFO/Buffer</th>
<th>When a next message is received&lt;sup&gt;Note&lt;/sup&gt;</th>
<th>Interrupt request</th>
</tr>
</thead>
<tbody>
<tr>
<td>Receive buffer</td>
<td>overwritten</td>
<td>None</td>
</tr>
<tr>
<td>Receive FIFO buffer</td>
<td>discarded</td>
<td>Global error interrupt (message lost error in the receive FIFO buffer)</td>
</tr>
<tr>
<td>Transmit/receive FIFO buffer</td>
<td>discarded</td>
<td>Global error interrupt (message lost error in the transmit/receive FIFO buffer)</td>
</tr>
<tr>
<td>(in receive mode)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<sup>Note:</sup>
- **Overwritten:** The next message will be overwritten in the receive buffer.
- **Discarded:** The next message will be discarded (the message is not stored in FIFO buffer), which means a message lost error occurs.
6.4 Requests to transmit buffers

The interrupt sources vary according to a request issued to the transmit buffer and the conditions for stopping transmission. Table 6.4 lists the requests to the transmit buffer and interrupt sources.

Table 6.4 Requests to transmit buffers and interrupt sources

<table>
<thead>
<tr>
<th>TMCP register</th>
<th>Transmit request (TMTR)</th>
<th>Transmit abort request (TMTAR)</th>
<th>One-shot transmit request (TMOM)</th>
<th>Event</th>
<th>Transmission result (TMTRF[1:0] flag in the TMSTSP register)</th>
<th>Interrupt sources</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>Transmission is completed.</td>
<td>B’10: Transmission has been completed without an abort request</td>
<td>Transmit compete interrupt</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Arbitration lost or any error occurs.</td>
<td>B’00: Transmission is in progress.</td>
<td>None</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Transmission is completed.</td>
<td>B’11: Transmission has been completed with an abort request</td>
<td>Transmit compete interrupt</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Arbitration lost or any error occurs.</td>
<td>B’01: Transmission has been aborted.</td>
<td>Transmit abort interrupt</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Transmission is completed.</td>
<td>B’10: Transmission has been completed without an abort request</td>
<td>Transmit compete interrupt</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Arbitration lost or any error occurs.</td>
<td>B’01: Transmission has been aborted.</td>
<td>Transmit abort interrupt</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Transmission is completed.</td>
<td>B’11: Transmission has been completed with an abort request</td>
<td>Transmit compete interrupt</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Arbitration lost or any error occurs.</td>
<td>B’01: Transmission has been aborted.</td>
<td>Transmit abort interrupt</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>x</td>
<td>x</td>
<td>Setting prohibited</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

R01AN2488EJ0200 Rev. 2.00
Jun. 15, 2018
Website and Support

Renesas Electronics Website
http://www.renesas.com/

Inquiries
http://www.renesas.com/contact/

All trademarks and registered trademarks are the property of their respective owners.
## Revision History

<table>
<thead>
<tr>
<th>Rev.</th>
<th>Date</th>
<th>Page</th>
<th>Summary</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.00</td>
<td>2014.11.27</td>
<td>-</td>
<td>1st Edition</td>
</tr>
<tr>
<td>2.00</td>
<td>2018.06.15</td>
<td>1</td>
<td>Added RL78/F15 to the target product. Deleted a row of “Each status register number (xx)” in table.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6</td>
<td>Corrected GSLPR bit name in Note 1 of Figure 1.3.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>8</td>
<td>Corrected CSLPR bit name in Note 1 of Figure 1.5.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>15</td>
<td>Corrected BOEF and CFRXIF bits name in Table 1.2.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>15</td>
<td>Corrected RMNDI register name, RFFLL and CFRXIF bits name in Table 1.3.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>23</td>
<td>Added description of Note in chapter 1.4.5. Added Note 1 and Note 2 in Figure 1.12.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>25</td>
<td>Corrected GAFLPHj register name in Note 2 of Figure 1.14.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>29, 30</td>
<td>Corrected GAFLPHj and GAFLPLj registers name in Example 1 and 2 of chapter 1.5.8.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>42</td>
<td>Corrected CiCTRHR register name in chapter 1.8.1 “(4) Bus off entry”.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>52</td>
<td>Corrected RMPTRn and RMDLC[3:0] register/bits name, and CFDB0[7:0] to CDFB7[7:0] bits in Note 8 of Figure 2.2.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>57</td>
<td>Added explanation when using interrupt in 2.3.2 (1) Receive FIFO interrupt processing. Corrected bit name of RFCm register.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>60</td>
<td>Corrected CFDB0[7:0] to CDFB7[7:0] bits in Note 7 of Figure 2.8.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>62</td>
<td>Added description of transmit/receive FIFO receive interrupt in chapter 2.4.2 “(1) Transmit/receive FIFO receive interrupt handling”.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>62</td>
<td>Corrected GCTRL register name in chapter 2.4.2 “(2) Global error interrupt handling”.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>65, 70</td>
<td>Corrected TMIDHp and TMID[28:16] register/bits name in Figure 3.2 and Figure 3.7.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>71, 72</td>
<td>Added description of CANi transmit interrupt in chapter 3.2.4 “(1) Transmit complete interrupt handling”, and “(2) Transmit abort completion interrupt handling”.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>72</td>
<td>Corrected CiCTRHR register name in chapter 3.2.4 “(2) Transmit abort completion interrupt handling”.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>80</td>
<td>Added description of CANi transmit interrupt in chapter 3.3.4 “(1) Transmit/receive FIFO transmit interrupt handling”.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>85</td>
<td>Added description of CANi transmit interrupt in chapter 3.4.2 “(1) Transmit history interrupt handling”.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>88, 89</td>
<td>Divided Note in Figure 4.2 and Note 1 in Figure 4.3 into Note 1 and Note 2.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>94</td>
<td>Corrected Table 6.2 register and bit name.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• From CFSTSkL to CFSTSk register.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• From MES to MEIE bit.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• From THOF to THLELT bit.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• From CICTR to CiCTRHR register.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• From CFSTSLk to CFSTSk register.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• From TRFRIT bit in the CFCCkL register to CFIGCV[2:0] bits in the CFCCkL register.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• From CiERFLL to CiSTSH register.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>95</td>
<td>Corrected bit name of CFCCkL register in Note 3 of Table 6.2.</td>
</tr>
</tbody>
</table>
General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Handling of Unused Pins
   Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.
   The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

2. Processing at Power-on
   The state of the product is undefined at the moment when power is supplied.
   The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
   In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.
   In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

3. Prohibition of Access to Reserved Addresses
   Access to reserved addresses is prohibited.
   The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

4. Clock Signals
   After applying a reset, only release the reset line after the operating clock signal has become stable.
   When switching the clock signal during program execution, wait until the target clock signal has stabilized.
   When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

5. Differences between Products
   Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.
   The characteristics of Microprocessing unit or Microcontroller unit products in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.
Notice

1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.

2. Renesas Electronics hereby expressly disclaims any warranty against faultiness or liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.

3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.

4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.

5. Renesas Electronics products are classified according to the following two quality grades: “Standard” and “High Quality”. The intended applications for each Renesas Electronics product depends on the product’s quality grade, as indicated below.

- **“Standard”**: Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
- **“High Quality”**: Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

6. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; underwater repeaters; nuclear power control systems; aircraft control systems; key plants systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user’s manual or other Renesas Electronics document.

7. When using Renesas Electronics products, refer to the latest product information (data sheets, user’s manuals, application notes, “General Notes for Handling and Using Semiconductor Devices” in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.

8. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.

9. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directives, and using Renesas Electronics products in compliance with all those applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.

10. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.

11. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.

12. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.

(Rev.4.0-1 November 2017)