Lead Count (#) | 48 |
Pkg. Type | TSSOP |
Pkg. Code | PAG48 |
Pitch (mm) | 0.5 |
Pkg. Dimensions (mm) | 12.5 x 6.1 x 1.0 |
Pb (Lead) Free | Yes |
ECCN (US) | NLR |
HTS (US) | 8542390000 |
Moisture Sensitivity Level (MSL) | 1 |
Pkg. Type | TSSOP |
Lead Count (#) | 48 |
Pb (Lead) Free | Yes |
Carrier Type | Reel |
Accepts Spread Spec Input | No |
Additive Phase Jitter Typ P-P (ps) | 10.000 |
Additive Phase Jitter Typ RMS (fs) | 0.5 |
Advanced Features | HW PLL mode control, Spread Injection |
App Jitter Compliance | PCIe Gen1, PCIe Gen2 |
Architecture | Common |
C-C Jitter Max P-P (ps) | 50 |
Chipset Manufacturer | Intel |
Clock Spec. | DB800 |
Core Voltage (V) | 3.3 |
Die Form | No |
Diff. Input Signaling | HCSL |
Diff. Inputs | 1 |
Diff. Output Signaling | HCSL |
Diff. Outputs | 8 |
Diff. Termination Resistors | 32 |
Input Freq (MHz) | 90 - 0 |
Length (mm) | 12.5 |
MOQ | 1000 |
Moisture Sensitivity Level (MSL) | 1 |
Output Banks (#) | 1 |
Output Freq Range (MHz) | 50 - 400 |
Output Skew (ps) | 50 |
Output Type | HCSL |
Output Voltage (V) | 0.7 |
Outputs (#) | 8 |
PCIe Generation | Gen1, Gen2 |
PLL | Yes |
Package Area (mm²) | 76.3 |
Pb Free Category | e3 Sn |
Phase Jitter Max RMS (ps) | 3.100 |
Pitch (mm) | 0.5 |
Pkg. Dimensions (mm) | 12.5 x 6.1 x 1.0 |
Power Consumption Typ (mW) | 578 |
Qty. per Carrier (#) | 0 |
Qty. per Reel (#) | 2000 |
Reel Size (in) | 13 |
Reference Output | Yes |
Requires Terms and Conditions | Does not require acceptance of Terms and Conditions |
Spread Spectrum | Yes |
Supply Voltage (V) | 3.3 - 3.3 |
Tape & Reel | Yes |
Temp. Range | 0 to 70°C |
Thickness (mm) | 1 |
Width (mm) | 6.1 |
8-output PCIe PLL with spread injection