Integrated version of restriction notification = This document is a compilation of the restrictions of the corresponding products that have already been reported, and will be utilized in the NEC microcomputer technical document browsing service. All the restrictions as of September 18, 2001 are included. # **NEC Microcomputer Technical Information** CP(K), O | | | | | | <u> , , </u> | | |-----------------------------------|------------------------------|----------------|---------------------------|---------------------------------|----------------------------------------------|--| | | | Document No. | SB | G-T-2507-E | 1/1 | | | | | Date issued | Sep | otember 18, 2001 | | | | $\mu$ PD780308, 780308Y Subseries | | Issued by | Mic | Microcomputer Engineering Dept. | | | | | | | Solution Engineering Div. | | | | | Usage Restrictions | | | NE | NEC Electron Devices | | | | | | | NEC Corporation | | | | | Related | User's manual | Notification | $\sqrt{}$ | Usage restriction | | | | documents | (U14260EJ1V1UM00) | classification | | Upgrade | | | | | Data sheet (U14590EJ1V1DS00) | | | Document modification | | | | | Data sheet (U14258EJ1V0DS00) | | | Other notification | | | #### 1. Affected products $\mu$ PD780306, 780308, 78P0308 $\mu$ PD780306Y, 780308Y, 78P0308Y $\mu$ PD780306(A), 780308(A), 78P0308(A) #### 2. List of restrictions The restriction history and detailed information is described in the attachment. ## List of Usage Restrictions in $\mu$ PD780308 Subseries #### 1. Product Version μPD780306, 780308: Rank K μPD780306Y, 780308Y: Rank K μPD780306(A), 780308(A): Rank K μPD780306Y(A), 780308Y(A): Rank K μPD78P0308, 78P0308Y, 78P0308Y(A): Rank K, E, I ### 2. Product History <Mask ROM version> | Description | | | UPD780306, 780308<br>UPD780306Y, 780308Y<br>UPD780306(A), 780308(A)<br>UPD780306Y(A), 780308Y(A) | |------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------| | | | Rank | K | | Item 1 Restriction on low-voltage operation of CPU | | _ | _ | | Item 2 Restriction on low-voltage operation of LCD display data memory | | _ | _ | | Item 3 Restriction on low-voltage operation of A/D converter | | _ | _ | | Item 4 Restriction on serial interface channel 3 | | | _ | | Item 5 | Item 5 Restriction on low-voltage operation mode of the LCD display mode register | | _ | | Item 6 | Item 6 Restriction on UART I/O | | _ | <sup>\*</sup> The rank is indicated by the letter appearing as the 5th digit from the left in the lot number marked on each product. #### <OTP version> | Description | | | UPD78P0308GC | | | UPD78P0308KL-T<br>UPD78P0308YKL-T | | | |-------------|--------------------------------------------------------------------------------|--|--------------|----------|----------|-----------------------------------|----------|--| | | | | | | E | | I | | | | Rank | | K | *1 | *2 | *3 | *4 | | | Item 1 | em 1 Restriction on low-voltage operation of CPU | | × | × | V | × | V | | | Item 2 | | | × | V | V | × | V | | | Item 3 | • | | × | × | V | × | V | | | Item 4 | | | × | V | V | × | V | | | Item 5 | m 5 Restriction on low-voltage operation mode of the LCD display mode register | | × | <b>V</b> | <b>V</b> | × | <b>V</b> | | | Item 6 | Restriction on UART I/O pin selection function | | × | <b>√</b> | <b>√</b> | × | V | | - \*1 A product with a lot number whose first four characters are smaller than 9920. - \*2 A product with a lot number whose first four characters are larger than 9920. - \*3 A product with a lot number whose first four characters are smaller than 9912. - \*4 A product with a lot number whose first four characters are larger than 9912. - **Notes 1.** The rank is indicated by the fifth character from the left in the lot number marked on the package. - 2. The meaning of each symbol is as follows. - -: Restriction does not apply - √: Restriction already corrected - ×: Restriction applies (correction is planned) - Δ: Restriction applies (correction is not planned) SBG-T-2507-E Attachment 1 - 3/3 # 3. Details of Usage Restrictions Item 1: Refer to Attachment 2 for details. Item 2: Refer to Attachment 3 for details. Item 3: Refer to Attachment 4 for details. Item 4: Refer to Attachment 5 for details. Item 5: Refer to Attachment 6 for details. Item 6: Refer to Attachment 7 for details. #### 4. Other Cautions None. SBG-T-2507-E Attachment 2 - 1/1 ### Item 1. Restriction on low-voltage operation of CPU ## [Description] The CPU cannot be operated at a low voltage. The CPU can operate with a voltage of $2.7 \le VDD \le 5.5$ . ### <Original specification> The CPU can operate with a voltage of $2.0 \le VDD \le 5.5$ ## [Workaround] Use the CPU with a voltage of $2.7 \le VDD \le 5.5$ . ### [Action] ### Item 2. Restriction on low-voltage operation of LCD display data memory #### [Description] If the instructions listed in the table below are used for the LCD display data memory (FA58 to FA7F), the instruction may not be executed correctly. Note that even in this case, the LCD display can operate correctly. Instructions that cannot be used for LCD data memory | Mnemonic | Operand | |----------|-------------------------| | MOV | A, !addr16 | | IVIOV | A, [DE] | | | A, [BL] | | | A, [HL+byte] | | | A, [HL+B] | | | A, [HL+C] | | XCH | A, !addr16 | | XOIT | A, [DE] | | | A, [BL] | | | A, [HL+byte] | | | A, [HL+B] | | | A, [HL+C] | | MOVW | AX, !addr16 | | ADD | A, !addr16 | | אטט | A, !addr 16<br>A, [HL] | | | A, [HL+byte] | | | A, [HL+B] | | | A, [HL+C] | | ADDC | | | ADDC | A, !addr16 | | | A, [HL]<br>A, [HL+byte] | | | A, [HL+B] | | | A, [HL+C] | | SUB | | | SUB | A, !addr16<br>A, [HL] | | | A, [HL+byte] | | | A, [HL+B] | | | A, [HL+C] | | | A, [ПLTO] | | SUBC | A, !addr16 | | 0000 | A, [HL] | | | A, [HL+byte] | | | A, [HL+B] | | | A, [HL+C] | | ROR4 | [HL] | | ROL4 | [HL] | | 11017 | [' '-] | | Mnemonic | Operand | |----------|-----------------------------------------------------------------| | AND | A, !addr16<br>A, [HL]<br>A, [HL+byte]<br>A, [HL+B]<br>A, [HL+C] | | OR | A, !addr16<br>A, [HL]<br>A, [HL+byte]<br>A, [HL+B]<br>A, [HL+C] | | XOR | A, !addr16<br>A, [HL]<br>A, [HL+byte]<br>A, [HL+B]<br>A, [HL+C] | | CMP | A, !addr16<br>A, [HL]<br>A, [HL+byte]<br>A, [HL+B]<br>A, [HL+C] | | MOV1 | CY, [HL].bit<br>[HL].bit, CY | | AND1' | CY, [HL].bit | | OR1 | CY, [HL].bit | | XOR1 | CY, [HL].bit | | SET1 | [HL].bit | | CLR1 | [HL].bit | | ВТ | [HL].bit, \$addr16 | ### [Workaround] Do not use the instructions listed above for the LCD display data memory (FA58 to FA7F). #### [Action] SBG-T-2507-E Attachment 4 - 1/1 ## Item 3. Restriction on low-voltage operation of A/D converter ## [Description] Use the A/D converter with a voltage of VDD1 = VDD2 = AVRE = 4.0 V or higher; otherwise the conversion accuracy is considerably degraded. ### [Action] SBG-T-2507-E Attachment 5 - 1/1 #### Item 4. Restriction on serial interface channel 3 [Description] Serial interface channel 3 cannot be used. [Action] SBG-T-2507-E Attachment 6 - 1/1 ## Item 5. Restriction on low-voltage operation mode of the LCD display mode register ## [Description] The low-voltage operation mode cannot be selected by the LCD display mode register (bit 3 of the LCDM register). Set bit 3 of the LCDM register to 0. ### [Action] SBG-T-2507-E Attachment 7 - 1/1 ## Item 6. Restriction on UART I/O pin selection function ## [Description] The I/O pin cannot be selected by the UART I/O pin selection function (SIPS register). Other functions of serial interface channel 2 operate correctly. ### [Action]