# **RENESAS TECHNICAL UPDATE**

1753, Shimonumabe, Nakahara-ku, Kawasaki-shi, Kanagawa 211-8668 Japan Renesas Electronics Corporation

| Product<br>Category   | MPU/MCU                                                         |          | Document<br>No.         | TN-SH7-A848A/E                                         | Rev.                | 1.00 |
|-----------------------|-----------------------------------------------------------------|----------|-------------------------|--------------------------------------------------------|---------------------|------|
| Title                 | SH7786 Exception Handling and Register Sta<br>Manual Correction | ates     | Information<br>Category | Technical Notification                                 |                     |      |
|                       |                                                                 | Lot No.  |                         | SH7786 Group User's                                    | Manual <sup>.</sup> |      |
| Applicable<br>Product | SH7786 Group                                                    | All lots | Reference<br>Document   | Hardware<br>Rev.1.00 Nov 30, 2010<br>(REJ09B0501-0100) |                     |      |

There are some corrections about the SH7786 exception handling and register states in manual reset description in user's manual.

Cancelation line parts (abe) are deleted and gray parts (abc) are newly added.

[Correction]

1. Section 5, Exception Handling 5.3.2 Exception Handling Vector Addresses

Reference document page 97, Section 5.3.2: 1st line

The reset vector address is fixed at H'A0000000 for a power-on reset or H-UDI reset. For a manual reset, instruction TLB multiple hit exception and data TLB multiple hit exception, the reset vector address are the address set in the CnRESETVEC register. Exception and interrupt vector addresses are determined by adding the offset for the specific ...

2. Section 5, Exception Handling 5.4 Exception Types and Priorities Table 5.3 Exceptions

 Reference document page 98, Table 5.3: Exception Transition Direction, Vector Address; Manual reset, Instruction TLB multiple-hit exception, Data TLB multiple-hit exception Register name: <del>CPUn</del> CnRESETVEC

2) Reference document page 99, Table 5.3: Notes 3

Control passes to H'A000 0000 in a reset power-on reset and H-UDI reset, to address set in the CnRESETVEC register in manual reset, instruction TLB multiple hit exception and data TLB multiple hit exception and to [VBR + offset] in other cases.

3. Section 5, Exception Handling 5.6.1 Resets (2) Manual Reset

Reference document page 104, Operations: 1st line; 4th line and following note are newly added

Operations:

Exception code H'020 is set in EXPEVT, initialization of the CPUn (n=0, 1) and on ship peripheral modules is carried out, and then a branch is made to the reset vector (the address set in the CPUn CnRESETVEC register). The registers initialized by a power-on reset and manual reset are different. Note that, initialization by the Manual Reset of the SH7786 is carried out only for the CPUn registers\* and on-chip peripheral module registers are retained. For details, see the register descriptions in the relevant sections.

Note. \*: The CPUn registers are registers described in table 2.1 in reference document page 26, and the CPU0 and CPU1 has these registers respectively. For details of these registers, see sections 2 and 6. For the remaining CPUn



#### registers, see the register description in sections 5, 7, 8, 9 and appendix A.

- Section 5, Exception Handling 5.6.1 Resets (4) Instruction TLB Multiple Hit Exception Reference document page 105, Transition address and transition operations
- Transition address: H'A0000000 Address set in the CnRESETVEC register
- Transition operations:

The virtual address (32 bits) at which this exception occurred is set in TEA, and the corresponding virtual page number (22 bits) is set in PTEH [31:10]. ASID in PTEH indicates the ASID when this exception occurred.

Exception code H'140 is set in EXPEVT. After VBR and SR are initialized, a branch is made to the reset vector (the address set in the <del>CPUn</del> CnRESETVEC register).

CPUn (n=0, 1) and on chip peripheral module initialization is performed in the same way as in a manual reset. For details, see the register descriptions in the relevant sections.

5. Section 5, Exception Handling 5.6.1 Resets (5) Data TLB Multiple Hit Exception Reference document page 105, Transition address and transition operations

• Transition address: H'A0000000 Address set in the CnRESETVEC register

• Transition operations:

The virtual address (32 bits) at which this exception occurred is set in TEA, and the corresponding virtual page number (22 bits) is set in PTEH [31:10]. ASID in PTEH indicates the ASID when this exception occurred.

Exception code H'140 is set in EXPEVT. After VBR and SR are initialized, a branch is made to the reset vector (the address set in the <del>CPUn</del> CnRESETVEC register).

CPUn (n=0, 1) and on chip peripheral module initialization is performed in the same way as in a manual reset. For details, see the register descriptions in the relevant sections.

 Section 5, Exception Handling 5.6.3 Interrupts (1) NMI (Nonmaskable Interrupt) Reference document page 122, following note is newly added

Source: NMI pin edge detection\*

Note. \*: Detected NMI input is only provided to the CPU0. To input NMI to the CPU1, set the NMI interrupt to the CPU1 by using NMI set register. For details, refer to section 10, Interrupt Controller: 10.3.1 (12) NMI Set control Register (NMISET).

 7. Section 10, Interrupt Controller (INTC) 10.3 Register Descriptions Table 10.4 Register States in Each Operating Mode Reference document pages 276 to 281, Table 10.4 header: Manual Reset condition, registers state: Manual Reset (#: Low active, the followings are the same)

| Name                              | Abbreviation | Power-on<br>Reset by<br>PRESET#<br>Pin//WDT/H-UDI | Manual Reset<br>by<br><del>WDT</del> CnWDTCNT(n=0, 1)<br>Overflow/Multiple<br>Exception | Sleep/Light<br>Sleep by<br>SLEEP<br>Instruction |
|-----------------------------------|--------------|---------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------|
| Interrupt control register 0      | ICR0         | H'x000 0000                                       | H'x000-0000-etc.                                                                        | Retained                                        |
| :                                 | :            | :                                                 | (Initialized)                                                                           | :                                               |
| Thermal Sensor Interrupt register | INT2THSC     | H'0000 0000                                       | - Retained (all registers)                                                              | Retained                                        |



### RENESAS TECHNICAL UPDATE TN-SH7-A848A/E

8. Section 11, Local Bus State Controller (LBSC) 11.4 Register Descriptions Table 11.6 Register Configuration (2)

Reference document page 390, Table 11.6 header: Manual Reset condition, MMSELR register state: manual Reset

| Register Name                         | Abbrev. | Power-on<br>Reset by<br>PRESET# Pin/<br>WDT/H-UDI | Manual Reset<br>by<br><del>WDT</del> CnWDTCNT<br>(n=0, 1) Overflow/Multiple<br>Exception | Sleep/Light<br>Sleep by<br>SLEEP<br>Instruction |
|---------------------------------------|---------|---------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------|
| Memory Address Map Select<br>Register | MMSELR  | H'0000 0000                                       | H'00000000 Retained                                                                      | Retained                                        |
|                                       | :       | :                                                 |                                                                                          | :                                               |

## Section 12, DDR3-SDRAM Interface (DBSC3) 12.4 Register Descriptions Table 12.7 Register Status in each Processing Mode

Reference document pages 487 to 489, Table 12.7 header: Manual Reset condition

|                            | Power-On Reset  | Manual Reset               | Sleep/Light Sleep |
|----------------------------|-----------------|----------------------------|-------------------|
|                            |                 | By <del>WDT</del> CnWDTCNT |                   |
|                            |                 | (n=0, 1)                   |                   |
|                            | By PRESET# pin/ | Overflow/Multiple          | By SLEEP          |
| Register Name Abbreviation | WDT/H-UDI       | Exception                  | Instruction       |

#### 10. Section 14.1, USB 14.1.4 Register Descriptions Table 14.2 List of Registers

Reference document page 853, after Table 14.2: following List of Registers (2) is newly added

| Register Name  | Abbreviation | Power-on<br>Reset<br>By PRESET#<br>Pin/WDT/<br>H-UDI | Manual Reset<br>By CnWDTCNT<br>(n=0, 1)<br>Overflow/<br>Multiple Exception | Sleep/<br>Light Sleep<br>By SLEEP<br>Instruction | Module<br>Standby |
|----------------|--------------|------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------|-------------------|
| Port Control 0 | USBPCTRL0    | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| Port Control 1 | USBPCTRL1    | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| Port Status    | USBST        | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| EHCI Control 0 | USBEH0       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| OHCI Control 0 | USBOH0       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| USB Control 0  | USBCTL0      | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |

Note. \*: For details on the initial value, see the descriptions of the individual registers. Note that, for the initialization

of the USB module, follow the description of the register and execute after a power-on reset.

11. Section 14.2 USB2.0-HOST Controller 14.2.2 Register Descriptions Table 14.4 Host Controller Operational Registers

Reference document page 864, after Table 14.4: following List of Registers is newly added

| Register Name        | Power-on<br>Reset<br>By PRESET#<br>Pin/WDT/<br>H-UDI | Manual Reset<br>By CnWDTCNT<br>(n=0, 1)<br>Overflow/<br>Multiple Exception | Sleep/<br>Light Sleep<br>By SLEEP<br>Instruction | Module<br>Standby |
|----------------------|------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------|-------------------|
| HCIVERSION/CAPLENGTH | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HCSPARAMS            | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HCCPARAMS            | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HCSP-PORTROUTE       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |



| Register Name       | Power-on<br>Reset<br>By PRESET#<br>Pin/WDT/<br>H-UDI | Manual Reset<br>By CnWDTCNT<br>(n=0, 1)<br>Overflow/<br>Multiple Exception | Sleep/<br>Light Sleep<br>By SLEEP<br>Instruction | Module<br>Standby |
|---------------------|------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------|-------------------|
| USBCMD              | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| USBSTS              | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| USBINTR             | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| FRINDEX             | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| CTRLDSSEGMENT       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| PERIODICLISTBASE    | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| ASYNCLISTADDR       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| CONFIGFLAG          | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| PORTSC (1 – N_PORT) | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |

Note. \*: For details on the initial value, see the descriptions of the individual registers. Note that, for the initialization

of the USB module, follow the description of the register and execute after a power-on reset.

12. Section 14.3 USB1.1-HOST Controller 14.3.2 Register Descriptions table 14.5 List of Open HCI Registers

Reference document pages 896 and 897, after Table 14.5: following List of Open HCI Registers (2) is newly added

| Register Name               | Power-on<br>Reset<br>By PRESET#<br>Pin/WDT/<br>H-UDI | Manual Reset<br>By CnWDTCNT<br>(n=0, 1)<br>Overflow/<br>Multiple Exception | Sleep/<br>Light Sleep<br>By SLEEP<br>Instruction | Module<br>Standby |
|-----------------------------|------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------|-------------------|
| HcRevision register         | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcControl register          | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcCommandStatus register    | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcInterruptStatus register  | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcInterruptEnable register  | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcInterruptDisable register | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcHCCA register             | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcPeriodCurrentED register  | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcControlHeadED register    | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcControlCurrentED register | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcBulkHeadED register       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcBulkCurrentED register    | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcDoneHead register         | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcFmInterval register       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcFmRemaining register      | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcFmNumber register         | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcPeriodicStart register    | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |



| Register Name            | Power-on<br>Reset<br>By PRESET#<br>Pin/WDT/<br>H-UDI | Manual Reset<br>By CnWDTCNT<br>(n=0, 1)<br>Overflow/<br>Multiple Exception | Sleep/<br>Light Sleep<br>By SLEEP<br>Instruction | Module<br>Standby |
|--------------------------|------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------|-------------------|
| HcLSThreshold register   | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcRhDescriptorA register | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcRhDescriptorB register | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcRhStatus register      | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcRhPortStatus1 register | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| HcRhPortStatus2 register | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |

Note. \*: For details on the initial value, see the descriptions of the individual registers. Note that, for the initialization

of the USB module, follow the description of the register and execute after a power-on reset.

13. Section 14.4 USB2.0-Function Controller 14.4.4 Register Specifications Table 14.6 List of Registers

Reference document pages 924 to 926, after Table 14.6: following List of Registers (2) is newly added

| Symbol    | Name                                     | Power-on<br>Reset<br>By PRESET#<br>Pin/WDT/<br>H-UDI | Manual Reset<br>By CnWDTCNT<br>(n=0, 1)<br>Overflow/<br>Multiple Exception | Sleep/<br>Light Sleep<br>By SLEEP<br>Instruction | Module<br>Standby |
|-----------|------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------|-------------------|
| SYSCFG0   | System configuration<br>control register | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| BUSWAIT   | CPU bus wait register                    | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| SYSSTS0   | System configuration status register     | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| DVSTCTR0  | Device state control register            | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| TESTMODE  | Test mode register                       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| D0FBCFG   | DMA0-FIFO bus<br>configuration register  | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| D1FBCFG   | DMA1-FIFO bus<br>configuration register  | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| CFIFO     | CFIFO port register                      | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| D0FIFO    | D0FIFO port register                     | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| D1FIFO    | D1FIFO port register                     | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| CFIFOSEL  | CFIFO port select register               | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| CFIFOCTR  | CFIFO port control register              | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| D0FIFOSEL | D0FIFO port select register              | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| D0FIFOCTR | D0FIFO port control register             | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| D1FIFOSEL | D1FIFO port select register              | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| D1FIFOCTR | D1FIFO port control register             | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |



| Symbol                | Name                              | Power-on<br>Reset<br>By PRESET#<br>Pin/WDT/<br>H-UDI | Manual Reset<br>By CnWDTCNT<br>(n=0, 1)<br>Overflow/<br>Multiple Exception | Sleep/<br>Light Sleep<br>By SLEEP<br>Instruction | Module<br>Standby |
|-----------------------|-----------------------------------|------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------|-------------------|
| INTENB0               | Interrupt enable register 0       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| INTENB1               | Interrupt enable register 1       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| BRDYENB               | BRDY Interrupt enable register    | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| NRDYENB               | NRDY Interrupt enable<br>register | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| BEMPENB               | BEMP Interrupt enable<br>register | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| SOFCFG                | SOF output configuration register | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| INTSTS0               | Interrupt status register 0       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| INTSTS1               | Interrupt status register 1       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| BRDYSTS               | BRDY Interrupt status<br>register | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| NRDYSTS               | NRDY Interrupt status<br>register | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| BEMPSTS               | BEMP Interrupt status<br>register | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| FRMNUM                | Frame number register             | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| UFRMNUM               | µFrame number register            | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| USBADDR               | USB address register              | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| USBREQ                | USB request type register         | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| USBVAL                | USB request value register        | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| USBINDX               | USB request index register        | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| USBLENG               | USB request length register       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| DCPCFG                | DCP configuration register        | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| DCPMAXP               | DCP maximum packet size register  | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| DCPCTR                | DCP control register              | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| PIPESEL               | Pipe window select register       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| PIPECFG               | Pipe configuration register       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| PIPEBUF               | Pipe buffer setting register      | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| PIPEMAXP              | Pipe maximum packet size register | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| PIPEPERI              | Pipe cycle control register       | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |
| PIPE1 to<br>PIPE9 CTR | PIPE1 to PIPE9 control register   | Initialized*                                         | Retained                                                                   | Retained                                         | Retained          |



| Symbol                                                                            | Name                                                                                                                | Power-<br>Reset<br>By PRE<br>Pin/WD<br>H-UDI                                                  | By (<br>ESET# (n=0<br>T/ Ove                                                                                  | ual Reset<br>CnWDTCNT<br>), 1)<br>inflow/<br>tiple Exception                                                                                             | Sleep/<br>Light Slee<br>By SLEEP<br>Instruction                                                                     | Module                                                                                                                                                         |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIPE1 to<br>PIPE5 TRE                                                             | PIPE1 to PIPE5 transac<br>counter enable register                                                                   | tion Initialize                                                                               | ed* Reta                                                                                                      | ained                                                                                                                                                    | Retained                                                                                                            | Retained                                                                                                                                                       |
| PIPE1 to<br>PIPE5 TRN                                                             | PIPE1 to PIPE5 transac<br>counter register                                                                          | tion Initialize                                                                               | ed* Reta                                                                                                      | ained                                                                                                                                                    | Retained                                                                                                            | Retained                                                                                                                                                       |
| DEVADD0 to<br>DEVADDA                                                             | Device address 0 to Dev<br>address A configuration<br>register                                                      | vice<br>Initialize                                                                            | ed* Reta                                                                                                      | ained                                                                                                                                                    | Retained                                                                                                            | Retained                                                                                                                                                       |
| SUSPMODE                                                                          | UTMI suspend mode<br>register                                                                                       | Initialize                                                                                    |                                                                                                               | ained                                                                                                                                                    | Retained                                                                                                            | Retained                                                                                                                                                       |
| Note. *: For de                                                                   | tails on the initial value, se                                                                                      | ee the description                                                                            | s of the individ                                                                                              | ual registers. No                                                                                                                                        | ote that, in re                                                                                                     | egister description,                                                                                                                                           |
| power-                                                                            | on reset is called as hard                                                                                          | ware (H/W) reset.                                                                             | For details of                                                                                                | the initialization                                                                                                                                       | of the USB                                                                                                          | module, refer to th                                                                                                                                            |
|                                                                                   |                                                                                                                     |                                                                                               |                                                                                                               |                                                                                                                                                          |                                                                                                                     |                                                                                                                                                                |
| descrip                                                                           | otion of registers after a po                                                                                       | wer-on reset.                                                                                 |                                                                                                               |                                                                                                                                                          |                                                                                                                     |                                                                                                                                                                |
|                                                                                   |                                                                                                                     |                                                                                               |                                                                                                               |                                                                                                                                                          |                                                                                                                     |                                                                                                                                                                |
| Section 15 Dire                                                                   | ect Memory Access Contro                                                                                            | oller 0 (DMAC0) 1                                                                             | 5 3 Register C                                                                                                | onfiguration Tab                                                                                                                                         | ole 15 2 Regi                                                                                                       | ister Configuration                                                                                                                                            |
|                                                                                   |                                                                                                                     |                                                                                               | ele l'egietel e                                                                                               | egereater rat                                                                                                                                            |                                                                                                                     | eter e eningeretter                                                                                                                                            |
| DMAC0 (2)                                                                         |                                                                                                                     |                                                                                               |                                                                                                               |                                                                                                                                                          |                                                                                                                     |                                                                                                                                                                |
| Reference docu                                                                    | ment pages 1053 and 105                                                                                             | 4, Table 15.2 hea                                                                             | der: Manual R                                                                                                 | eset condition                                                                                                                                           |                                                                                                                     |                                                                                                                                                                |
|                                                                                   |                                                                                                                     |                                                                                               | Manual Re                                                                                                     | set                                                                                                                                                      |                                                                                                                     |                                                                                                                                                                |
|                                                                                   |                                                                                                                     | Power-on                                                                                      | by                                                                                                            |                                                                                                                                                          |                                                                                                                     |                                                                                                                                                                |
|                                                                                   |                                                                                                                     |                                                                                               |                                                                                                               |                                                                                                                                                          |                                                                                                                     |                                                                                                                                                                |
|                                                                                   |                                                                                                                     | Reset                                                                                         | <del>ŴDT</del> CnW                                                                                            |                                                                                                                                                          |                                                                                                                     |                                                                                                                                                                |
|                                                                                   |                                                                                                                     | by PRESET#                                                                                    | (n=0, 1) Ov                                                                                                   | verflow/ Ligh                                                                                                                                            | nt Sleep                                                                                                            | Madula                                                                                                                                                         |
| Channel Na                                                                        | ame Abbreviation                                                                                                    |                                                                                               |                                                                                                               | verflow/ Ligh<br>by ୧                                                                                                                                    |                                                                                                                     | Module<br>Standby                                                                                                                                              |
| . Section 17, HPI<br>Reference docu<br>Manual Reset                               | B-DMAC 17.4 Register Co<br>ument pages 1147 and 1                                                                   | by PRESET#<br>Pin/WDT/<br>H-UDI                                                               | (n=0, 1) Ov<br>Multiple<br>Exception<br>17.2 List of HP<br>header: Powe                                       | verflow/ Ligh<br>by S<br>Inst<br>B-DMAC Regis<br>or-On/Manual R<br>Power-On Re<br>by <del>RESET#</del><br>PRESET# pir                                    | ters (2)<br>eset conditi<br>Man<br>by <del>R</del><br>eset <del>or W</del><br>(n=0<br>n, or m                       | <u>Standby</u><br>ons, registers stat<br>ual Reset<br><del>ESET# pin</del><br><del>DT</del> CnWDTCNT<br>, 1) Overflow/<br>ultiple                              |
| . Section 17, HPI<br>Reference docu<br>Manual Reset<br>Address(Bytes)             | B-DMAC 17.4 Register Co<br>ument pages 1147 and 1<br>Name                                                           | by PRESET#<br>Pin/WDT/<br>H-UDI<br>nfiguration Table<br>148, Table 17.2                       | (n=0, 1) Ov<br>Multiple<br>Exception<br>17.2 List of HP<br>header: Powe                                       | verflow/ Ligh<br>by S<br>Insti<br>B-DMAC Regis<br>er-On/Manual R<br>Power-On Re<br>by <del>RESET#</del><br>PRESET# pir<br>WDT, or H-UI                   | ters (2)<br>eset conditi<br>by R<br>eset er W<br>(n=0<br>n, or m<br>DI exce                                         | <u>Standby</u><br>ons, registers stat<br>ual Reset<br><del>ESET# pin</del><br><del>DT</del> CnWDTCNT<br>, 1) Overflow/                                         |
| . Section 17, HPI<br>Reference docu<br>Manual Reset                               | B-DMAC 17.4 Register Co<br>ument pages 1147 and 1                                                                   | by PRESET#<br>Pin/WDT/<br>H-UDI<br>nfiguration Table<br>148, Table 17.2                       | (n=0, 1) Ov<br>Multiple<br>Exception<br>17.2 List of HP<br>header: Powe                                       | verflow/ Ligh<br>by S<br>Inst<br>B-DMAC Regis<br>or-On/Manual R<br>Power-On Re<br>by <del>RESET#</del><br>PRESET# pir                                    | ters (2)<br>eset conditi<br>Man<br>by <del>R</del><br>eset <del>or W</del><br>(n=0<br>n, or m<br>DI exce            | Standby<br>ons, registers stat<br>ual Reset<br><del>ESET# pin</del><br><del>DT</del> CnWDTCNT<br>, 1) Overflow/<br>ultiple                                     |
| . Section 17, HPI<br>Reference docu<br>Manual Reset<br>Address(Bytes)             | B-DMAC 17.4 Register Co<br>ument pages 1147 and 1<br>Name                                                           | by PRESET#<br>Pin/WDT/<br>H-UDI<br>nfiguration Table<br>148, Table 17.2                       | (n=0, 1) Ov<br>Multiple<br>Exception<br>17.2 List of HP<br>header: Powe                                       | verflow/ Ligh<br>by S<br>Insti<br>B-DMAC Regis<br>er-On/Manual R<br>Power-On Re<br>by <del>RESET#</del><br>PRESET# pir<br>WDT, or H-UI                   | ters (2)<br>eset conditi<br>by R<br>eset er W<br>(n=0<br>n, or m<br>DI exce<br>)<br>H'00                            | Standby<br>ons, registers stat<br>ual Reset<br><del>ESET# pin</del><br><del>DT</del> CnWDTCNT<br>, 1) Overflow/<br>ultiple<br>ption                            |
| Section 17, HPI<br>Reference docu<br>Manual Reset<br>Address(Bytes)               | B-DMAC 17.4 Register Co<br>ument pages 1147 and 1<br>Name                                                           | by PRESET#<br>Pin/WDT/<br>H-UDI<br>nfiguration Table<br>148, Table 17.2<br>ter<br>AC] HPB-DMA | (n=0, 1) Ov<br>Multiple<br>Exception<br>17.2 List of HP<br>header: Powe                                       | verflow/ Ligh<br>by S<br>Insti<br>B-DMAC Regis<br>er-On/Manual R<br>Power-On Re<br>by <del>RESET#</del><br>PRESET# pir<br>WDT, or H-UI                   | ters (2)<br>eset conditi<br>eset conditi<br>by R<br>eset er W<br>(n=0<br>n, or m<br>DI exce<br>)<br>H'00<br>(Initii | Standby<br>ons, registers stat<br>ual Reset<br><del>ESET# pin</del><br><del>DT</del> CnWDTCNT<br>, 1) Overflow/<br>ultiple                                     |
| Section 17, HPI<br>Reference docu<br>Manual Reset<br>Address(Bytes)<br>H'FFC00300 | B-DMAC 17.4 Register Co<br>ument pages 1147 and 1<br><u>Name</u><br>SD mode select regist<br>:<br>[Common to HPB-DM | by PRESET#<br>Pin/WDT/<br>H-UDI<br>nfiguration Table<br>148, Table 17.2<br>ter<br>AC] HPB-DMA | (n=0, 1) Ov<br>Multiple<br>Exception<br>17.2 List of HP<br>header: Powe<br>Abbreviation<br>SDMDR<br>:<br>HPB- | verflow/ Ligh<br>by S<br>Inst<br>B-DMAC Regis<br>r-On/Manual R<br>Power-On Re<br>by <del>RESET#</del><br>PRESET# pir<br>WDT, or H-UI<br>H'0000_0000<br>: | ters (2)<br>eset conditi<br>eset conditi<br>by R<br>eset er W<br>(n=0<br>n, or m<br>DI exce<br>)<br>H'00<br>(Initii | Standby<br>ons, registers stat<br>ual Reset<br><del>ESET# pin</del><br><del>DT</del> CnWDTCNT<br>, 1) Overflow/<br>ultiple<br>ption<br>00_0000 etc.<br>alized) |
| Section 17, HPI<br>Reference docu<br>Manual Reset<br>Address(Bytes)<br>H'FFC00300 | B-DMAC 17.4 Register Co<br>ument pages 1147 and 1<br><u>Name</u><br>SD mode select regist<br>:<br>[Common to HPB-DM | by PRESET#<br>Pin/WDT/<br>H-UDI<br>nfiguration Table<br>148, Table 17.2<br>ter<br>AC] HPB-DMA | (n=0, 1) Ov<br>Multiple<br>Exception<br>17.2 List of HP<br>header: Powe<br>Abbreviation<br>SDMDR<br>:<br>HPB- | verflow/ Ligh<br>by S<br>Inst<br>B-DMAC Regis<br>r-On/Manual R<br>Power-On Re<br>by <del>RESET#</del><br>PRESET# pir<br>WDT, or H-UI<br>H'0000_0000<br>: | ters (2)<br>eset conditi<br>eset conditi<br>by R<br>eset er W<br>(n=0<br>n, or m<br>DI exce<br>)<br>H'00<br>(Initii | Standby<br>ons, registers stat<br>ual Reset<br><del>ESET# pin</del><br><del>DT</del> CnWDTCNT<br>, 1) Overflow/<br>ultiple<br>ption<br>00_0000 etc.<br>alized) |

 Manual Reset

 Power-on Reset
 by WDT CnWDTCNT
 Sleep or Light

 by the PRESET#
 (n=0, 1) Overflow or
 Sleep

 Pin, WDT, or
 Multiple
 by SLEEP

 Register Name
 Abbreviation
 H-UDI
 Exception



17. Section 19, Watchdog Timer and Reset (WDT) 19.3 Register Descriptions Table 19.3 Register States in Each Operating Mode

Reference document page 1213, Table 19.3 header: Manual Reset condition

|               |              |             |           | Manual             | Sleep/Light |
|---------------|--------------|-------------|-----------|--------------------|-------------|
|               |              |             |           | Reset by           | Sleep       |
|               |              | Power-on    | Power-on  | WDT CnWDTCNT       | Mode        |
|               |              | Reset by    | Reset by  | (n=0, 1) Overflow/ | by SLEEP    |
| Register Name | Abbreviation | PRESET# Pin | WDT/H-UDI | Multiple Exception | Instruction |

 Section 20, Power-Down Mode 20.3 Register Descriptions Table 20.4 Register States in Each Processing Mode Reference document page 1242, Table 20.4 header: Manual Reset condition

|               |              | Power-On Reset              | Manual Reset                           | Sleep/<br>Light Sleep   |
|---------------|--------------|-----------------------------|----------------------------------------|-------------------------|
|               |              |                             | By<br><del>WDT</del> CnWDTCNT (n=0, 1) |                         |
| Register Name | Abbreviation | By PRESET#<br>pin/WDT/H-UDI | Overflow/Multiple<br>Exceptions        | By SLEEP<br>Instruction |

#### 19. Section 21, Timer Unit (TMU) 21.3 Register Descriptions Table 21.3 Register Configuration (2)

Reference document pages 1263 and 1264, Table 21.3 header: Manual Reset condition

|         |               |              |              | Manual             |             |         |
|---------|---------------|--------------|--------------|--------------------|-------------|---------|
|         |               |              |              | Reset by           |             |         |
|         |               |              | Power-on     | WDT CnWDTCNT       | Sleep/      |         |
|         |               |              | Reset by     | (n=0, 1) Overflow/ | Light Sleep |         |
|         |               |              | PRESET# Pin/ | Multiple           | by SLEEP    | Module  |
| Channel | Register Name | Abbreviation | WDT/H-UDI    | Exceptions         | Instruction | Standby |
|         |               |              |              |                    |             |         |

20. Section 22, Ethernet (Ether) 22.4.2 Register Configuration Table 22.5 HDMAC Register States in Each Operating Mode Reference document pages 1288 and 1289, Table 22.5 header: Power-On/Manual Reset/Light Sleep conditions, registers state: Manual Reset.

| Register Name                            | Abbreviation | Power-On<br>Reset by<br><del>RESET#</del><br>PRESET#<br>Pin/WDT/<br>H-UDI | Manual<br>Reset by<br><del>WDT</del> CnWDTCNT<br>(n=0, 1) Overflow/<br><del>Multiplex</del> Multiple<br>Exception | Sleep by<br>Sleep<br>Instruction | Module<br>Standby | Light<br>Sleep<br>by SLEEP<br>Instruction |
|------------------------------------------|--------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------|-------------------------------------------|
| HDMAC operating mode setting register    | CXR0         | H'0000 0000                                                               | H'0000 0000 etc.                                                                                                  | Retained                         | Retained          | Retained                                  |
| :                                        | :            | :                                                                         | Retained (all registers                                                                                           | :                                | :                 | :                                         |
| Transmit interrupt mode setting register | CXR18        | H'0000 0000                                                               | other than reserved)                                                                                              | Retained                         | Retained          | Retained                                  |

21. Section 22, Ethernet (Ether) 22.4.2 Register Configuration Table 22.6 feLic Register States in Each Operating Mode Reference document pages 1289 and 1290, Table 22.6 header: Power-On/Manual Reset/Light Sleep conditions, registers state: Manual Reset



| Register Name                         | Abbreviation | Power-On<br>Reset by<br><del>RESET#</del><br>PRESET#<br>Pin/WDT/<br>H-UDI | Manual<br>Reset by<br><del>WDT</del> CnWDTCNT<br>(n=0, 1) Overflow/<br><del>Multiplex</del> Multiple<br>Exception | Sleep by<br>Sleep<br>Instruction | Module<br>Standby | Light<br>Sleep<br>by SLEEP<br>Instruction |
|---------------------------------------|--------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------|-------------------------------------------|
| feLic operating mode setting register | CXR20        | H'0000 0000                                                               | H'0000-0000-ctc.<br>(Initialized)                                                                                 | Retained                         | Retained          | Retained                                  |
| :                                     | :            | :                                                                         | Retained (all registers                                                                                           | :                                | :                 | :                                         |
| RINT8 counter register                | CXR55        | H'0000 0000                                                               | other than reserved)                                                                                              | Retained                         | Retained          | Retained                                  |

# 22. Section 24, Serial Communication Interface with FIFO (SCIF) 24.3 Register Descriptions Table 24.2 Register Configuration (2)

Reference document pages 1507 to 1509, Table 24.2 header: Manual Reset condition, registers state: Manual Reset

| Ch.    | Register Name                      | Abbreviation          | Power-on Reset<br>by PRESET# Pin/<br>WDT/H-UDI | Manual Reset by<br>WDT CnWDTCNT<br>(n=0, 1) Overflow/<br>Multiple<br>Exception | Sleep/Light<br>Sleep<br>by SLEEP<br>Instruction | Module<br>Standby |
|--------|------------------------------------|-----------------------|------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------|-------------------|
| 0 to 5 | Transmit FIFO data register 0 to 5 | SCFTDR0 to<br>SCFTDR5 | Undefined                                      | <del>Undefined</del><br>Retained                                               | Retained                                        | Retained          |
| 0 to 5 | Receive FIFO data register 0 to 5  | SCFRDR0 to<br>SCFRDR5 | Undefined                                      | Undefined<br>Retained                                                          | Retained                                        | Retained          |

23. Section 25, Serial Peripheral Interface (HSPI) 25.3 Register Descriptions Table 25.3 Register Configuration (2)

Reference document page 1568, Table 25.3 header: Manual Reset condition

|               |         | Power-on | Manual Reset               |             |         |          |
|---------------|---------|----------|----------------------------|-------------|---------|----------|
|               |         | Reset by | by <del>WDT</del> CnWDTCNT | Sleep/Light |         |          |
|               |         | PRESET#  | (n=0, 1) Overflow/         | Sleep by    |         |          |
|               |         | Pin/WDT/ | Multiple                   | SLEEP       | Module  | Software |
| Register Name | Abbrev. | H-UDI    | Exception                  | Instruction | Standby | Reset    |

24. Section 26, NAND Flash Memory Controller (FLCTL) 26.3 Register Descriptions Table 26.3 Register States in Each

Processing Mode

Reference document page 1593, Table 26.3 header: Reset/Sleep conditions, registers state: Manual Reset

| Register<br>Abbreviation | Power-On Reset<br>by PRESET# Pin/<br>WDT/H-UDI | Manual Reset<br>by CnWDTCNT (n=0, 1)<br>Overflow/Multiple Exception         | Sleep/Light Sleep<br>by SLEEP Instruction | Module<br>Standby |
|--------------------------|------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------|-------------------|
| FLCMNCR                  | H'0000 0000                                    |                                                                             | Retained                                  | Retained          |
| :                        | :                                              | <ul> <li>Initialized/Undefined</li> <li>Retained (All registers)</li> </ul> | :                                         | :                 |
| FLCSLR                   | H'0000 0000                                    | recarried (Far registers)                                                   | Retained                                  | Retained          |

25. Section 27, Audio Codec Interface (HAC) 27.3 Register Descriptions Table 27.3 Register Configuration (2)

Reference document page 1635, Table 27.3 header: Manual Reset/Light Sleep conditions

| Channel | Register Name | Abbrev. | Power-on<br>Reset by<br>PRESET#<br>Pin/WDT/<br>H-UDI | Manual<br>Reset by<br><del>WDT</del> CnWDTCNT<br>(n=0, 1) Overflow/<br>Multiple<br>Exceptions | Sleep by<br>SLEEP<br>Instruction | Module<br>Standby | Light<br>Sleep<br>by SLEEP<br>Instruction |
|---------|---------------|---------|------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------|-------------------|-------------------------------------------|
|---------|---------------|---------|------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------|-------------------|-------------------------------------------|



26. Section 28, Serial Sound Interface (SSI) Module 28.3 Register Descriptions Table 28.3 Register Configuration (2)

Reference document page 1667, Table 28.3 header: Manual Reset/Light Sleep conditions

| Reference     | docum   | ent page 16  | 67, Table      | 28.3 header: N                                   | lanual Reset/Ligł                                                           | nt Sleep co         | onditions                        |                   |                                           |
|---------------|---------|--------------|----------------|--------------------------------------------------|-----------------------------------------------------------------------------|---------------------|----------------------------------|-------------------|-------------------------------------------|
| Channel       | Regi    | ster Name    | Abbr.          | Power-on<br>Reset by<br>PRESET# Piı<br>WDT/H-UDI | Manual Res<br><del>WDT</del> CnWE<br>(n=0, 1) Ove<br>Multiple<br>Exceptions | DTCNT               | Sleep by<br>SLEEP<br>Instruction | Module<br>Standby | Light<br>Sleep<br>by SLEEP<br>Instruction |
|               |         |              |                |                                                  |                                                                             |                     |                                  |                   |                                           |
|               |         |              |                |                                                  |                                                                             |                     |                                  |                   |                                           |
| 7 Section 20  |         | un Interface | 20.2 Do        | niator Doporintia                                | ns Table 29.2 Re                                                            | ogiator Co          | nfiguration (2)                  |                   |                                           |
|               |         |              |                |                                                  |                                                                             | •                   | inigulation (2)                  |                   |                                           |
| Reference     | docum   | ent page 17  | 08, Table      | e 29.2 header: N                                 | lanual Reset cor                                                            | ndition             |                                  |                   |                                           |
|               |         |              |                |                                                  | Manual<br>Depat by                                                          |                     |                                  |                   |                                           |
|               |         |              | F              | Power-on                                         | Reset by<br><del>WDT</del> CnWD <sup>-</sup>                                | TCNT                | Sleep/Light                      |                   |                                           |
|               |         |              | F              | Reset by                                         | (n=0, 1) Over                                                               |                     | Sleep by                         |                   |                                           |
|               |         |              |                | PRESET# Pin/                                     | Multiple                                                                    |                     | SLEEP                            | Modu              |                                           |
| Register N    | ame     | Abbreviat    | ion V          | VDT/H-UDI                                        | Exception                                                                   |                     | Instruction                      | Stand             | lby                                       |
|               |         | •            |                | . ,                                              | egister Descriptic<br>ower-on/Manual                                        |                     | •                                | Comgulate         | /// ( <i>L</i> )                          |
|               |         |              | _              |                                                  | Manual Reset                                                                |                     |                                  |                   |                                           |
|               |         |              | Power<br>Reset |                                                  | by<br><del>₩DT</del> CnWDTC                                                 |                     | eep/Light                        |                   |                                           |
|               |         |              |                | T# PRESET#                                       | (n=0, 1) Overflo                                                            |                     | eep/Light<br>eep                 |                   |                                           |
|               |         |              | Pin/           |                                                  | Multiple                                                                    |                     | SLEEP                            | Module            |                                           |
| Register N    | ame     | Abbr.        | WDT/I          | H-UDI                                            | Exception                                                                   | In                  | struction                        | Standby           |                                           |
|               | 0.0     |              | i-stice D      |                                                  |                                                                             |                     |                                  |                   |                                           |
| ). Appendix A | .9 ваrr | ier Synchron | ization R      | egister                                          |                                                                             |                     |                                  |                   |                                           |
| Reference d   | locume  | ent page 199 | 2, after T     | able: following L                                | ist of registers is                                                         | newly ad            | ded                              |                   |                                           |
|               |         |              |                | Powe                                             |                                                                             | Manual              |                                  |                   |                                           |
|               |         |              |                | Reset                                            |                                                                             | -                   | VDTCNT                           | Slee              |                                           |
|               |         |              |                | 2                                                | RESET#<br>DT/                                                               | (n=0, 1)<br>Overflo | /                                |                   | t Sleep                                   |
|               |         |              |                | Pin/W                                            | DT/                                                                         | Overflo             | w/                               | By S              | LEEP                                      |

| Register Name                 | Abbr.             | H-UDI       | Multiple Exception | Instruction |
|-------------------------------|-------------------|-------------|--------------------|-------------|
| Barrier write register 0 to 2 | BARW0 to<br>BARW2 | H'0000 0000 | H'0000 0000        | Undefined   |
| Barrier read register 0 to 2  | BARR0 to<br>BARR2 | H'0000 0000 | H'0000 0000        | Undefined   |

### [Notice]

In manual reset, sleep or light sleep mode, on-chip peripheral modules continue their preceding operations. Therefore, their registers state may be updated by the operation even if described as "Retained" in above tables.

- End of Correction -

