# **RENESAS TECHNICAL UPDATE** 1753, Shimonumabe, Nakahara-ku, Kawasaki-shi, Kanagawa 211-8668 Japan Renesas Electronics Corporation | Product<br>Category | MPU/MCU | | Document<br>No. | TN-RL*-A026A/E | Rev. | 1.00 | |-----------------------|---------------------------------------------------------------------------------------------------------|------------|-------------------------|-------------------------------------------------------|------|------| | Title | Correction for Incorrect Description Notice RL78/G13 Descriptions in the Hardware Use Rev. 3.10 Changed | r's Manual | Information<br>Category | Technical Notification | | | | | | Lot No. | | | | | | Applicable<br>Product | RL78/G13<br>R5F100xxx, R5F101xxx | All lots | Reference<br>Document | RL78/G13 User's Man<br>Rev.3.10<br>R01UH0146EJ0310 (N | | | This document describes misstatements found in the RL78/G13 User's Manual: Hardware Rev.3.10 (R01UH0146EJ0310). ### Corrections | Applicable Item | Applicable Page | Contents | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------------| | 5.3.9 High-speed on-chip oscillator trimming register (HIOTRM) | Page 243 | Incorrect descriptions revised | | 12.5.7 SNOOZE mode function Timing Chart of SNOOZE Mode Operation (Figure 12-71. and Figure 12-73.) | Pages 579 and 581 | Incorrect descriptions revised | | 12.6.3 SNOOZE mode function | Page 606 | Incorrect descriptions revised | | 12.6.3 SNOOZE mode function Timing Chart of SNOOZE Mode Operation (Figure 12-90., Figure 12-91. and Figure 12-93.) | Pages 608, 609 and 611 | Incorrect descriptions revised | | 16.4.3 Multiple interrupt servicing Table 16-5. Relationship Between Interrupt Requests Enabled for Multiple Interrupt Servicing During Interrupt Servicing | Page 796 | Incorrect descriptions revised | | 20.2 Configuration of Power-on-reset Circuit Figure 20-2. Timing of Generation of Internal Reset Signal by Power-on-reset Circuit and Voltage Detector (1) | Page 829 | Incorrect descriptions revised | | 29.5.1 Serial array unit (1) During communication at same potential (UART mode) | Page 956 | Incorrect descriptions revised | | 29.7 Data Memory STOP Mode Low Supply Voltage<br>Data Retention Characteristics | Page 996 | Content change | | 30.7 Data Memory STOP Mode Low Supply Voltage<br>Data Retention Characteristics | Page 1049 | Content change | ### **Document Improvement** The above corrections will be made for the next revision of the User's Manual: Hardware. ## Corrections in the User's Manual: Hardware | No. | | Corrections ar | nd Applicable Iten | ns | Pages in this document | |-----|-------------------------------------------|------------------------------------------------------------------------------------------------|--------------------|----------------------------|------------------------| | | | Document No. | English | R01UH0146EJ0310 | for corrections | | 1 | 5.3.9 High-s<br>register (HIC | peed on-chip oscillato<br>DTRM) | or trimming | Page 243 | Page 3 | | 2 | Timing Char | OZE mode function<br>rt of SNOOZE Mode C<br>'1. and Figure 12-73.) | )peration | Pages 579 and 581 | Pages 4 and 5 | | 3 | 12.6.3 SNO | OZE mode function | | Page 606 | Page 6 | | 4 | Timing Char | OZE mode function<br>rt of SNOOZE Mode 0<br>0., Figure 12-91. and | | Pages 608, 609,<br>and 611 | Pages 7 to 9 | | 5 | Table 16-5.<br>Requests E | ple interrupt servicing<br>Relationship Betweer<br>nabled for Multiple Inter<br>rupt Servicing | | Page 796 | Page 10 | | 6 | Figure 20-2.<br>Reset Signa | uration of Power-on-re<br>Timing of Generation<br>Il by Power-on-reset C<br>Detector (1) | of Internal | Page 829 | Page 11 | | 7 | 29.5.1 Seria<br>(1) During c<br>(UART mod | ommunication at same | e potential | Page 956 | Page 13 | | 8 | Voltage Dat | lemory STOP Mode L<br>a Retention Character | istics | Page 996 | Page 14 | | 9 | | lemory STOP Mode L<br>a Retention Character | | Page 1049 | Page 15 | Incorrect: Bold with underline; Correct: Gray hatched ## **Revision History** RL78/G13 User's Manual: Hardware Rev.3.10 Correction for Incorrect Description Notice | Document Number | Date | Description | |-----------------|---------------|------------------------------------------------------------| | TN-RL*-A026A/E | May. 21, 2014 | First edition issued No.1 to 9in corrections (This notice) | | | | No. 1 to an conections (1118 house) | ## 1. 5.3.9 High-speed on-chip oscillator trimming register (HIOTRM) (Page Incorrect: 243) # 5.3.9 High-speed on-chip oscillator trimming register (HIOTRM) (omitted) Figure 5-10. Format of High-Speed On-Chip Oscillator Trimming Register (HIOTRM) | Address: | F00A0H | | After reset: | undefined <sup>Note</sup> | R/W | | | | |----------|--------|---|--------------|---------------------------|---------|---------|---------|---------| | Symbol | _ 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | HIOTRM | 0 | 0 | HIOTRM5 | HIOTRM4 | HIOTRM3 | HIOTRM2 | HIOTRM1 | HIOTRM0 | | HIOTRM5 | HIOTRM4 | HIOTRM3 | HIOTRM2 | HIOTRM1 | HIOTRM0 | High-speed on-chip oscillator | |---------|---------|---------|---------|---------|---------|-------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | Minimum speed | | 0 | 0 | 0 | 0 | 0 | 1 | <b></b> | | 0 | 0 | 0 | 0 | 1 | 0 | | | 0 | 0 | 0 | 0 | 1 | 1 | | | 0 | 0 | 0 | 1 | 0 | 0 | | | | | | • | | | | | 1 | 1 | 1 | 1 | 1 | 0 | • | | 1 | 1 | 1 | 1 | 1 | 1 | Maximum speed | **Note** The value after reset is the value adjusted at shipment. # Remarks 1. The HIOTRM register can be used to adjust the high-speed on-chip oscillator clock to an accuracy within about 0.05%. **2.** For the usage example of the HIOTRM register, see the application note for RL78 MCU series High-speed On-chip Oscillator (HOCO) Clock Frequency Correction (R01AN0464). #### **Correct:** ## 5.3.9 High-speed on-chip oscillator trimming register (HIOTRM) (omitted) Date: May. 21, 2014 Figure 5-10. Format of High-Speed On-Chip Oscillator Trimming Register (HIOTRM) | Address: F0 | 0A0H | | After reset: ι | undefined Note | R/W | | | | |-------------|------|---|----------------|----------------|---------|---------|---------|---------| | Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | HIOTRM | 0 | 0 | HIOTRM5 | HIOTRM4 | HIOTRM3 | HIOTRM2 | HIOTRM1 | HIOTRM0 | | HIOTRM5 | HIOTRM4 | HIOTRM3 | HIOTRM2 | HIOTRM1 | HIOTRM0 | High-speed on-chip oscillator | |---------|---------|---------|---------|---------|---------|-------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | Minimum speed | | 0 | 0 | 0 | 0 | 0 | 1 | <b>†</b> | | 0 | 0 | 0 | 0 | 1 | 0 | | | 0 | 0 | 0 | 0 | 1 | 1 | | | 0 | 0 | 0 | 1 | 0 | 0 | | | | | | • | | | | | 1 | 1 | 1 | 1 | 1 | 0 | <b>+</b> | | 1 | 1 | 1 | 1 | 1 | 1 | Maximum speed | **Note** The value after reset is the value adjusted at shipment. # **Remarks 1**. The HIOTRM register holds a six-bit value used to adjust the high-speed on-chip oscillator with an increment of 1 corresponding to an increase of frequency by about 0.05%. 2. For the usage example of the HIOTRM register, see the application note for RL78 MCU series High-speed On-chip Oscillator (HOCO) Clock Frequency Correction (R01AN0464). ## 2. <u>12.5.7 SNOOZE mode function</u> <u>Timing Chart of SNOOZE Mode Operation (Figure 12-71. and Figure 12-73.)</u> (Pages 579 and 581) It is correction of "CPU operation status", "Clock request signal (internal signal)" and "TSF00" in this Figure. #### Incorrect: Figure 12-71. Timing Chart of SNOOZE Mode Operation (once startup) (Type 1: DAPmn = 0, CKPmn = 0) #### Correct: Figure 12-71. Timing Chart of SNOOZE Mode Operation (once startup) (Type 1: DAPmn = 0, CKPmn = 0) It is correction of "CPU operation status", "Clock request signal (internal signal)" and "INTCSI00" in this Figure. #### Incorrect: Figure 12-73. Timing Chart of SNOOZE Mode Operation (continuous startup) (Type 1: DAPmn = 0, CKPmn = 0) #### Correct: Figure 12-73. Timing Chart of SNOOZE Mode Operation (continuous startup) (Type 1: DAPmn = 0, CKPmn = 0) ### 3. 12.6.3 SNOOZE mode function (Page 606) #### Incorrect: #### 12.6.3 SNOOZE mode function The SNOOZE mode makes the UART perform reception operations upon RxDq pin input detection while in the STOP mode. Normally the UART stops communication in the STOP mode. However, using the SNOOZE mode enables the UART to perform reception operations without CPU operation. (omitted) Cautions 1. The SNOOZE mode can only be used when the high-speed on-chip oscillator clock (fill) is selected for fclk. (omitted) 4. If a parity error, framing error, or overrun error occurs while the SSECm bit is set to 1, the PEFmn, FEFmn, or OVFmn flag is not set and an error interrupt (INTSREq) is not generated. Therefore, when the setting of SSECm = 1 is made, clear the PEFmn, FEFmn, or OVFmn flag before setting the SWC0 bit to 1 and read the value in bits 7 to 0 (RxDq register) of the SDRm1 register. ## Correct: #### 12.6.3 SNOOZE mode function Date: May. 21, 2014 The SNOOZE mode makes the UART perform reception operations upon RxDq pin input detection while in the STOP mode. Normally the UART stops communication in the STOP mode. However, using the SNOOZE mode enables the UART to perform reception operations without CPU operation. (omitted) Cautions 1. The SNOOZE mode can only be used when the high-speed on-chip oscillator clock (fih) is selected for fclk. - 4. If a parity error, framing error, or overrun error occurs while the SSECm bit is set to 1, the PEFmn, FEFmn, or OVFmn flag is not set and an error interrupt (INTSREq) is not generated. Therefore, when the setting of SSECm = 1 is made, clear the PEFmn, FEFmn, or OVFmn flag before setting the SWC0 bit to 1 and read the value in bits 7 to 0 (RxDq register) of the SDRm1 register. - 5. The CPU shifts from the STOP mode to the SNOOZE mode on detecting the valid edge of the RxDq signal. Note, however, that transfer through the UART channel may not start and the CPU may remain in the SNOOZE mode if an input pulse on the RxDq pin is too short to be detected as a start bit. In such cases, data may not be received correctly, and this may lead to a framing error or parity error in the next UART transfer. # 4. 12.6.3 SNOOZE mode function Timing Chart of SNOOZE Mode Operation (Figure 12-90., Figure 12-91. and Figure 12-93.) (Pages 608, 609 and 611) It is correction of "CPU operation status", "Clock request signal (internal signal)", "INTSR0" and "TSF01" in this Figure. #### Incorrect: Figure 12-90. Timing Chart of SNOOZE Mode Operation (EOCm1 = 0, SSECm = 0/1) #### Correct: Figure 12-90. Timing Chart of SNOOZE Mode Operation (EOCm1 = 0, SSECm = 0/1) It is correction of "CPU operation status", "Clock request signal (internal signal)", "INTSR0" and "TSF01" in this Figure. #### Incorrect: Figure 12-91. Timing Chart of SNOOZE Mode Operation (EOCm1 = 1, SSECm = 0) #### Correct: Figure 12-91. Timing Chart of SNOOZE Mode Operation (EOCm1 = 1, SSECm = 0) It is correction of "CPU operation status", "Clock request signal (internal signal)", "INTSR0" and "TSF01" in this Figure. #### Incorrect: Figure 12-93. Timing Chart of SNOOZE Mode Operation (EOCm1 = 1, SSECm = 1) #### Correct: Figure 12-93. Timing Chart of SNOOZE Mode Operation (EOCm1 = 1, SSECm = 1) # 5. <u>16.4.3 Multiple interrupt servicing</u> <u>Table 16-5. Relationship Between Interrupt Requests Enabled for Multiple Interrupt Servicing During Interrupt Servicing (Page 796)</u> #### Incorrect: Table 16-5. Relationship Between Interrupt Requests Enabled for Multiple Interrupt Servicing During Interrupt Servicing | Multip | le Interrupt | | | Masl | kable Inte | rrupt Req | uest | | | Software | |----------------------|----------------------|-------------------------------|--------|--------|-------------------------------|-----------|---------------|-----------------|------------------|----------------------| | Request | | Priority Level 0<br>(PR = 00) | | , | Priority Level 1<br>(PR = 01) | | evel 2<br>10) | Priority<br>(PR | Level 3<br>= 11) | Interrupt<br>Request | | Being Service | ced | IE = 1 | IE = 0 | IE = 1 | IE = 0 | IE = 1 | IE = 0 | IE = 1 | IE = 0 | | | Maskable interrupt | ISP1 = 0<br>ISP0 = 0 | 0 | × | × | × | × | × | × | × | 0 | | | ISP1 = 0<br>ISP0 = 1 | 0 | × | 0 | × | × | × | × | × | 0 | | | ISP1 = 1<br>ISP0 = 0 | 0 | × | 0 | × | 0 | × | × | × | 0 | | ISP1 = 1<br>ISP0 = 1 | | 0 | Q | 0 | Q | 0 | Q | 0 | Q | 0 | | Software in | terrupt | 0 | × | 0 | × | 0 | × | 0 | × | 0 | (omitted) #### Correct: Table 16-5. Relationship Between Interrupt Requests Enabled for Multiple Interrupt Servicing During Interrupt Servicing | Multip | le Interrupt | | | Masł | cable Inte | rrupt Req | uest | | | Software | |----------------------|----------------------|-------------------------------|--------|--------|-------------------------------|-----------|-------------------------------|--------|------------------|----------------------| | Request Interrupt | | Priority Level 0<br>(PR = 00) | | , | Priority Level 1<br>(PR = 01) | | Priority Level 2<br>(PR = 10) | | Level 3<br>= 11) | Interrupt<br>Request | | Being Service | ced | IE = 1 | IE = 0 | IE = 1 | IE = 0 | IE = 1 | IE = 0 | IE = 1 | IE = 0 | | | Maskable interrupt | ISP1 = 0<br>ISP0 = 0 | 0 | × | × | × | × | × | × | × | 0 | | | ISP1 = 0<br>ISP0 = 1 | 0 | × | 0 | × | × | × | × | × | 0 | | | ISP1 = 1<br>ISP0 = 0 | 0 | × | 0 | × | 0 | × | × | × | 0 | | ISP1 = 1<br>ISP0 = 1 | | 0 | × | 0 | × | 0 | × | 0 | × | 0 | | Software in | terrupt | 0 | × | 0 | × | 0 | × | 0 | × | 0 | #### RENESAS TECHNICAL UPDATE TN-RL\*-A026A/E 5. 20.2 Configuration of Power-on-reset Circuit Figure 20-2. Timing of Generation of Internal Reset Signal by Power-on-reset Circuit and Voltage Detector (1) (Page 829) Incorrect: Figure 20-2. Timing of Generation of Internal Reset Signal by Power-on-reset Circuit and Voltage Detector (1/3) (1) When the externally input reset signal on the RESET pin is used (omitted) Notes 3. The time until normal operation starts includes the following reset processing time when the external reset is released (after the first release of POR) after the RESET signal is driven high (1) as well as the voltage stabilization wait time after VPOR (1.51 V, typ.) is reached. Reset processing time when the external reset is released is shown below. After the first release of POR: 0.672 ms (typ.), 0.832 ms (max.) (when the LVD is in use) 0.399 ms (typ.), 0.519 ms (max.) (when the LVD is off) 4. Reset processing time when the external reset is released after the second release of POR is shown below. After the second release of POR: 0.531 ms (typ.), 0.675 ms (max.) (when the LVD is in use) 0.259 ms (typ.), 0.362 ms (max.) (when the LVD is off) (omitted) Correct: Figure 20-2. Timing of Generation of Internal Reset Signal by Power-on-reset Circuit and Voltage Detector (1/3) (1) When the externally input reset signal on the RESET pin is used Date: May. 21, 2014 (omitted) Notes 3. The time until normal operation starts includes the following reset processing time when the external reset is released (release from the first external reset following release from the POR state) after the RESET signal is driven high (1) as well as the voltage stabilization wait time after VPOR (1.51 V, typ.) is reached. Reset processing time when the external reset is released is shown below. Release from the first external reset following release from the POR state: 0.672 ms (typ.), 0.832 ms (max.) (when the LVD is in use) 0.399 ms (typ.), 0.519 ms (max.) (when the LVD is off) Reset times in cases of release from an external reset other than the above are listed below. Release from the reset state for external resets other than the above case: # 7. <u>29.5.1 Serial array unit (1) During communication at same potential</u> (UART mode) (Page 956) Incorrect: #### 29.5.1 Serial array unit (1) During communication at same potential (UART mode) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | (1A40 to | ) +85°C, | 1.6 V ≤ I | $EVDD0 = EVDD1 \leq VC$ | od ≤ <b>5.5 V, V</b> ss = <b>EV</b> s | | | : <b>V</b> SS0 = | EVS | v ) | | |--------------------|----------|-----------|--------------------------------------------------------------------------------------|---------------------------------------|------------------|--------------------------------|------------------|------|------------------|------| | Parameter | Symbol | | Conditions | HS<br>(high-speed<br>main) Mode | | LS<br>(low-speed<br>main) Mode | | , | | Unit | | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate Note | | 2.4 V≤ E | $V_{\text{DD0}} \leq 5.5 \text{ V}$ | | fmck/6<br>Note 2 | | fmck/6<br>Note 2 | | fmck/6<br>Note 2 | bps | | | | | Theoretical value of<br>the maximum<br>transfer rate<br>$f_{MCK} = f_{CLK}^{Note 3}$ | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.8 V ≤ E | $EV_{DD0} \le 5.5 \text{ V}$ | | fMCK/6<br>Note 2 | | fмск/6 | | fмск/6 | bps | | | | | Theoretical value of<br>the maximum<br>transfer rate<br>fmck = fclk Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.7 V ≤ E | EV <sub>DD0</sub> ≤ 5.5 V | | fmck/6<br>Note 2 | | fmck/6<br>Note 2 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.6 V ≤ E | EV <sub>DD0</sub> ≤ 5.5 V | - | _ | | fmck/6<br>Note 2 | | fмск/6 | bps | | | | | Theoretical value of<br>the maximum<br>transfer rate<br>$f_{MCK} = f_{CLK}$ Note 3 | - | _ | | 1.3 | | 0.6 | Mbps | (omitted) Correct: #### 29.5.1 Serial array unit Date: May. 21, 2014 (1) During communication at same potential (UART mode) $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{EV}_{DD0} = \text{EV}_{DD1} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = \text{EV}_{SS0} = \text{EV}_{SS1} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | HS<br>(high-speed<br>main) Mode | | LS<br>(low-speed<br>main) Mode | | - | | Unit | |--------------------|--------|-----------|----------------------------------------------------------------------------|---------------------------------|------------------|--------------------------------|------------------|------|--------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Transfer rate Note | | 2.4 V≤ E | $V_{DD0} \le 5.5 \text{ V}$ | | fmck/6<br>Note 2 | | fмск/6 | | fмск/6 | bps | | | | | Theoretical value of<br>the maximum<br>transfer rate<br>fmck = fclk Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.8 V ≤ E | $EV_{DD0} \le 5.5 \text{ V}$ | | fmck/6<br>Note 2 | | fмск/6 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.7 V ≤ E | EVDD0 ≤ 5.5 V | | fmck/6<br>Note 2 | | fmck/6<br>Note 2 | | fмск/6 | bps | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 3 | | 5.3 | | 1.3 | | 0.6 | Mbps | | | | 1.6 V ≤ E | EV <sub>DD0</sub> ≤ 5.5 V | - | _ | | fmck/6<br>Note 2 | | fмск/6 | bps | | | | | Theoretical value of<br>the maximum<br>transfer rate<br>fmck = fclk Note 3 | - | _ | | 1.3 | | 0.6 | Mbps | ## 8. <u>29.7 Data Memory STOP Mode Low Supply Voltage Data Retention</u> Characteristics (Page 996) Old: # 29.7 Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{SS} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------|--------|------------|----------------------|------|------|------| | Data retention supply | VDDDR | | 1.46 <sup>Note</sup> | | 5.5 | V | | voltage | | | | | | | Note The value depends on the POR detection voltage. When the voltage drops, the data is retained before a POR reset is effected, but data is not retained when a POR reset is effected. New: #### 29.7 RAM Data Retention Characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{SS} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------|-------------------|------------|----------------------|------|------|------| | Data retention supply | V <sub>DDDR</sub> | | 1.46 <sup>Note</sup> | | 5.5 | V | | voltage | | | | | | | **Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated. ## 9. <u>30.7 Data Memory STOP Mode Low Supply Voltage Data Retention</u> Characteristics (Page 1049) Old: # 30.7 Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------|--------|------------|----------------------|------|------|------| | Data retention supply | VDDDR | | 1.44 <sup>Note</sup> | | 5.5 | V | | voltage | | | | | | | Note The value depends on the POR detection voltage. When the voltage drops, the data is retained before a POR reset is effected, but data is not retained when a POR reset is effected. New: #### 30.7 RAM Data Retention Characteristics $(T_A = -40 \text{ to } +105^{\circ}\text{C}, V_{SS} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------|-------------------|------------|----------------------|------|------|------| | Data retention supply | V <sub>DDDR</sub> | | 1.44 <sup>Note</sup> | | 5.5 | V | | voltage | | | | | | | **Note** This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.